xref: /rk3399_rockchip-uboot/drivers/net/mvgbe.c (revision d44265ad783f1896685db04faec148e32e918cda)
19b6bcdcbSAlbert Aribaud /*
29b6bcdcbSAlbert Aribaud  * (C) Copyright 2009
39b6bcdcbSAlbert Aribaud  * Marvell Semiconductor <www.marvell.com>
49b6bcdcbSAlbert Aribaud  * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
59b6bcdcbSAlbert Aribaud  *
69b6bcdcbSAlbert Aribaud  * (C) Copyright 2003
79b6bcdcbSAlbert Aribaud  * Ingo Assmus <ingo.assmus@keymile.com>
89b6bcdcbSAlbert Aribaud  *
99b6bcdcbSAlbert Aribaud  * based on - Driver for MV64360X ethernet ports
109b6bcdcbSAlbert Aribaud  * Copyright (C) 2002 rabeeh@galileo.co.il
119b6bcdcbSAlbert Aribaud  *
129b6bcdcbSAlbert Aribaud  * See file CREDITS for list of people who contributed to this
139b6bcdcbSAlbert Aribaud  * project.
149b6bcdcbSAlbert Aribaud  *
159b6bcdcbSAlbert Aribaud  * This program is free software; you can redistribute it and/or
169b6bcdcbSAlbert Aribaud  * modify it under the terms of the GNU General Public License as
179b6bcdcbSAlbert Aribaud  * published by the Free Software Foundation; either version 2 of
189b6bcdcbSAlbert Aribaud  * the License, or (at your option) any later version.
199b6bcdcbSAlbert Aribaud  *
209b6bcdcbSAlbert Aribaud  * This program is distributed in the hope that it will be useful,
219b6bcdcbSAlbert Aribaud  * but WITHOUT ANY WARRANTY; without even the implied warranty of
229b6bcdcbSAlbert Aribaud  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
239b6bcdcbSAlbert Aribaud  * GNU General Public License for more details.
249b6bcdcbSAlbert Aribaud  *
259b6bcdcbSAlbert Aribaud  * You should have received a copy of the GNU General Public License
269b6bcdcbSAlbert Aribaud  * along with this program; if not, write to the Free Software
279b6bcdcbSAlbert Aribaud  * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
289b6bcdcbSAlbert Aribaud  * MA 02110-1301 USA
299b6bcdcbSAlbert Aribaud  */
309b6bcdcbSAlbert Aribaud 
319b6bcdcbSAlbert Aribaud #include <common.h>
329b6bcdcbSAlbert Aribaud #include <net.h>
339b6bcdcbSAlbert Aribaud #include <malloc.h>
349b6bcdcbSAlbert Aribaud #include <miiphy.h>
359b6bcdcbSAlbert Aribaud #include <asm/errno.h>
369b6bcdcbSAlbert Aribaud #include <asm/types.h>
379b6bcdcbSAlbert Aribaud #include <asm/byteorder.h>
38*d44265adSAlbert Aribaud 
39*d44265adSAlbert Aribaud #if defined(CONFIG_KIRKWOOD)
409b6bcdcbSAlbert Aribaud #include <asm/arch/kirkwood.h>
41*d44265adSAlbert Aribaud #endif
42*d44265adSAlbert Aribaud 
439b6bcdcbSAlbert Aribaud #include "mvgbe.h"
449b6bcdcbSAlbert Aribaud 
459b6bcdcbSAlbert Aribaud DECLARE_GLOBAL_DATA_PTR;
469b6bcdcbSAlbert Aribaud 
47*d44265adSAlbert Aribaud #define MV_PHY_ADR_REQUEST 0xee
48*d44265adSAlbert Aribaud #define MVGBE_SMI_REG (((struct mvgbe_registers *)MVGBE0_BASE)->smi)
499b6bcdcbSAlbert Aribaud 
509b6bcdcbSAlbert Aribaud /*
519b6bcdcbSAlbert Aribaud  * smi_reg_read - miiphy_read callback function.
529b6bcdcbSAlbert Aribaud  *
539b6bcdcbSAlbert Aribaud  * Returns 16bit phy register value, or 0xffff on error
549b6bcdcbSAlbert Aribaud  */
559b6bcdcbSAlbert Aribaud static int smi_reg_read(char *devname, u8 phy_adr, u8 reg_ofs, u16 * data)
569b6bcdcbSAlbert Aribaud {
579b6bcdcbSAlbert Aribaud 	struct eth_device *dev = eth_get_dev_by_name(devname);
58*d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
59*d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
609b6bcdcbSAlbert Aribaud 	u32 smi_reg;
619b6bcdcbSAlbert Aribaud 	u32 timeout;
629b6bcdcbSAlbert Aribaud 
639b6bcdcbSAlbert Aribaud 	/* Phyadr read request */
64*d44265adSAlbert Aribaud 	if (phy_adr == MV_PHY_ADR_REQUEST &&
65*d44265adSAlbert Aribaud 			reg_ofs == MV_PHY_ADR_REQUEST) {
669b6bcdcbSAlbert Aribaud 		/* */
67*d44265adSAlbert Aribaud 		*data = (u16) (MVGBE_REG_RD(regs->phyadr) & PHYADR_MASK);
689b6bcdcbSAlbert Aribaud 		return 0;
699b6bcdcbSAlbert Aribaud 	}
709b6bcdcbSAlbert Aribaud 	/* check parameters */
719b6bcdcbSAlbert Aribaud 	if (phy_adr > PHYADR_MASK) {
729b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Invalid PHY address %d\n",
739b6bcdcbSAlbert Aribaud 			__FUNCTION__, phy_adr);
749b6bcdcbSAlbert Aribaud 		return -EFAULT;
759b6bcdcbSAlbert Aribaud 	}
769b6bcdcbSAlbert Aribaud 	if (reg_ofs > PHYREG_MASK) {
779b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Invalid register offset %d\n",
789b6bcdcbSAlbert Aribaud 			__FUNCTION__, reg_ofs);
799b6bcdcbSAlbert Aribaud 		return -EFAULT;
809b6bcdcbSAlbert Aribaud 	}
819b6bcdcbSAlbert Aribaud 
82*d44265adSAlbert Aribaud 	timeout = MVGBE_PHY_SMI_TIMEOUT;
839b6bcdcbSAlbert Aribaud 	/* wait till the SMI is not busy */
849b6bcdcbSAlbert Aribaud 	do {
859b6bcdcbSAlbert Aribaud 		/* read smi register */
86*d44265adSAlbert Aribaud 		smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
879b6bcdcbSAlbert Aribaud 		if (timeout-- == 0) {
889b6bcdcbSAlbert Aribaud 			printf("Err..(%s) SMI busy timeout\n", __FUNCTION__);
899b6bcdcbSAlbert Aribaud 			return -EFAULT;
909b6bcdcbSAlbert Aribaud 		}
91*d44265adSAlbert Aribaud 	} while (smi_reg & MVGBE_PHY_SMI_BUSY_MASK);
929b6bcdcbSAlbert Aribaud 
939b6bcdcbSAlbert Aribaud 	/* fill the phy address and regiser offset and read opcode */
94*d44265adSAlbert Aribaud 	smi_reg = (phy_adr << MVGBE_PHY_SMI_DEV_ADDR_OFFS)
95*d44265adSAlbert Aribaud 		| (reg_ofs << MVGBE_SMI_REG_ADDR_OFFS)
96*d44265adSAlbert Aribaud 		| MVGBE_PHY_SMI_OPCODE_READ;
979b6bcdcbSAlbert Aribaud 
989b6bcdcbSAlbert Aribaud 	/* write the smi register */
99*d44265adSAlbert Aribaud 	MVGBE_REG_WR(MVGBE_SMI_REG, smi_reg);
1009b6bcdcbSAlbert Aribaud 
1019b6bcdcbSAlbert Aribaud 	/*wait till read value is ready */
102*d44265adSAlbert Aribaud 	timeout = MVGBE_PHY_SMI_TIMEOUT;
1039b6bcdcbSAlbert Aribaud 
1049b6bcdcbSAlbert Aribaud 	do {
1059b6bcdcbSAlbert Aribaud 		/* read smi register */
106*d44265adSAlbert Aribaud 		smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
1079b6bcdcbSAlbert Aribaud 		if (timeout-- == 0) {
1089b6bcdcbSAlbert Aribaud 			printf("Err..(%s) SMI read ready timeout\n",
1099b6bcdcbSAlbert Aribaud 				__FUNCTION__);
1109b6bcdcbSAlbert Aribaud 			return -EFAULT;
1119b6bcdcbSAlbert Aribaud 		}
112*d44265adSAlbert Aribaud 	} while (!(smi_reg & MVGBE_PHY_SMI_READ_VALID_MASK));
1139b6bcdcbSAlbert Aribaud 
1149b6bcdcbSAlbert Aribaud 	/* Wait for the data to update in the SMI register */
115*d44265adSAlbert Aribaud 	for (timeout = 0; timeout < MVGBE_PHY_SMI_TIMEOUT; timeout++)
116*d44265adSAlbert Aribaud 		;
1179b6bcdcbSAlbert Aribaud 
118*d44265adSAlbert Aribaud 	*data = (u16) (MVGBE_REG_RD(MVGBE_SMI_REG) & MVGBE_PHY_SMI_DATA_MASK);
1199b6bcdcbSAlbert Aribaud 
1209b6bcdcbSAlbert Aribaud 	debug("%s:(adr %d, off %d) value= %04x\n", __FUNCTION__, phy_adr,
1219b6bcdcbSAlbert Aribaud 		reg_ofs, *data);
1229b6bcdcbSAlbert Aribaud 
1239b6bcdcbSAlbert Aribaud 	return 0;
1249b6bcdcbSAlbert Aribaud }
1259b6bcdcbSAlbert Aribaud 
1269b6bcdcbSAlbert Aribaud /*
1279b6bcdcbSAlbert Aribaud  * smi_reg_write - imiiphy_write callback function.
1289b6bcdcbSAlbert Aribaud  *
1299b6bcdcbSAlbert Aribaud  * Returns 0 if write succeed, -EINVAL on bad parameters
1309b6bcdcbSAlbert Aribaud  * -ETIME on timeout
1319b6bcdcbSAlbert Aribaud  */
1329b6bcdcbSAlbert Aribaud static int smi_reg_write(char *devname, u8 phy_adr, u8 reg_ofs, u16 data)
1339b6bcdcbSAlbert Aribaud {
1349b6bcdcbSAlbert Aribaud 	struct eth_device *dev = eth_get_dev_by_name(devname);
135*d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
136*d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
1379b6bcdcbSAlbert Aribaud 	u32 smi_reg;
1389b6bcdcbSAlbert Aribaud 	u32 timeout;
1399b6bcdcbSAlbert Aribaud 
1409b6bcdcbSAlbert Aribaud 	/* Phyadr write request*/
141*d44265adSAlbert Aribaud 	if (phy_adr == MV_PHY_ADR_REQUEST &&
142*d44265adSAlbert Aribaud 			reg_ofs == MV_PHY_ADR_REQUEST) {
143*d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->phyadr, data);
1449b6bcdcbSAlbert Aribaud 		return 0;
1459b6bcdcbSAlbert Aribaud 	}
1469b6bcdcbSAlbert Aribaud 
1479b6bcdcbSAlbert Aribaud 	/* check parameters */
1489b6bcdcbSAlbert Aribaud 	if (phy_adr > PHYADR_MASK) {
1499b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Invalid phy address\n", __FUNCTION__);
1509b6bcdcbSAlbert Aribaud 		return -EINVAL;
1519b6bcdcbSAlbert Aribaud 	}
1529b6bcdcbSAlbert Aribaud 	if (reg_ofs > PHYREG_MASK) {
1539b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Invalid register offset\n", __FUNCTION__);
1549b6bcdcbSAlbert Aribaud 		return -EINVAL;
1559b6bcdcbSAlbert Aribaud 	}
1569b6bcdcbSAlbert Aribaud 
1579b6bcdcbSAlbert Aribaud 	/* wait till the SMI is not busy */
158*d44265adSAlbert Aribaud 	timeout = MVGBE_PHY_SMI_TIMEOUT;
1599b6bcdcbSAlbert Aribaud 	do {
1609b6bcdcbSAlbert Aribaud 		/* read smi register */
161*d44265adSAlbert Aribaud 		smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
1629b6bcdcbSAlbert Aribaud 		if (timeout-- == 0) {
1639b6bcdcbSAlbert Aribaud 			printf("Err..(%s) SMI busy timeout\n", __FUNCTION__);
1649b6bcdcbSAlbert Aribaud 			return -ETIME;
1659b6bcdcbSAlbert Aribaud 		}
166*d44265adSAlbert Aribaud 	} while (smi_reg & MVGBE_PHY_SMI_BUSY_MASK);
1679b6bcdcbSAlbert Aribaud 
1689b6bcdcbSAlbert Aribaud 	/* fill the phy addr and reg offset and write opcode and data */
169*d44265adSAlbert Aribaud 	smi_reg = (data << MVGBE_PHY_SMI_DATA_OFFS);
170*d44265adSAlbert Aribaud 	smi_reg |= (phy_adr << MVGBE_PHY_SMI_DEV_ADDR_OFFS)
171*d44265adSAlbert Aribaud 		| (reg_ofs << MVGBE_SMI_REG_ADDR_OFFS);
172*d44265adSAlbert Aribaud 	smi_reg &= ~MVGBE_PHY_SMI_OPCODE_READ;
1739b6bcdcbSAlbert Aribaud 
1749b6bcdcbSAlbert Aribaud 	/* write the smi register */
175*d44265adSAlbert Aribaud 	MVGBE_REG_WR(MVGBE_SMI_REG, smi_reg);
1769b6bcdcbSAlbert Aribaud 
1779b6bcdcbSAlbert Aribaud 	return 0;
1789b6bcdcbSAlbert Aribaud }
1799b6bcdcbSAlbert Aribaud 
1809b6bcdcbSAlbert Aribaud /* Stop and checks all queues */
1819b6bcdcbSAlbert Aribaud static void stop_queue(u32 * qreg)
1829b6bcdcbSAlbert Aribaud {
1839b6bcdcbSAlbert Aribaud 	u32 reg_data;
1849b6bcdcbSAlbert Aribaud 
1859b6bcdcbSAlbert Aribaud 	reg_data = readl(qreg);
1869b6bcdcbSAlbert Aribaud 
1879b6bcdcbSAlbert Aribaud 	if (reg_data & 0xFF) {
1889b6bcdcbSAlbert Aribaud 		/* Issue stop command for active channels only */
1899b6bcdcbSAlbert Aribaud 		writel((reg_data << 8), qreg);
1909b6bcdcbSAlbert Aribaud 
1919b6bcdcbSAlbert Aribaud 		/* Wait for all queue activity to terminate. */
1929b6bcdcbSAlbert Aribaud 		do {
1939b6bcdcbSAlbert Aribaud 			/*
1949b6bcdcbSAlbert Aribaud 			 * Check port cause register that all queues
1959b6bcdcbSAlbert Aribaud 			 * are stopped
1969b6bcdcbSAlbert Aribaud 			 */
1979b6bcdcbSAlbert Aribaud 			reg_data = readl(qreg);
1989b6bcdcbSAlbert Aribaud 		}
1999b6bcdcbSAlbert Aribaud 		while (reg_data & 0xFF);
2009b6bcdcbSAlbert Aribaud 	}
2019b6bcdcbSAlbert Aribaud }
2029b6bcdcbSAlbert Aribaud 
2039b6bcdcbSAlbert Aribaud /*
2049b6bcdcbSAlbert Aribaud  * set_access_control - Config address decode parameters for Ethernet unit
2059b6bcdcbSAlbert Aribaud  *
2069b6bcdcbSAlbert Aribaud  * This function configures the address decode parameters for the Gigabit
2079b6bcdcbSAlbert Aribaud  * Ethernet Controller according the given parameters struct.
2089b6bcdcbSAlbert Aribaud  *
2099b6bcdcbSAlbert Aribaud  * @regs	Register struct pointer.
2109b6bcdcbSAlbert Aribaud  * @param	Address decode parameter struct.
2119b6bcdcbSAlbert Aribaud  */
212*d44265adSAlbert Aribaud static void set_access_control(struct mvgbe_registers *regs,
213*d44265adSAlbert Aribaud 				struct mvgbe_winparam *param)
2149b6bcdcbSAlbert Aribaud {
2159b6bcdcbSAlbert Aribaud 	u32 access_prot_reg;
2169b6bcdcbSAlbert Aribaud 
2179b6bcdcbSAlbert Aribaud 	/* Set access control register */
218*d44265adSAlbert Aribaud 	access_prot_reg = MVGBE_REG_RD(regs->epap);
2199b6bcdcbSAlbert Aribaud 	/* clear window permission */
2209b6bcdcbSAlbert Aribaud 	access_prot_reg &= (~(3 << (param->win * 2)));
2219b6bcdcbSAlbert Aribaud 	access_prot_reg |= (param->access_ctrl << (param->win * 2));
222*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->epap, access_prot_reg);
2239b6bcdcbSAlbert Aribaud 
2249b6bcdcbSAlbert Aribaud 	/* Set window Size reg (SR) */
225*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->barsz[param->win].size,
2269b6bcdcbSAlbert Aribaud 			(((param->size / 0x10000) - 1) << 16));
2279b6bcdcbSAlbert Aribaud 
2289b6bcdcbSAlbert Aribaud 	/* Set window Base address reg (BA) */
229*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->barsz[param->win].bar,
2309b6bcdcbSAlbert Aribaud 			(param->target | param->attrib | param->base_addr));
2319b6bcdcbSAlbert Aribaud 	/* High address remap reg (HARR) */
2329b6bcdcbSAlbert Aribaud 	if (param->win < 4)
233*d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->ha_remap[param->win], param->high_addr);
2349b6bcdcbSAlbert Aribaud 
2359b6bcdcbSAlbert Aribaud 	/* Base address enable reg (BARER) */
2369b6bcdcbSAlbert Aribaud 	if (param->enable == 1)
237*d44265adSAlbert Aribaud 		MVGBE_REG_BITS_RESET(regs->bare, (1 << param->win));
2389b6bcdcbSAlbert Aribaud 	else
239*d44265adSAlbert Aribaud 		MVGBE_REG_BITS_SET(regs->bare, (1 << param->win));
2409b6bcdcbSAlbert Aribaud }
2419b6bcdcbSAlbert Aribaud 
242*d44265adSAlbert Aribaud static void set_dram_access(struct mvgbe_registers *regs)
2439b6bcdcbSAlbert Aribaud {
244*d44265adSAlbert Aribaud 	struct mvgbe_winparam win_param;
2459b6bcdcbSAlbert Aribaud 	int i;
2469b6bcdcbSAlbert Aribaud 
2479b6bcdcbSAlbert Aribaud 	for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
2489b6bcdcbSAlbert Aribaud 		/* Set access parameters for DRAM bank i */
2499b6bcdcbSAlbert Aribaud 		win_param.win = i;	/* Use Ethernet window i */
2509b6bcdcbSAlbert Aribaud 		/* Window target - DDR */
251*d44265adSAlbert Aribaud 		win_param.target = MVGBE_TARGET_DRAM;
2529b6bcdcbSAlbert Aribaud 		/* Enable full access */
2539b6bcdcbSAlbert Aribaud 		win_param.access_ctrl = EWIN_ACCESS_FULL;
2549b6bcdcbSAlbert Aribaud 		win_param.high_addr = 0;
2559b6bcdcbSAlbert Aribaud 		/* Get bank base and size */
2569b6bcdcbSAlbert Aribaud 		win_param.base_addr = gd->bd->bi_dram[i].start;
2579b6bcdcbSAlbert Aribaud 		win_param.size = gd->bd->bi_dram[i].size;
2589b6bcdcbSAlbert Aribaud 		if (win_param.size == 0)
2599b6bcdcbSAlbert Aribaud 			win_param.enable = 0;
2609b6bcdcbSAlbert Aribaud 		else
2619b6bcdcbSAlbert Aribaud 			win_param.enable = 1;	/* Enable the access */
2629b6bcdcbSAlbert Aribaud 
2639b6bcdcbSAlbert Aribaud 		/* Enable DRAM bank */
2649b6bcdcbSAlbert Aribaud 		switch (i) {
2659b6bcdcbSAlbert Aribaud 		case 0:
2669b6bcdcbSAlbert Aribaud 			win_param.attrib = EBAR_DRAM_CS0;
2679b6bcdcbSAlbert Aribaud 			break;
2689b6bcdcbSAlbert Aribaud 		case 1:
2699b6bcdcbSAlbert Aribaud 			win_param.attrib = EBAR_DRAM_CS1;
2709b6bcdcbSAlbert Aribaud 			break;
2719b6bcdcbSAlbert Aribaud 		case 2:
2729b6bcdcbSAlbert Aribaud 			win_param.attrib = EBAR_DRAM_CS2;
2739b6bcdcbSAlbert Aribaud 			break;
2749b6bcdcbSAlbert Aribaud 		case 3:
2759b6bcdcbSAlbert Aribaud 			win_param.attrib = EBAR_DRAM_CS3;
2769b6bcdcbSAlbert Aribaud 			break;
2779b6bcdcbSAlbert Aribaud 		default:
2789b6bcdcbSAlbert Aribaud 			/* invalid bank, disable access */
2799b6bcdcbSAlbert Aribaud 			win_param.enable = 0;
2809b6bcdcbSAlbert Aribaud 			win_param.attrib = 0;
2819b6bcdcbSAlbert Aribaud 			break;
2829b6bcdcbSAlbert Aribaud 		}
2839b6bcdcbSAlbert Aribaud 		/* Set the access control for address window(EPAPR) RD/WR */
2849b6bcdcbSAlbert Aribaud 		set_access_control(regs, &win_param);
2859b6bcdcbSAlbert Aribaud 	}
2869b6bcdcbSAlbert Aribaud }
2879b6bcdcbSAlbert Aribaud 
2889b6bcdcbSAlbert Aribaud /*
2899b6bcdcbSAlbert Aribaud  * port_init_mac_tables - Clear all entrance in the UC, SMC and OMC tables
2909b6bcdcbSAlbert Aribaud  *
2919b6bcdcbSAlbert Aribaud  * Go through all the DA filter tables (Unicast, Special Multicast & Other
2929b6bcdcbSAlbert Aribaud  * Multicast) and set each entry to 0.
2939b6bcdcbSAlbert Aribaud  */
294*d44265adSAlbert Aribaud static void port_init_mac_tables(struct mvgbe_registers *regs)
2959b6bcdcbSAlbert Aribaud {
2969b6bcdcbSAlbert Aribaud 	int table_index;
2979b6bcdcbSAlbert Aribaud 
2989b6bcdcbSAlbert Aribaud 	/* Clear DA filter unicast table (Ex_dFUT) */
2999b6bcdcbSAlbert Aribaud 	for (table_index = 0; table_index < 4; ++table_index)
300*d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->dfut[table_index], 0);
3019b6bcdcbSAlbert Aribaud 
3029b6bcdcbSAlbert Aribaud 	for (table_index = 0; table_index < 64; ++table_index) {
3039b6bcdcbSAlbert Aribaud 		/* Clear DA filter special multicast table (Ex_dFSMT) */
304*d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->dfsmt[table_index], 0);
3059b6bcdcbSAlbert Aribaud 		/* Clear DA filter other multicast table (Ex_dFOMT) */
306*d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->dfomt[table_index], 0);
3079b6bcdcbSAlbert Aribaud 	}
3089b6bcdcbSAlbert Aribaud }
3099b6bcdcbSAlbert Aribaud 
3109b6bcdcbSAlbert Aribaud /*
3119b6bcdcbSAlbert Aribaud  * port_uc_addr - This function Set the port unicast address table
3129b6bcdcbSAlbert Aribaud  *
3139b6bcdcbSAlbert Aribaud  * This function locates the proper entry in the Unicast table for the
3149b6bcdcbSAlbert Aribaud  * specified MAC nibble and sets its properties according to function
3159b6bcdcbSAlbert Aribaud  * parameters.
3169b6bcdcbSAlbert Aribaud  * This function add/removes MAC addresses from the port unicast address
3179b6bcdcbSAlbert Aribaud  * table.
3189b6bcdcbSAlbert Aribaud  *
3199b6bcdcbSAlbert Aribaud  * @uc_nibble	Unicast MAC Address last nibble.
3209b6bcdcbSAlbert Aribaud  * @option      0 = Add, 1 = remove address.
3219b6bcdcbSAlbert Aribaud  *
3229b6bcdcbSAlbert Aribaud  * RETURN: 1 if output succeeded. 0 if option parameter is invalid.
3239b6bcdcbSAlbert Aribaud  */
324*d44265adSAlbert Aribaud static int port_uc_addr(struct mvgbe_registers *regs, u8 uc_nibble,
3259b6bcdcbSAlbert Aribaud 			int option)
3269b6bcdcbSAlbert Aribaud {
3279b6bcdcbSAlbert Aribaud 	u32 unicast_reg;
3289b6bcdcbSAlbert Aribaud 	u32 tbl_offset;
3299b6bcdcbSAlbert Aribaud 	u32 reg_offset;
3309b6bcdcbSAlbert Aribaud 
3319b6bcdcbSAlbert Aribaud 	/* Locate the Unicast table entry */
3329b6bcdcbSAlbert Aribaud 	uc_nibble = (0xf & uc_nibble);
3339b6bcdcbSAlbert Aribaud 	/* Register offset from unicast table base */
3349b6bcdcbSAlbert Aribaud 	tbl_offset = (uc_nibble / 4);
3359b6bcdcbSAlbert Aribaud 	/* Entry offset within the above register */
3369b6bcdcbSAlbert Aribaud 	reg_offset = uc_nibble % 4;
3379b6bcdcbSAlbert Aribaud 
3389b6bcdcbSAlbert Aribaud 	switch (option) {
3399b6bcdcbSAlbert Aribaud 	case REJECT_MAC_ADDR:
3409b6bcdcbSAlbert Aribaud 		/*
3419b6bcdcbSAlbert Aribaud 		 * Clear accepts frame bit at specified unicast
3429b6bcdcbSAlbert Aribaud 		 * DA table entry
3439b6bcdcbSAlbert Aribaud 		 */
344*d44265adSAlbert Aribaud 		unicast_reg = MVGBE_REG_RD(regs->dfut[tbl_offset]);
3459b6bcdcbSAlbert Aribaud 		unicast_reg &= (0xFF << (8 * reg_offset));
346*d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->dfut[tbl_offset], unicast_reg);
3479b6bcdcbSAlbert Aribaud 		break;
3489b6bcdcbSAlbert Aribaud 	case ACCEPT_MAC_ADDR:
3499b6bcdcbSAlbert Aribaud 		/* Set accepts frame bit at unicast DA filter table entry */
350*d44265adSAlbert Aribaud 		unicast_reg = MVGBE_REG_RD(regs->dfut[tbl_offset]);
3519b6bcdcbSAlbert Aribaud 		unicast_reg &= (0xFF << (8 * reg_offset));
3529b6bcdcbSAlbert Aribaud 		unicast_reg |= ((0x01 | (RXUQ << 1)) << (8 * reg_offset));
353*d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->dfut[tbl_offset], unicast_reg);
3549b6bcdcbSAlbert Aribaud 		break;
3559b6bcdcbSAlbert Aribaud 	default:
3569b6bcdcbSAlbert Aribaud 		return 0;
3579b6bcdcbSAlbert Aribaud 	}
3589b6bcdcbSAlbert Aribaud 	return 1;
3599b6bcdcbSAlbert Aribaud }
3609b6bcdcbSAlbert Aribaud 
3619b6bcdcbSAlbert Aribaud /*
3629b6bcdcbSAlbert Aribaud  * port_uc_addr_set - This function Set the port Unicast address.
3639b6bcdcbSAlbert Aribaud  */
364*d44265adSAlbert Aribaud static void port_uc_addr_set(struct mvgbe_registers *regs, u8 * p_addr)
3659b6bcdcbSAlbert Aribaud {
3669b6bcdcbSAlbert Aribaud 	u32 mac_h;
3679b6bcdcbSAlbert Aribaud 	u32 mac_l;
3689b6bcdcbSAlbert Aribaud 
3699b6bcdcbSAlbert Aribaud 	mac_l = (p_addr[4] << 8) | (p_addr[5]);
3709b6bcdcbSAlbert Aribaud 	mac_h = (p_addr[0] << 24) | (p_addr[1] << 16) | (p_addr[2] << 8) |
3719b6bcdcbSAlbert Aribaud 		(p_addr[3] << 0);
3729b6bcdcbSAlbert Aribaud 
373*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->macal, mac_l);
374*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->macah, mac_h);
3759b6bcdcbSAlbert Aribaud 
3769b6bcdcbSAlbert Aribaud 	/* Accept frames of this address */
3779b6bcdcbSAlbert Aribaud 	port_uc_addr(regs, p_addr[5], ACCEPT_MAC_ADDR);
3789b6bcdcbSAlbert Aribaud }
3799b6bcdcbSAlbert Aribaud 
3809b6bcdcbSAlbert Aribaud /*
381*d44265adSAlbert Aribaud  * mvgbe_init_rx_desc_ring - Curve a Rx chain desc list and buffer in memory.
3829b6bcdcbSAlbert Aribaud  */
383*d44265adSAlbert Aribaud static void mvgbe_init_rx_desc_ring(struct mvgbe_device *dmvgbe)
3849b6bcdcbSAlbert Aribaud {
385*d44265adSAlbert Aribaud 	struct mvgbe_rxdesc *p_rx_desc;
3869b6bcdcbSAlbert Aribaud 	int i;
3879b6bcdcbSAlbert Aribaud 
3889b6bcdcbSAlbert Aribaud 	/* initialize the Rx descriptors ring */
389*d44265adSAlbert Aribaud 	p_rx_desc = dmvgbe->p_rxdesc;
3909b6bcdcbSAlbert Aribaud 	for (i = 0; i < RINGSZ; i++) {
3919b6bcdcbSAlbert Aribaud 		p_rx_desc->cmd_sts =
392*d44265adSAlbert Aribaud 			MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_EN_INTERRUPT;
3939b6bcdcbSAlbert Aribaud 		p_rx_desc->buf_size = PKTSIZE_ALIGN;
3949b6bcdcbSAlbert Aribaud 		p_rx_desc->byte_cnt = 0;
395*d44265adSAlbert Aribaud 		p_rx_desc->buf_ptr = dmvgbe->p_rxbuf + i * PKTSIZE_ALIGN;
3969b6bcdcbSAlbert Aribaud 		if (i == (RINGSZ - 1))
397*d44265adSAlbert Aribaud 			p_rx_desc->nxtdesc_p = dmvgbe->p_rxdesc;
3989b6bcdcbSAlbert Aribaud 		else {
399*d44265adSAlbert Aribaud 			p_rx_desc->nxtdesc_p = (struct mvgbe_rxdesc *)
400*d44265adSAlbert Aribaud 				((u32) p_rx_desc + MV_RXQ_DESC_ALIGNED_SIZE);
4019b6bcdcbSAlbert Aribaud 			p_rx_desc = p_rx_desc->nxtdesc_p;
4029b6bcdcbSAlbert Aribaud 		}
4039b6bcdcbSAlbert Aribaud 	}
404*d44265adSAlbert Aribaud 	dmvgbe->p_rxdesc_curr = dmvgbe->p_rxdesc;
4059b6bcdcbSAlbert Aribaud }
4069b6bcdcbSAlbert Aribaud 
407*d44265adSAlbert Aribaud static int mvgbe_init(struct eth_device *dev)
4089b6bcdcbSAlbert Aribaud {
409*d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
410*d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
4119b6bcdcbSAlbert Aribaud #if (defined (CONFIG_MII) || defined (CONFIG_CMD_MII)) \
4129b6bcdcbSAlbert Aribaud 	 && defined (CONFIG_SYS_FAULT_ECHO_LINK_DOWN)
4139b6bcdcbSAlbert Aribaud 	int i;
4149b6bcdcbSAlbert Aribaud #endif
4159b6bcdcbSAlbert Aribaud 	/* setup RX rings */
416*d44265adSAlbert Aribaud 	mvgbe_init_rx_desc_ring(dmvgbe);
4179b6bcdcbSAlbert Aribaud 
4189b6bcdcbSAlbert Aribaud 	/* Clear the ethernet port interrupts */
419*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->ic, 0);
420*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->ice, 0);
4219b6bcdcbSAlbert Aribaud 	/* Unmask RX buffer and TX end interrupt */
422*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pim, INT_CAUSE_UNMASK_ALL);
4239b6bcdcbSAlbert Aribaud 	/* Unmask phy and link status changes interrupts */
424*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->peim, INT_CAUSE_UNMASK_ALL_EXT);
4259b6bcdcbSAlbert Aribaud 
4269b6bcdcbSAlbert Aribaud 	set_dram_access(regs);
4279b6bcdcbSAlbert Aribaud 	port_init_mac_tables(regs);
428*d44265adSAlbert Aribaud 	port_uc_addr_set(regs, dmvgbe->dev.enetaddr);
4299b6bcdcbSAlbert Aribaud 
4309b6bcdcbSAlbert Aribaud 	/* Assign port configuration and command. */
431*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pxc, PRT_CFG_VAL);
432*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pxcx, PORT_CFG_EXTEND_VALUE);
433*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->psc0, PORT_SERIAL_CONTROL_VALUE);
4349b6bcdcbSAlbert Aribaud 
4359b6bcdcbSAlbert Aribaud 	/* Assign port SDMA configuration */
436*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->sdc, PORT_SDMA_CFG_VALUE);
437*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->tqx[0].qxttbc, QTKNBKT_DEF_VAL);
438*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->tqx[0].tqxtbc,
439*d44265adSAlbert Aribaud 		(QMTBS_DEF_VAL << 16) | QTKNRT_DEF_VAL);
4409b6bcdcbSAlbert Aribaud 	/* Turn off the port/RXUQ bandwidth limitation */
441*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pmtu, 0);
4429b6bcdcbSAlbert Aribaud 
4439b6bcdcbSAlbert Aribaud 	/* Set maximum receive buffer to 9700 bytes */
444*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->psc0, MVGBE_MAX_RX_PACKET_9700BYTE
445*d44265adSAlbert Aribaud 			| (MVGBE_REG_RD(regs->psc0) & MRU_MASK));
4469b6bcdcbSAlbert Aribaud 
4479b6bcdcbSAlbert Aribaud 	/* Enable port initially */
448*d44265adSAlbert Aribaud 	MVGBE_REG_BITS_SET(regs->psc0, MVGBE_SERIAL_PORT_EN);
4499b6bcdcbSAlbert Aribaud 
4509b6bcdcbSAlbert Aribaud 	/*
4519b6bcdcbSAlbert Aribaud 	 * Set ethernet MTU for leaky bucket mechanism to 0 - this will
4529b6bcdcbSAlbert Aribaud 	 * disable the leaky bucket mechanism .
4539b6bcdcbSAlbert Aribaud 	 */
454*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pmtu, 0);
4559b6bcdcbSAlbert Aribaud 
4569b6bcdcbSAlbert Aribaud 	/* Assignment of Rx CRDB of given RXUQ */
457*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->rxcdp[RXUQ], (u32) dmvgbe->p_rxdesc_curr);
4589b6bcdcbSAlbert Aribaud 	/* ensure previous write is done before enabling Rx DMA */
4599b6bcdcbSAlbert Aribaud 	isb();
4609b6bcdcbSAlbert Aribaud 	/* Enable port Rx. */
461*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->rqc, (1 << RXUQ));
4629b6bcdcbSAlbert Aribaud 
4639b6bcdcbSAlbert Aribaud #if (defined (CONFIG_MII) || defined (CONFIG_CMD_MII)) \
4649b6bcdcbSAlbert Aribaud 	 && defined (CONFIG_SYS_FAULT_ECHO_LINK_DOWN)
4659b6bcdcbSAlbert Aribaud 	/* Wait up to 5s for the link status */
4669b6bcdcbSAlbert Aribaud 	for (i = 0; i < 5; i++) {
4679b6bcdcbSAlbert Aribaud 		u16 phyadr;
4689b6bcdcbSAlbert Aribaud 
469*d44265adSAlbert Aribaud 		miiphy_read(dev->name, MV_PHY_ADR_REQUEST,
470*d44265adSAlbert Aribaud 				MV_PHY_ADR_REQUEST, &phyadr);
4719b6bcdcbSAlbert Aribaud 		/* Return if we get link up */
4729b6bcdcbSAlbert Aribaud 		if (miiphy_link(dev->name, phyadr))
4739b6bcdcbSAlbert Aribaud 			return 0;
4749b6bcdcbSAlbert Aribaud 		udelay(1000000);
4759b6bcdcbSAlbert Aribaud 	}
4769b6bcdcbSAlbert Aribaud 
4779b6bcdcbSAlbert Aribaud 	printf("No link on %s\n", dev->name);
4789b6bcdcbSAlbert Aribaud 	return -1;
4799b6bcdcbSAlbert Aribaud #endif
4809b6bcdcbSAlbert Aribaud 	return 0;
4819b6bcdcbSAlbert Aribaud }
4829b6bcdcbSAlbert Aribaud 
483*d44265adSAlbert Aribaud static int mvgbe_halt(struct eth_device *dev)
4849b6bcdcbSAlbert Aribaud {
485*d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
486*d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
4879b6bcdcbSAlbert Aribaud 
4889b6bcdcbSAlbert Aribaud 	/* Disable all gigE address decoder */
489*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->bare, 0x3f);
4909b6bcdcbSAlbert Aribaud 
4919b6bcdcbSAlbert Aribaud 	stop_queue(&regs->tqc);
4929b6bcdcbSAlbert Aribaud 	stop_queue(&regs->rqc);
4939b6bcdcbSAlbert Aribaud 
4949b6bcdcbSAlbert Aribaud 	/* Disable port */
495*d44265adSAlbert Aribaud 	MVGBE_REG_BITS_RESET(regs->psc0, MVGBE_SERIAL_PORT_EN);
4969b6bcdcbSAlbert Aribaud 	/* Set port is not reset */
497*d44265adSAlbert Aribaud 	MVGBE_REG_BITS_RESET(regs->psc1, 1 << 4);
4989b6bcdcbSAlbert Aribaud #ifdef CONFIG_SYS_MII_MODE
4999b6bcdcbSAlbert Aribaud 	/* Set MMI interface up */
500*d44265adSAlbert Aribaud 	MVGBE_REG_BITS_RESET(regs->psc1, 1 << 3);
5019b6bcdcbSAlbert Aribaud #endif
5029b6bcdcbSAlbert Aribaud 	/* Disable & mask ethernet port interrupts */
503*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->ic, 0);
504*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->ice, 0);
505*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pim, 0);
506*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->peim, 0);
5079b6bcdcbSAlbert Aribaud 
5089b6bcdcbSAlbert Aribaud 	return 0;
5099b6bcdcbSAlbert Aribaud }
5109b6bcdcbSAlbert Aribaud 
511*d44265adSAlbert Aribaud static int mvgbe_write_hwaddr(struct eth_device *dev)
5129b6bcdcbSAlbert Aribaud {
513*d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
514*d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
5159b6bcdcbSAlbert Aribaud 
5169b6bcdcbSAlbert Aribaud 	/* Programs net device MAC address after initialization */
517*d44265adSAlbert Aribaud 	port_uc_addr_set(regs, dmvgbe->dev.enetaddr);
5189b6bcdcbSAlbert Aribaud 	return 0;
5199b6bcdcbSAlbert Aribaud }
5209b6bcdcbSAlbert Aribaud 
521*d44265adSAlbert Aribaud static int mvgbe_send(struct eth_device *dev, void *dataptr,
5229b6bcdcbSAlbert Aribaud 		      int datasize)
5239b6bcdcbSAlbert Aribaud {
524*d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
525*d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
526*d44265adSAlbert Aribaud 	struct mvgbe_txdesc *p_txdesc = dmvgbe->p_txdesc;
5279b6bcdcbSAlbert Aribaud 	void *p = (void *)dataptr;
5289b6bcdcbSAlbert Aribaud 	u32 cmd_sts;
5299b6bcdcbSAlbert Aribaud 
5309b6bcdcbSAlbert Aribaud 	/* Copy buffer if it's misaligned */
5319b6bcdcbSAlbert Aribaud 	if ((u32) dataptr & 0x07) {
5329b6bcdcbSAlbert Aribaud 		if (datasize > PKTSIZE_ALIGN) {
5339b6bcdcbSAlbert Aribaud 			printf("Non-aligned data too large (%d)\n",
5349b6bcdcbSAlbert Aribaud 					datasize);
5359b6bcdcbSAlbert Aribaud 			return -1;
5369b6bcdcbSAlbert Aribaud 		}
5379b6bcdcbSAlbert Aribaud 
538*d44265adSAlbert Aribaud 		memcpy(dmvgbe->p_aligned_txbuf, p, datasize);
539*d44265adSAlbert Aribaud 		p = dmvgbe->p_aligned_txbuf;
5409b6bcdcbSAlbert Aribaud 	}
5419b6bcdcbSAlbert Aribaud 
542*d44265adSAlbert Aribaud 	p_txdesc->cmd_sts = MVGBE_ZERO_PADDING | MVGBE_GEN_CRC;
543*d44265adSAlbert Aribaud 	p_txdesc->cmd_sts |= MVGBE_TX_FIRST_DESC | MVGBE_TX_LAST_DESC;
544*d44265adSAlbert Aribaud 	p_txdesc->cmd_sts |= MVGBE_BUFFER_OWNED_BY_DMA;
545*d44265adSAlbert Aribaud 	p_txdesc->cmd_sts |= MVGBE_TX_EN_INTERRUPT;
5469b6bcdcbSAlbert Aribaud 	p_txdesc->buf_ptr = (u8 *) p;
5479b6bcdcbSAlbert Aribaud 	p_txdesc->byte_cnt = datasize;
5489b6bcdcbSAlbert Aribaud 
5499b6bcdcbSAlbert Aribaud 	/* Set this tc desc as zeroth TXUQ */
550*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->tcqdp[TXUQ], (u32) p_txdesc);
5519b6bcdcbSAlbert Aribaud 
5529b6bcdcbSAlbert Aribaud 	/* ensure tx desc writes above are performed before we start Tx DMA */
5539b6bcdcbSAlbert Aribaud 	isb();
5549b6bcdcbSAlbert Aribaud 
5559b6bcdcbSAlbert Aribaud 	/* Apply send command using zeroth TXUQ */
556*d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->tqc, (1 << TXUQ));
5579b6bcdcbSAlbert Aribaud 
5589b6bcdcbSAlbert Aribaud 	/*
5599b6bcdcbSAlbert Aribaud 	 * wait for packet xmit completion
5609b6bcdcbSAlbert Aribaud 	 */
5619b6bcdcbSAlbert Aribaud 	cmd_sts = readl(&p_txdesc->cmd_sts);
562*d44265adSAlbert Aribaud 	while (cmd_sts & MVGBE_BUFFER_OWNED_BY_DMA) {
5639b6bcdcbSAlbert Aribaud 		/* return fail if error is detected */
564*d44265adSAlbert Aribaud 		if ((cmd_sts & (MVGBE_ERROR_SUMMARY | MVGBE_TX_LAST_FRAME)) ==
565*d44265adSAlbert Aribaud 				(MVGBE_ERROR_SUMMARY | MVGBE_TX_LAST_FRAME) &&
566*d44265adSAlbert Aribaud 				cmd_sts & (MVGBE_UR_ERROR | MVGBE_RL_ERROR)) {
5679b6bcdcbSAlbert Aribaud 			printf("Err..(%s) in xmit packet\n", __FUNCTION__);
5689b6bcdcbSAlbert Aribaud 			return -1;
5699b6bcdcbSAlbert Aribaud 		}
5709b6bcdcbSAlbert Aribaud 		cmd_sts = readl(&p_txdesc->cmd_sts);
5719b6bcdcbSAlbert Aribaud 	};
5729b6bcdcbSAlbert Aribaud 	return 0;
5739b6bcdcbSAlbert Aribaud }
5749b6bcdcbSAlbert Aribaud 
575*d44265adSAlbert Aribaud static int mvgbe_recv(struct eth_device *dev)
5769b6bcdcbSAlbert Aribaud {
577*d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
578*d44265adSAlbert Aribaud 	struct mvgbe_rxdesc *p_rxdesc_curr = dmvgbe->p_rxdesc_curr;
5799b6bcdcbSAlbert Aribaud 	u32 cmd_sts;
5809b6bcdcbSAlbert Aribaud 	u32 timeout = 0;
5819b6bcdcbSAlbert Aribaud 
5829b6bcdcbSAlbert Aribaud 	/* wait untill rx packet available or timeout */
5839b6bcdcbSAlbert Aribaud 	do {
584*d44265adSAlbert Aribaud 		if (timeout < MVGBE_PHY_SMI_TIMEOUT)
5859b6bcdcbSAlbert Aribaud 			timeout++;
5869b6bcdcbSAlbert Aribaud 		else {
5879b6bcdcbSAlbert Aribaud 			debug("%s time out...\n", __FUNCTION__);
5889b6bcdcbSAlbert Aribaud 			return -1;
5899b6bcdcbSAlbert Aribaud 		}
590*d44265adSAlbert Aribaud 	} while (readl(&p_rxdesc_curr->cmd_sts) & MVGBE_BUFFER_OWNED_BY_DMA);
5919b6bcdcbSAlbert Aribaud 
5929b6bcdcbSAlbert Aribaud 	if (p_rxdesc_curr->byte_cnt != 0) {
5939b6bcdcbSAlbert Aribaud 		debug("%s: Received %d byte Packet @ 0x%x (cmd_sts= %08x)\n",
5949b6bcdcbSAlbert Aribaud 			__FUNCTION__, (u32) p_rxdesc_curr->byte_cnt,
5959b6bcdcbSAlbert Aribaud 			(u32) p_rxdesc_curr->buf_ptr,
5969b6bcdcbSAlbert Aribaud 			(u32) p_rxdesc_curr->cmd_sts);
5979b6bcdcbSAlbert Aribaud 	}
5989b6bcdcbSAlbert Aribaud 
5999b6bcdcbSAlbert Aribaud 	/*
6009b6bcdcbSAlbert Aribaud 	 * In case received a packet without first/last bits on
6019b6bcdcbSAlbert Aribaud 	 * OR the error summary bit is on,
6029b6bcdcbSAlbert Aribaud 	 * the packets needs to be dropeed.
6039b6bcdcbSAlbert Aribaud 	 */
6049b6bcdcbSAlbert Aribaud 	cmd_sts = readl(&p_rxdesc_curr->cmd_sts);
6059b6bcdcbSAlbert Aribaud 
6069b6bcdcbSAlbert Aribaud 	if ((cmd_sts &
607*d44265adSAlbert Aribaud 		(MVGBE_RX_FIRST_DESC | MVGBE_RX_LAST_DESC))
608*d44265adSAlbert Aribaud 		!= (MVGBE_RX_FIRST_DESC | MVGBE_RX_LAST_DESC)) {
6099b6bcdcbSAlbert Aribaud 
6109b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Dropping packet spread on"
6119b6bcdcbSAlbert Aribaud 			" multiple descriptors\n", __FUNCTION__);
6129b6bcdcbSAlbert Aribaud 
613*d44265adSAlbert Aribaud 	} else if (cmd_sts & MVGBE_ERROR_SUMMARY) {
6149b6bcdcbSAlbert Aribaud 
6159b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Dropping packet with errors\n",
6169b6bcdcbSAlbert Aribaud 			__FUNCTION__);
6179b6bcdcbSAlbert Aribaud 
6189b6bcdcbSAlbert Aribaud 	} else {
6199b6bcdcbSAlbert Aribaud 		/* !!! call higher layer processing */
6209b6bcdcbSAlbert Aribaud 		debug("%s: Sending Received packet to"
6219b6bcdcbSAlbert Aribaud 			" upper layer (NetReceive)\n", __FUNCTION__);
6229b6bcdcbSAlbert Aribaud 
6239b6bcdcbSAlbert Aribaud 		/* let the upper layer handle the packet */
6249b6bcdcbSAlbert Aribaud 		NetReceive((p_rxdesc_curr->buf_ptr + RX_BUF_OFFSET),
6259b6bcdcbSAlbert Aribaud 			(int)(p_rxdesc_curr->byte_cnt - RX_BUF_OFFSET));
6269b6bcdcbSAlbert Aribaud 	}
6279b6bcdcbSAlbert Aribaud 	/*
6289b6bcdcbSAlbert Aribaud 	 * free these descriptors and point next in the ring
6299b6bcdcbSAlbert Aribaud 	 */
6309b6bcdcbSAlbert Aribaud 	p_rxdesc_curr->cmd_sts =
631*d44265adSAlbert Aribaud 		MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_EN_INTERRUPT;
6329b6bcdcbSAlbert Aribaud 	p_rxdesc_curr->buf_size = PKTSIZE_ALIGN;
6339b6bcdcbSAlbert Aribaud 	p_rxdesc_curr->byte_cnt = 0;
6349b6bcdcbSAlbert Aribaud 
635*d44265adSAlbert Aribaud 	writel((unsigned)p_rxdesc_curr->nxtdesc_p,
636*d44265adSAlbert Aribaud 		(u32) &dmvgbe->p_rxdesc_curr);
6379b6bcdcbSAlbert Aribaud 
6389b6bcdcbSAlbert Aribaud 	return 0;
6399b6bcdcbSAlbert Aribaud }
6409b6bcdcbSAlbert Aribaud 
641*d44265adSAlbert Aribaud int mvgbe_initialize(bd_t *bis)
6429b6bcdcbSAlbert Aribaud {
643*d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe;
6449b6bcdcbSAlbert Aribaud 	struct eth_device *dev;
6459b6bcdcbSAlbert Aribaud 	int devnum;
6469b6bcdcbSAlbert Aribaud 	char *s;
647*d44265adSAlbert Aribaud 	u8 used_ports[MAX_MVGBE_DEVS] = CONFIG_MVGBE_PORTS;
6489b6bcdcbSAlbert Aribaud 
649*d44265adSAlbert Aribaud 	for (devnum = 0; devnum < MAX_MVGBE_DEVS; devnum++) {
6509b6bcdcbSAlbert Aribaud 		/*skip if port is configured not to use */
6519b6bcdcbSAlbert Aribaud 		if (used_ports[devnum] == 0)
6529b6bcdcbSAlbert Aribaud 			continue;
6539b6bcdcbSAlbert Aribaud 
654*d44265adSAlbert Aribaud 		dmvgbe = malloc(sizeof(struct mvgbe_device));
655*d44265adSAlbert Aribaud 
656*d44265adSAlbert Aribaud 		if (!dmvgbe)
6579b6bcdcbSAlbert Aribaud 			goto error1;
6589b6bcdcbSAlbert Aribaud 
659*d44265adSAlbert Aribaud 		memset(dmvgbe, 0, sizeof(struct mvgbe_device));
6609b6bcdcbSAlbert Aribaud 
661*d44265adSAlbert Aribaud 		dmvgbe->p_rxdesc =
662*d44265adSAlbert Aribaud 			(struct mvgbe_rxdesc *)memalign(PKTALIGN,
663*d44265adSAlbert Aribaud 			MV_RXQ_DESC_ALIGNED_SIZE*RINGSZ + 1);
664*d44265adSAlbert Aribaud 
665*d44265adSAlbert Aribaud 		if (!dmvgbe->p_rxdesc)
6669b6bcdcbSAlbert Aribaud 			goto error2;
6679b6bcdcbSAlbert Aribaud 
668*d44265adSAlbert Aribaud 		dmvgbe->p_rxbuf = (u8 *) memalign(PKTALIGN,
669*d44265adSAlbert Aribaud 			RINGSZ*PKTSIZE_ALIGN + 1);
670*d44265adSAlbert Aribaud 
671*d44265adSAlbert Aribaud 		if (!dmvgbe->p_rxbuf)
6729b6bcdcbSAlbert Aribaud 			goto error3;
6739b6bcdcbSAlbert Aribaud 
674*d44265adSAlbert Aribaud 		dmvgbe->p_aligned_txbuf = memalign(8, PKTSIZE_ALIGN);
675*d44265adSAlbert Aribaud 
676*d44265adSAlbert Aribaud 		if (!dmvgbe->p_aligned_txbuf)
6779b6bcdcbSAlbert Aribaud 			goto error4;
6789b6bcdcbSAlbert Aribaud 
679*d44265adSAlbert Aribaud 		dmvgbe->p_txdesc = (struct mvgbe_txdesc *) memalign(
680*d44265adSAlbert Aribaud 			PKTALIGN, sizeof(struct mvgbe_txdesc) + 1);
681*d44265adSAlbert Aribaud 
682*d44265adSAlbert Aribaud 		if (!dmvgbe->p_txdesc) {
683*d44265adSAlbert Aribaud 			free(dmvgbe->p_aligned_txbuf);
6849b6bcdcbSAlbert Aribaud error4:
685*d44265adSAlbert Aribaud 			free(dmvgbe->p_rxbuf);
6869b6bcdcbSAlbert Aribaud error3:
687*d44265adSAlbert Aribaud 			free(dmvgbe->p_rxdesc);
6889b6bcdcbSAlbert Aribaud error2:
689*d44265adSAlbert Aribaud 			free(dmvgbe);
6909b6bcdcbSAlbert Aribaud error1:
6919b6bcdcbSAlbert Aribaud 			printf("Err.. %s Failed to allocate memory\n",
6929b6bcdcbSAlbert Aribaud 				__FUNCTION__);
6939b6bcdcbSAlbert Aribaud 			return -1;
6949b6bcdcbSAlbert Aribaud 		}
6959b6bcdcbSAlbert Aribaud 
696*d44265adSAlbert Aribaud 		dev = &dmvgbe->dev;
6979b6bcdcbSAlbert Aribaud 
6989b6bcdcbSAlbert Aribaud 		/* must be less than NAMESIZE (16) */
6999b6bcdcbSAlbert Aribaud 		sprintf(dev->name, "egiga%d", devnum);
7009b6bcdcbSAlbert Aribaud 
7019b6bcdcbSAlbert Aribaud 		/* Extract the MAC address from the environment */
7029b6bcdcbSAlbert Aribaud 		switch (devnum) {
7039b6bcdcbSAlbert Aribaud 		case 0:
704*d44265adSAlbert Aribaud 			dmvgbe->regs = (void *)MVGBE0_BASE;
7059b6bcdcbSAlbert Aribaud 			s = "ethaddr";
7069b6bcdcbSAlbert Aribaud 			break;
707*d44265adSAlbert Aribaud #if defined(MVGBE1_BASE)
7089b6bcdcbSAlbert Aribaud 		case 1:
709*d44265adSAlbert Aribaud 			dmvgbe->regs = (void *)MVGBE1_BASE;
7109b6bcdcbSAlbert Aribaud 			s = "eth1addr";
7119b6bcdcbSAlbert Aribaud 			break;
712*d44265adSAlbert Aribaud #endif
7139b6bcdcbSAlbert Aribaud 		default:	/* this should never happen */
7149b6bcdcbSAlbert Aribaud 			printf("Err..(%s) Invalid device number %d\n",
7159b6bcdcbSAlbert Aribaud 				__FUNCTION__, devnum);
7169b6bcdcbSAlbert Aribaud 			return -1;
7179b6bcdcbSAlbert Aribaud 		}
7189b6bcdcbSAlbert Aribaud 
7199b6bcdcbSAlbert Aribaud 		while (!eth_getenv_enetaddr(s, dev->enetaddr)) {
7209b6bcdcbSAlbert Aribaud 			/* Generate Private MAC addr if not set */
7219b6bcdcbSAlbert Aribaud 			dev->enetaddr[0] = 0x02;
7229b6bcdcbSAlbert Aribaud 			dev->enetaddr[1] = 0x50;
7239b6bcdcbSAlbert Aribaud 			dev->enetaddr[2] = 0x43;
7249b6bcdcbSAlbert Aribaud #if defined (CONFIG_SKIP_LOCAL_MAC_RANDOMIZATION)
7259b6bcdcbSAlbert Aribaud 			/* Generate fixed lower MAC half using devnum */
7269b6bcdcbSAlbert Aribaud 			dev->enetaddr[3] = 0;
7279b6bcdcbSAlbert Aribaud 			dev->enetaddr[4] = 0;
7289b6bcdcbSAlbert Aribaud 			dev->enetaddr[5] = devnum;
7299b6bcdcbSAlbert Aribaud #else
7309b6bcdcbSAlbert Aribaud 			/* Generate random lower MAC half */
7319b6bcdcbSAlbert Aribaud 			dev->enetaddr[3] = get_random_hex();
7329b6bcdcbSAlbert Aribaud 			dev->enetaddr[4] = get_random_hex();
7339b6bcdcbSAlbert Aribaud 			dev->enetaddr[5] = get_random_hex();
7349b6bcdcbSAlbert Aribaud #endif
7359b6bcdcbSAlbert Aribaud 			eth_setenv_enetaddr(s, dev->enetaddr);
7369b6bcdcbSAlbert Aribaud 		}
7379b6bcdcbSAlbert Aribaud 
738*d44265adSAlbert Aribaud 		dev->init = (void *)mvgbe_init;
739*d44265adSAlbert Aribaud 		dev->halt = (void *)mvgbe_halt;
740*d44265adSAlbert Aribaud 		dev->send = (void *)mvgbe_send;
741*d44265adSAlbert Aribaud 		dev->recv = (void *)mvgbe_recv;
742*d44265adSAlbert Aribaud 		dev->write_hwaddr = (void *)mvgbe_write_hwaddr;
7439b6bcdcbSAlbert Aribaud 
7449b6bcdcbSAlbert Aribaud 		eth_register(dev);
7459b6bcdcbSAlbert Aribaud 
7469b6bcdcbSAlbert Aribaud #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
7479b6bcdcbSAlbert Aribaud 		miiphy_register(dev->name, smi_reg_read, smi_reg_write);
7489b6bcdcbSAlbert Aribaud 		/* Set phy address of the port */
749*d44265adSAlbert Aribaud 		miiphy_write(dev->name, MV_PHY_ADR_REQUEST,
750*d44265adSAlbert Aribaud 				MV_PHY_ADR_REQUEST, PHY_BASE_ADR + devnum);
7519b6bcdcbSAlbert Aribaud #endif
7529b6bcdcbSAlbert Aribaud 	}
7539b6bcdcbSAlbert Aribaud 	return 0;
7549b6bcdcbSAlbert Aribaud }
755