xref: /rk3399_rockchip-uboot/drivers/net/mvgbe.c (revision 1fd92db83d399ff7918e51ba84bc73d2466b5eb6)
19b6bcdcbSAlbert Aribaud /*
29b6bcdcbSAlbert Aribaud  * (C) Copyright 2009
39b6bcdcbSAlbert Aribaud  * Marvell Semiconductor <www.marvell.com>
49b6bcdcbSAlbert Aribaud  * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
59b6bcdcbSAlbert Aribaud  *
69b6bcdcbSAlbert Aribaud  * (C) Copyright 2003
79b6bcdcbSAlbert Aribaud  * Ingo Assmus <ingo.assmus@keymile.com>
89b6bcdcbSAlbert Aribaud  *
99b6bcdcbSAlbert Aribaud  * based on - Driver for MV64360X ethernet ports
109b6bcdcbSAlbert Aribaud  * Copyright (C) 2002 rabeeh@galileo.co.il
119b6bcdcbSAlbert Aribaud  *
121a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
139b6bcdcbSAlbert Aribaud  */
149b6bcdcbSAlbert Aribaud 
159b6bcdcbSAlbert Aribaud #include <common.h>
169b6bcdcbSAlbert Aribaud #include <net.h>
179b6bcdcbSAlbert Aribaud #include <malloc.h>
189b6bcdcbSAlbert Aribaud #include <miiphy.h>
19a7efd719SLei Wen #include <asm/io.h>
209b6bcdcbSAlbert Aribaud #include <asm/errno.h>
219b6bcdcbSAlbert Aribaud #include <asm/types.h>
22a7efd719SLei Wen #include <asm/system.h>
239b6bcdcbSAlbert Aribaud #include <asm/byteorder.h>
2436aaa918SAnatolij Gustschin #include <asm/arch/cpu.h>
25d44265adSAlbert Aribaud 
26d44265adSAlbert Aribaud #if defined(CONFIG_KIRKWOOD)
273dc23f78SStefan Roese #include <asm/arch/soc.h>
28d3c9ffd0SAlbert Aribaud #elif defined(CONFIG_ORION5X)
29d3c9ffd0SAlbert Aribaud #include <asm/arch/orion5x.h>
30fb4879b3SSebastian Hesselbarth #elif defined(CONFIG_DOVE)
31fb4879b3SSebastian Hesselbarth #include <asm/arch/dove.h>
32d44265adSAlbert Aribaud #endif
33d44265adSAlbert Aribaud 
349b6bcdcbSAlbert Aribaud #include "mvgbe.h"
359b6bcdcbSAlbert Aribaud 
369b6bcdcbSAlbert Aribaud DECLARE_GLOBAL_DATA_PTR;
379b6bcdcbSAlbert Aribaud 
385aa2297dSLuka Perkov #ifndef CONFIG_MVGBE_PORTS
395aa2297dSLuka Perkov # define CONFIG_MVGBE_PORTS {0, 0}
405aa2297dSLuka Perkov #endif
415aa2297dSLuka Perkov 
42d44265adSAlbert Aribaud #define MV_PHY_ADR_REQUEST 0xee
43d44265adSAlbert Aribaud #define MVGBE_SMI_REG (((struct mvgbe_registers *)MVGBE0_BASE)->smi)
449b6bcdcbSAlbert Aribaud 
45cd3ca3ffSSebastian Hesselbarth #if defined(CONFIG_PHYLIB) || defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
469b6bcdcbSAlbert Aribaud /*
479b6bcdcbSAlbert Aribaud  * smi_reg_read - miiphy_read callback function.
489b6bcdcbSAlbert Aribaud  *
499b6bcdcbSAlbert Aribaud  * Returns 16bit phy register value, or 0xffff on error
509b6bcdcbSAlbert Aribaud  */
515700bb63SMike Frysinger static int smi_reg_read(const char *devname, u8 phy_adr, u8 reg_ofs, u16 * data)
529b6bcdcbSAlbert Aribaud {
539b6bcdcbSAlbert Aribaud 	struct eth_device *dev = eth_get_dev_by_name(devname);
54d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
55d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
569b6bcdcbSAlbert Aribaud 	u32 smi_reg;
579b6bcdcbSAlbert Aribaud 	u32 timeout;
589b6bcdcbSAlbert Aribaud 
599b6bcdcbSAlbert Aribaud 	/* Phyadr read request */
60d44265adSAlbert Aribaud 	if (phy_adr == MV_PHY_ADR_REQUEST &&
61d44265adSAlbert Aribaud 			reg_ofs == MV_PHY_ADR_REQUEST) {
629b6bcdcbSAlbert Aribaud 		/* */
63d44265adSAlbert Aribaud 		*data = (u16) (MVGBE_REG_RD(regs->phyadr) & PHYADR_MASK);
649b6bcdcbSAlbert Aribaud 		return 0;
659b6bcdcbSAlbert Aribaud 	}
669b6bcdcbSAlbert Aribaud 	/* check parameters */
679b6bcdcbSAlbert Aribaud 	if (phy_adr > PHYADR_MASK) {
689b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Invalid PHY address %d\n",
69*1fd92db8SJoe Hershberger 			__func__, phy_adr);
709b6bcdcbSAlbert Aribaud 		return -EFAULT;
719b6bcdcbSAlbert Aribaud 	}
729b6bcdcbSAlbert Aribaud 	if (reg_ofs > PHYREG_MASK) {
739b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Invalid register offset %d\n",
74*1fd92db8SJoe Hershberger 			__func__, reg_ofs);
759b6bcdcbSAlbert Aribaud 		return -EFAULT;
769b6bcdcbSAlbert Aribaud 	}
779b6bcdcbSAlbert Aribaud 
78d44265adSAlbert Aribaud 	timeout = MVGBE_PHY_SMI_TIMEOUT;
799b6bcdcbSAlbert Aribaud 	/* wait till the SMI is not busy */
809b6bcdcbSAlbert Aribaud 	do {
819b6bcdcbSAlbert Aribaud 		/* read smi register */
82d44265adSAlbert Aribaud 		smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
839b6bcdcbSAlbert Aribaud 		if (timeout-- == 0) {
84*1fd92db8SJoe Hershberger 			printf("Err..(%s) SMI busy timeout\n", __func__);
859b6bcdcbSAlbert Aribaud 			return -EFAULT;
869b6bcdcbSAlbert Aribaud 		}
87d44265adSAlbert Aribaud 	} while (smi_reg & MVGBE_PHY_SMI_BUSY_MASK);
889b6bcdcbSAlbert Aribaud 
899b6bcdcbSAlbert Aribaud 	/* fill the phy address and regiser offset and read opcode */
90d44265adSAlbert Aribaud 	smi_reg = (phy_adr << MVGBE_PHY_SMI_DEV_ADDR_OFFS)
91d44265adSAlbert Aribaud 		| (reg_ofs << MVGBE_SMI_REG_ADDR_OFFS)
92d44265adSAlbert Aribaud 		| MVGBE_PHY_SMI_OPCODE_READ;
939b6bcdcbSAlbert Aribaud 
949b6bcdcbSAlbert Aribaud 	/* write the smi register */
95d44265adSAlbert Aribaud 	MVGBE_REG_WR(MVGBE_SMI_REG, smi_reg);
969b6bcdcbSAlbert Aribaud 
979b6bcdcbSAlbert Aribaud 	/*wait till read value is ready */
98d44265adSAlbert Aribaud 	timeout = MVGBE_PHY_SMI_TIMEOUT;
999b6bcdcbSAlbert Aribaud 
1009b6bcdcbSAlbert Aribaud 	do {
1019b6bcdcbSAlbert Aribaud 		/* read smi register */
102d44265adSAlbert Aribaud 		smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
1039b6bcdcbSAlbert Aribaud 		if (timeout-- == 0) {
1049b6bcdcbSAlbert Aribaud 			printf("Err..(%s) SMI read ready timeout\n",
105*1fd92db8SJoe Hershberger 				__func__);
1069b6bcdcbSAlbert Aribaud 			return -EFAULT;
1079b6bcdcbSAlbert Aribaud 		}
108d44265adSAlbert Aribaud 	} while (!(smi_reg & MVGBE_PHY_SMI_READ_VALID_MASK));
1099b6bcdcbSAlbert Aribaud 
1109b6bcdcbSAlbert Aribaud 	/* Wait for the data to update in the SMI register */
111d44265adSAlbert Aribaud 	for (timeout = 0; timeout < MVGBE_PHY_SMI_TIMEOUT; timeout++)
112d44265adSAlbert Aribaud 		;
1139b6bcdcbSAlbert Aribaud 
114d44265adSAlbert Aribaud 	*data = (u16) (MVGBE_REG_RD(MVGBE_SMI_REG) & MVGBE_PHY_SMI_DATA_MASK);
1159b6bcdcbSAlbert Aribaud 
116*1fd92db8SJoe Hershberger 	debug("%s:(adr %d, off %d) value= %04x\n", __func__, phy_adr, reg_ofs,
117*1fd92db8SJoe Hershberger 	      *data);
1189b6bcdcbSAlbert Aribaud 
1199b6bcdcbSAlbert Aribaud 	return 0;
1209b6bcdcbSAlbert Aribaud }
1219b6bcdcbSAlbert Aribaud 
1229b6bcdcbSAlbert Aribaud /*
1239b6bcdcbSAlbert Aribaud  * smi_reg_write - imiiphy_write callback function.
1249b6bcdcbSAlbert Aribaud  *
1259b6bcdcbSAlbert Aribaud  * Returns 0 if write succeed, -EINVAL on bad parameters
1269b6bcdcbSAlbert Aribaud  * -ETIME on timeout
1279b6bcdcbSAlbert Aribaud  */
1285700bb63SMike Frysinger static int smi_reg_write(const char *devname, u8 phy_adr, u8 reg_ofs, u16 data)
1299b6bcdcbSAlbert Aribaud {
1309b6bcdcbSAlbert Aribaud 	struct eth_device *dev = eth_get_dev_by_name(devname);
131d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
132d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
1339b6bcdcbSAlbert Aribaud 	u32 smi_reg;
1349b6bcdcbSAlbert Aribaud 	u32 timeout;
1359b6bcdcbSAlbert Aribaud 
1369b6bcdcbSAlbert Aribaud 	/* Phyadr write request*/
137d44265adSAlbert Aribaud 	if (phy_adr == MV_PHY_ADR_REQUEST &&
138d44265adSAlbert Aribaud 			reg_ofs == MV_PHY_ADR_REQUEST) {
139d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->phyadr, data);
1409b6bcdcbSAlbert Aribaud 		return 0;
1419b6bcdcbSAlbert Aribaud 	}
1429b6bcdcbSAlbert Aribaud 
1439b6bcdcbSAlbert Aribaud 	/* check parameters */
1449b6bcdcbSAlbert Aribaud 	if (phy_adr > PHYADR_MASK) {
145*1fd92db8SJoe Hershberger 		printf("Err..(%s) Invalid phy address\n", __func__);
1469b6bcdcbSAlbert Aribaud 		return -EINVAL;
1479b6bcdcbSAlbert Aribaud 	}
1489b6bcdcbSAlbert Aribaud 	if (reg_ofs > PHYREG_MASK) {
149*1fd92db8SJoe Hershberger 		printf("Err..(%s) Invalid register offset\n", __func__);
1509b6bcdcbSAlbert Aribaud 		return -EINVAL;
1519b6bcdcbSAlbert Aribaud 	}
1529b6bcdcbSAlbert Aribaud 
1539b6bcdcbSAlbert Aribaud 	/* wait till the SMI is not busy */
154d44265adSAlbert Aribaud 	timeout = MVGBE_PHY_SMI_TIMEOUT;
1559b6bcdcbSAlbert Aribaud 	do {
1569b6bcdcbSAlbert Aribaud 		/* read smi register */
157d44265adSAlbert Aribaud 		smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
1589b6bcdcbSAlbert Aribaud 		if (timeout-- == 0) {
159*1fd92db8SJoe Hershberger 			printf("Err..(%s) SMI busy timeout\n", __func__);
1609b6bcdcbSAlbert Aribaud 			return -ETIME;
1619b6bcdcbSAlbert Aribaud 		}
162d44265adSAlbert Aribaud 	} while (smi_reg & MVGBE_PHY_SMI_BUSY_MASK);
1639b6bcdcbSAlbert Aribaud 
1649b6bcdcbSAlbert Aribaud 	/* fill the phy addr and reg offset and write opcode and data */
165d44265adSAlbert Aribaud 	smi_reg = (data << MVGBE_PHY_SMI_DATA_OFFS);
166d44265adSAlbert Aribaud 	smi_reg |= (phy_adr << MVGBE_PHY_SMI_DEV_ADDR_OFFS)
167d44265adSAlbert Aribaud 		| (reg_ofs << MVGBE_SMI_REG_ADDR_OFFS);
168d44265adSAlbert Aribaud 	smi_reg &= ~MVGBE_PHY_SMI_OPCODE_READ;
1699b6bcdcbSAlbert Aribaud 
1709b6bcdcbSAlbert Aribaud 	/* write the smi register */
171d44265adSAlbert Aribaud 	MVGBE_REG_WR(MVGBE_SMI_REG, smi_reg);
1729b6bcdcbSAlbert Aribaud 
1739b6bcdcbSAlbert Aribaud 	return 0;
1749b6bcdcbSAlbert Aribaud }
175cc79697cSStefan Bigler #endif
1769b6bcdcbSAlbert Aribaud 
177cd3ca3ffSSebastian Hesselbarth #if defined(CONFIG_PHYLIB)
178cd3ca3ffSSebastian Hesselbarth int mvgbe_phy_read(struct mii_dev *bus, int phy_addr, int dev_addr,
179cd3ca3ffSSebastian Hesselbarth 		   int reg_addr)
180cd3ca3ffSSebastian Hesselbarth {
181cd3ca3ffSSebastian Hesselbarth 	u16 data;
182cd3ca3ffSSebastian Hesselbarth 	int ret;
183cd3ca3ffSSebastian Hesselbarth 	ret = smi_reg_read(bus->name, phy_addr, reg_addr, &data);
184cd3ca3ffSSebastian Hesselbarth 	if (ret)
185cd3ca3ffSSebastian Hesselbarth 		return ret;
186cd3ca3ffSSebastian Hesselbarth 	return data;
187cd3ca3ffSSebastian Hesselbarth }
188cd3ca3ffSSebastian Hesselbarth 
189cd3ca3ffSSebastian Hesselbarth int mvgbe_phy_write(struct mii_dev *bus, int phy_addr, int dev_addr,
190cd3ca3ffSSebastian Hesselbarth 		    int reg_addr, u16 data)
191cd3ca3ffSSebastian Hesselbarth {
192cd3ca3ffSSebastian Hesselbarth 	return smi_reg_write(bus->name, phy_addr, reg_addr, data);
193cd3ca3ffSSebastian Hesselbarth }
194cd3ca3ffSSebastian Hesselbarth #endif
195cd3ca3ffSSebastian Hesselbarth 
1969b6bcdcbSAlbert Aribaud /* Stop and checks all queues */
1979b6bcdcbSAlbert Aribaud static void stop_queue(u32 * qreg)
1989b6bcdcbSAlbert Aribaud {
1999b6bcdcbSAlbert Aribaud 	u32 reg_data;
2009b6bcdcbSAlbert Aribaud 
2019b6bcdcbSAlbert Aribaud 	reg_data = readl(qreg);
2029b6bcdcbSAlbert Aribaud 
2039b6bcdcbSAlbert Aribaud 	if (reg_data & 0xFF) {
2049b6bcdcbSAlbert Aribaud 		/* Issue stop command for active channels only */
2059b6bcdcbSAlbert Aribaud 		writel((reg_data << 8), qreg);
2069b6bcdcbSAlbert Aribaud 
2079b6bcdcbSAlbert Aribaud 		/* Wait for all queue activity to terminate. */
2089b6bcdcbSAlbert Aribaud 		do {
2099b6bcdcbSAlbert Aribaud 			/*
2109b6bcdcbSAlbert Aribaud 			 * Check port cause register that all queues
2119b6bcdcbSAlbert Aribaud 			 * are stopped
2129b6bcdcbSAlbert Aribaud 			 */
2139b6bcdcbSAlbert Aribaud 			reg_data = readl(qreg);
2149b6bcdcbSAlbert Aribaud 		}
2159b6bcdcbSAlbert Aribaud 		while (reg_data & 0xFF);
2169b6bcdcbSAlbert Aribaud 	}
2179b6bcdcbSAlbert Aribaud }
2189b6bcdcbSAlbert Aribaud 
2199b6bcdcbSAlbert Aribaud /*
2209b6bcdcbSAlbert Aribaud  * set_access_control - Config address decode parameters for Ethernet unit
2219b6bcdcbSAlbert Aribaud  *
2229b6bcdcbSAlbert Aribaud  * This function configures the address decode parameters for the Gigabit
2239b6bcdcbSAlbert Aribaud  * Ethernet Controller according the given parameters struct.
2249b6bcdcbSAlbert Aribaud  *
2259b6bcdcbSAlbert Aribaud  * @regs	Register struct pointer.
2269b6bcdcbSAlbert Aribaud  * @param	Address decode parameter struct.
2279b6bcdcbSAlbert Aribaud  */
228d44265adSAlbert Aribaud static void set_access_control(struct mvgbe_registers *regs,
229d44265adSAlbert Aribaud 				struct mvgbe_winparam *param)
2309b6bcdcbSAlbert Aribaud {
2319b6bcdcbSAlbert Aribaud 	u32 access_prot_reg;
2329b6bcdcbSAlbert Aribaud 
2339b6bcdcbSAlbert Aribaud 	/* Set access control register */
234d44265adSAlbert Aribaud 	access_prot_reg = MVGBE_REG_RD(regs->epap);
2359b6bcdcbSAlbert Aribaud 	/* clear window permission */
2369b6bcdcbSAlbert Aribaud 	access_prot_reg &= (~(3 << (param->win * 2)));
2379b6bcdcbSAlbert Aribaud 	access_prot_reg |= (param->access_ctrl << (param->win * 2));
238d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->epap, access_prot_reg);
2399b6bcdcbSAlbert Aribaud 
2409b6bcdcbSAlbert Aribaud 	/* Set window Size reg (SR) */
241d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->barsz[param->win].size,
2429b6bcdcbSAlbert Aribaud 			(((param->size / 0x10000) - 1) << 16));
2439b6bcdcbSAlbert Aribaud 
2449b6bcdcbSAlbert Aribaud 	/* Set window Base address reg (BA) */
245d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->barsz[param->win].bar,
2469b6bcdcbSAlbert Aribaud 			(param->target | param->attrib | param->base_addr));
2479b6bcdcbSAlbert Aribaud 	/* High address remap reg (HARR) */
2489b6bcdcbSAlbert Aribaud 	if (param->win < 4)
249d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->ha_remap[param->win], param->high_addr);
2509b6bcdcbSAlbert Aribaud 
2519b6bcdcbSAlbert Aribaud 	/* Base address enable reg (BARER) */
2529b6bcdcbSAlbert Aribaud 	if (param->enable == 1)
253d44265adSAlbert Aribaud 		MVGBE_REG_BITS_RESET(regs->bare, (1 << param->win));
2549b6bcdcbSAlbert Aribaud 	else
255d44265adSAlbert Aribaud 		MVGBE_REG_BITS_SET(regs->bare, (1 << param->win));
2569b6bcdcbSAlbert Aribaud }
2579b6bcdcbSAlbert Aribaud 
258d44265adSAlbert Aribaud static void set_dram_access(struct mvgbe_registers *regs)
2599b6bcdcbSAlbert Aribaud {
260d44265adSAlbert Aribaud 	struct mvgbe_winparam win_param;
2619b6bcdcbSAlbert Aribaud 	int i;
2629b6bcdcbSAlbert Aribaud 
2639b6bcdcbSAlbert Aribaud 	for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
2649b6bcdcbSAlbert Aribaud 		/* Set access parameters for DRAM bank i */
2659b6bcdcbSAlbert Aribaud 		win_param.win = i;	/* Use Ethernet window i */
2669b6bcdcbSAlbert Aribaud 		/* Window target - DDR */
267d44265adSAlbert Aribaud 		win_param.target = MVGBE_TARGET_DRAM;
2689b6bcdcbSAlbert Aribaud 		/* Enable full access */
2699b6bcdcbSAlbert Aribaud 		win_param.access_ctrl = EWIN_ACCESS_FULL;
2709b6bcdcbSAlbert Aribaud 		win_param.high_addr = 0;
2719b6bcdcbSAlbert Aribaud 		/* Get bank base and size */
2729b6bcdcbSAlbert Aribaud 		win_param.base_addr = gd->bd->bi_dram[i].start;
2739b6bcdcbSAlbert Aribaud 		win_param.size = gd->bd->bi_dram[i].size;
2749b6bcdcbSAlbert Aribaud 		if (win_param.size == 0)
2759b6bcdcbSAlbert Aribaud 			win_param.enable = 0;
2769b6bcdcbSAlbert Aribaud 		else
2779b6bcdcbSAlbert Aribaud 			win_param.enable = 1;	/* Enable the access */
2789b6bcdcbSAlbert Aribaud 
2799b6bcdcbSAlbert Aribaud 		/* Enable DRAM bank */
2809b6bcdcbSAlbert Aribaud 		switch (i) {
2819b6bcdcbSAlbert Aribaud 		case 0:
2829b6bcdcbSAlbert Aribaud 			win_param.attrib = EBAR_DRAM_CS0;
2839b6bcdcbSAlbert Aribaud 			break;
2849b6bcdcbSAlbert Aribaud 		case 1:
2859b6bcdcbSAlbert Aribaud 			win_param.attrib = EBAR_DRAM_CS1;
2869b6bcdcbSAlbert Aribaud 			break;
2879b6bcdcbSAlbert Aribaud 		case 2:
2889b6bcdcbSAlbert Aribaud 			win_param.attrib = EBAR_DRAM_CS2;
2899b6bcdcbSAlbert Aribaud 			break;
2909b6bcdcbSAlbert Aribaud 		case 3:
2919b6bcdcbSAlbert Aribaud 			win_param.attrib = EBAR_DRAM_CS3;
2929b6bcdcbSAlbert Aribaud 			break;
2939b6bcdcbSAlbert Aribaud 		default:
2949b6bcdcbSAlbert Aribaud 			/* invalid bank, disable access */
2959b6bcdcbSAlbert Aribaud 			win_param.enable = 0;
2969b6bcdcbSAlbert Aribaud 			win_param.attrib = 0;
2979b6bcdcbSAlbert Aribaud 			break;
2989b6bcdcbSAlbert Aribaud 		}
2999b6bcdcbSAlbert Aribaud 		/* Set the access control for address window(EPAPR) RD/WR */
3009b6bcdcbSAlbert Aribaud 		set_access_control(regs, &win_param);
3019b6bcdcbSAlbert Aribaud 	}
3029b6bcdcbSAlbert Aribaud }
3039b6bcdcbSAlbert Aribaud 
3049b6bcdcbSAlbert Aribaud /*
3059b6bcdcbSAlbert Aribaud  * port_init_mac_tables - Clear all entrance in the UC, SMC and OMC tables
3069b6bcdcbSAlbert Aribaud  *
3079b6bcdcbSAlbert Aribaud  * Go through all the DA filter tables (Unicast, Special Multicast & Other
3089b6bcdcbSAlbert Aribaud  * Multicast) and set each entry to 0.
3099b6bcdcbSAlbert Aribaud  */
310d44265adSAlbert Aribaud static void port_init_mac_tables(struct mvgbe_registers *regs)
3119b6bcdcbSAlbert Aribaud {
3129b6bcdcbSAlbert Aribaud 	int table_index;
3139b6bcdcbSAlbert Aribaud 
3149b6bcdcbSAlbert Aribaud 	/* Clear DA filter unicast table (Ex_dFUT) */
3159b6bcdcbSAlbert Aribaud 	for (table_index = 0; table_index < 4; ++table_index)
316d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->dfut[table_index], 0);
3179b6bcdcbSAlbert Aribaud 
3189b6bcdcbSAlbert Aribaud 	for (table_index = 0; table_index < 64; ++table_index) {
3199b6bcdcbSAlbert Aribaud 		/* Clear DA filter special multicast table (Ex_dFSMT) */
320d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->dfsmt[table_index], 0);
3219b6bcdcbSAlbert Aribaud 		/* Clear DA filter other multicast table (Ex_dFOMT) */
322d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->dfomt[table_index], 0);
3239b6bcdcbSAlbert Aribaud 	}
3249b6bcdcbSAlbert Aribaud }
3259b6bcdcbSAlbert Aribaud 
3269b6bcdcbSAlbert Aribaud /*
3279b6bcdcbSAlbert Aribaud  * port_uc_addr - This function Set the port unicast address table
3289b6bcdcbSAlbert Aribaud  *
3299b6bcdcbSAlbert Aribaud  * This function locates the proper entry in the Unicast table for the
3309b6bcdcbSAlbert Aribaud  * specified MAC nibble and sets its properties according to function
3319b6bcdcbSAlbert Aribaud  * parameters.
3329b6bcdcbSAlbert Aribaud  * This function add/removes MAC addresses from the port unicast address
3339b6bcdcbSAlbert Aribaud  * table.
3349b6bcdcbSAlbert Aribaud  *
3359b6bcdcbSAlbert Aribaud  * @uc_nibble	Unicast MAC Address last nibble.
3369b6bcdcbSAlbert Aribaud  * @option      0 = Add, 1 = remove address.
3379b6bcdcbSAlbert Aribaud  *
3389b6bcdcbSAlbert Aribaud  * RETURN: 1 if output succeeded. 0 if option parameter is invalid.
3399b6bcdcbSAlbert Aribaud  */
340d44265adSAlbert Aribaud static int port_uc_addr(struct mvgbe_registers *regs, u8 uc_nibble,
3419b6bcdcbSAlbert Aribaud 			int option)
3429b6bcdcbSAlbert Aribaud {
3439b6bcdcbSAlbert Aribaud 	u32 unicast_reg;
3449b6bcdcbSAlbert Aribaud 	u32 tbl_offset;
3459b6bcdcbSAlbert Aribaud 	u32 reg_offset;
3469b6bcdcbSAlbert Aribaud 
3479b6bcdcbSAlbert Aribaud 	/* Locate the Unicast table entry */
3489b6bcdcbSAlbert Aribaud 	uc_nibble = (0xf & uc_nibble);
3499b6bcdcbSAlbert Aribaud 	/* Register offset from unicast table base */
3509b6bcdcbSAlbert Aribaud 	tbl_offset = (uc_nibble / 4);
3519b6bcdcbSAlbert Aribaud 	/* Entry offset within the above register */
3529b6bcdcbSAlbert Aribaud 	reg_offset = uc_nibble % 4;
3539b6bcdcbSAlbert Aribaud 
3549b6bcdcbSAlbert Aribaud 	switch (option) {
3559b6bcdcbSAlbert Aribaud 	case REJECT_MAC_ADDR:
3569b6bcdcbSAlbert Aribaud 		/*
3579b6bcdcbSAlbert Aribaud 		 * Clear accepts frame bit at specified unicast
3589b6bcdcbSAlbert Aribaud 		 * DA table entry
3599b6bcdcbSAlbert Aribaud 		 */
360d44265adSAlbert Aribaud 		unicast_reg = MVGBE_REG_RD(regs->dfut[tbl_offset]);
3619b6bcdcbSAlbert Aribaud 		unicast_reg &= (0xFF << (8 * reg_offset));
362d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->dfut[tbl_offset], unicast_reg);
3639b6bcdcbSAlbert Aribaud 		break;
3649b6bcdcbSAlbert Aribaud 	case ACCEPT_MAC_ADDR:
3659b6bcdcbSAlbert Aribaud 		/* Set accepts frame bit at unicast DA filter table entry */
366d44265adSAlbert Aribaud 		unicast_reg = MVGBE_REG_RD(regs->dfut[tbl_offset]);
3679b6bcdcbSAlbert Aribaud 		unicast_reg &= (0xFF << (8 * reg_offset));
3689b6bcdcbSAlbert Aribaud 		unicast_reg |= ((0x01 | (RXUQ << 1)) << (8 * reg_offset));
369d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->dfut[tbl_offset], unicast_reg);
3709b6bcdcbSAlbert Aribaud 		break;
3719b6bcdcbSAlbert Aribaud 	default:
3729b6bcdcbSAlbert Aribaud 		return 0;
3739b6bcdcbSAlbert Aribaud 	}
3749b6bcdcbSAlbert Aribaud 	return 1;
3759b6bcdcbSAlbert Aribaud }
3769b6bcdcbSAlbert Aribaud 
3779b6bcdcbSAlbert Aribaud /*
3789b6bcdcbSAlbert Aribaud  * port_uc_addr_set - This function Set the port Unicast address.
3799b6bcdcbSAlbert Aribaud  */
380d44265adSAlbert Aribaud static void port_uc_addr_set(struct mvgbe_registers *regs, u8 * p_addr)
3819b6bcdcbSAlbert Aribaud {
3829b6bcdcbSAlbert Aribaud 	u32 mac_h;
3839b6bcdcbSAlbert Aribaud 	u32 mac_l;
3849b6bcdcbSAlbert Aribaud 
3859b6bcdcbSAlbert Aribaud 	mac_l = (p_addr[4] << 8) | (p_addr[5]);
3869b6bcdcbSAlbert Aribaud 	mac_h = (p_addr[0] << 24) | (p_addr[1] << 16) | (p_addr[2] << 8) |
3879b6bcdcbSAlbert Aribaud 		(p_addr[3] << 0);
3889b6bcdcbSAlbert Aribaud 
389d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->macal, mac_l);
390d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->macah, mac_h);
3919b6bcdcbSAlbert Aribaud 
3929b6bcdcbSAlbert Aribaud 	/* Accept frames of this address */
3939b6bcdcbSAlbert Aribaud 	port_uc_addr(regs, p_addr[5], ACCEPT_MAC_ADDR);
3949b6bcdcbSAlbert Aribaud }
3959b6bcdcbSAlbert Aribaud 
3969b6bcdcbSAlbert Aribaud /*
397d44265adSAlbert Aribaud  * mvgbe_init_rx_desc_ring - Curve a Rx chain desc list and buffer in memory.
3989b6bcdcbSAlbert Aribaud  */
399d44265adSAlbert Aribaud static void mvgbe_init_rx_desc_ring(struct mvgbe_device *dmvgbe)
4009b6bcdcbSAlbert Aribaud {
401d44265adSAlbert Aribaud 	struct mvgbe_rxdesc *p_rx_desc;
4029b6bcdcbSAlbert Aribaud 	int i;
4039b6bcdcbSAlbert Aribaud 
4049b6bcdcbSAlbert Aribaud 	/* initialize the Rx descriptors ring */
405d44265adSAlbert Aribaud 	p_rx_desc = dmvgbe->p_rxdesc;
4069b6bcdcbSAlbert Aribaud 	for (i = 0; i < RINGSZ; i++) {
4079b6bcdcbSAlbert Aribaud 		p_rx_desc->cmd_sts =
408d44265adSAlbert Aribaud 			MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_EN_INTERRUPT;
4099b6bcdcbSAlbert Aribaud 		p_rx_desc->buf_size = PKTSIZE_ALIGN;
4109b6bcdcbSAlbert Aribaud 		p_rx_desc->byte_cnt = 0;
411d44265adSAlbert Aribaud 		p_rx_desc->buf_ptr = dmvgbe->p_rxbuf + i * PKTSIZE_ALIGN;
4129b6bcdcbSAlbert Aribaud 		if (i == (RINGSZ - 1))
413d44265adSAlbert Aribaud 			p_rx_desc->nxtdesc_p = dmvgbe->p_rxdesc;
4149b6bcdcbSAlbert Aribaud 		else {
415d44265adSAlbert Aribaud 			p_rx_desc->nxtdesc_p = (struct mvgbe_rxdesc *)
416d44265adSAlbert Aribaud 				((u32) p_rx_desc + MV_RXQ_DESC_ALIGNED_SIZE);
4179b6bcdcbSAlbert Aribaud 			p_rx_desc = p_rx_desc->nxtdesc_p;
4189b6bcdcbSAlbert Aribaud 		}
4199b6bcdcbSAlbert Aribaud 	}
420d44265adSAlbert Aribaud 	dmvgbe->p_rxdesc_curr = dmvgbe->p_rxdesc;
4219b6bcdcbSAlbert Aribaud }
4229b6bcdcbSAlbert Aribaud 
423d44265adSAlbert Aribaud static int mvgbe_init(struct eth_device *dev)
4249b6bcdcbSAlbert Aribaud {
425d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
426d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
4270611c601SSascha Silbe #if (defined(CONFIG_MII) || defined(CONFIG_CMD_MII)) &&  \
4280611c601SSascha Silbe 	!defined(CONFIG_PHYLIB) &&			 \
4290611c601SSascha Silbe 	defined(CONFIG_SYS_FAULT_ECHO_LINK_DOWN)
4309b6bcdcbSAlbert Aribaud 	int i;
4319b6bcdcbSAlbert Aribaud #endif
4329b6bcdcbSAlbert Aribaud 	/* setup RX rings */
433d44265adSAlbert Aribaud 	mvgbe_init_rx_desc_ring(dmvgbe);
4349b6bcdcbSAlbert Aribaud 
4359b6bcdcbSAlbert Aribaud 	/* Clear the ethernet port interrupts */
436d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->ic, 0);
437d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->ice, 0);
4389b6bcdcbSAlbert Aribaud 	/* Unmask RX buffer and TX end interrupt */
439d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pim, INT_CAUSE_UNMASK_ALL);
4409b6bcdcbSAlbert Aribaud 	/* Unmask phy and link status changes interrupts */
441d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->peim, INT_CAUSE_UNMASK_ALL_EXT);
4429b6bcdcbSAlbert Aribaud 
4439b6bcdcbSAlbert Aribaud 	set_dram_access(regs);
4449b6bcdcbSAlbert Aribaud 	port_init_mac_tables(regs);
445d44265adSAlbert Aribaud 	port_uc_addr_set(regs, dmvgbe->dev.enetaddr);
4469b6bcdcbSAlbert Aribaud 
4479b6bcdcbSAlbert Aribaud 	/* Assign port configuration and command. */
448d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pxc, PRT_CFG_VAL);
449d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pxcx, PORT_CFG_EXTEND_VALUE);
450d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->psc0, PORT_SERIAL_CONTROL_VALUE);
4519b6bcdcbSAlbert Aribaud 
4529b6bcdcbSAlbert Aribaud 	/* Assign port SDMA configuration */
453d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->sdc, PORT_SDMA_CFG_VALUE);
454d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->tqx[0].qxttbc, QTKNBKT_DEF_VAL);
455d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->tqx[0].tqxtbc,
456d44265adSAlbert Aribaud 		(QMTBS_DEF_VAL << 16) | QTKNRT_DEF_VAL);
4579b6bcdcbSAlbert Aribaud 	/* Turn off the port/RXUQ bandwidth limitation */
458d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pmtu, 0);
4599b6bcdcbSAlbert Aribaud 
4609b6bcdcbSAlbert Aribaud 	/* Set maximum receive buffer to 9700 bytes */
461d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->psc0, MVGBE_MAX_RX_PACKET_9700BYTE
462d44265adSAlbert Aribaud 			| (MVGBE_REG_RD(regs->psc0) & MRU_MASK));
4639b6bcdcbSAlbert Aribaud 
4649b6bcdcbSAlbert Aribaud 	/* Enable port initially */
465d44265adSAlbert Aribaud 	MVGBE_REG_BITS_SET(regs->psc0, MVGBE_SERIAL_PORT_EN);
4669b6bcdcbSAlbert Aribaud 
4679b6bcdcbSAlbert Aribaud 	/*
4689b6bcdcbSAlbert Aribaud 	 * Set ethernet MTU for leaky bucket mechanism to 0 - this will
4699b6bcdcbSAlbert Aribaud 	 * disable the leaky bucket mechanism .
4709b6bcdcbSAlbert Aribaud 	 */
471d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pmtu, 0);
4729b6bcdcbSAlbert Aribaud 
4739b6bcdcbSAlbert Aribaud 	/* Assignment of Rx CRDB of given RXUQ */
474d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->rxcdp[RXUQ], (u32) dmvgbe->p_rxdesc_curr);
4759b6bcdcbSAlbert Aribaud 	/* ensure previous write is done before enabling Rx DMA */
4769b6bcdcbSAlbert Aribaud 	isb();
4779b6bcdcbSAlbert Aribaud 	/* Enable port Rx. */
478d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->rqc, (1 << RXUQ));
4799b6bcdcbSAlbert Aribaud 
480cd3ca3ffSSebastian Hesselbarth #if (defined(CONFIG_MII) || defined(CONFIG_CMD_MII)) && \
481cd3ca3ffSSebastian Hesselbarth 	!defined(CONFIG_PHYLIB) && \
482cd3ca3ffSSebastian Hesselbarth 	defined(CONFIG_SYS_FAULT_ECHO_LINK_DOWN)
4839b6bcdcbSAlbert Aribaud 	/* Wait up to 5s for the link status */
4849b6bcdcbSAlbert Aribaud 	for (i = 0; i < 5; i++) {
4859b6bcdcbSAlbert Aribaud 		u16 phyadr;
4869b6bcdcbSAlbert Aribaud 
487d44265adSAlbert Aribaud 		miiphy_read(dev->name, MV_PHY_ADR_REQUEST,
488d44265adSAlbert Aribaud 				MV_PHY_ADR_REQUEST, &phyadr);
4899b6bcdcbSAlbert Aribaud 		/* Return if we get link up */
4909b6bcdcbSAlbert Aribaud 		if (miiphy_link(dev->name, phyadr))
4919b6bcdcbSAlbert Aribaud 			return 0;
4929b6bcdcbSAlbert Aribaud 		udelay(1000000);
4939b6bcdcbSAlbert Aribaud 	}
4949b6bcdcbSAlbert Aribaud 
4959b6bcdcbSAlbert Aribaud 	printf("No link on %s\n", dev->name);
4969b6bcdcbSAlbert Aribaud 	return -1;
4979b6bcdcbSAlbert Aribaud #endif
4989b6bcdcbSAlbert Aribaud 	return 0;
4999b6bcdcbSAlbert Aribaud }
5009b6bcdcbSAlbert Aribaud 
501d44265adSAlbert Aribaud static int mvgbe_halt(struct eth_device *dev)
5029b6bcdcbSAlbert Aribaud {
503d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
504d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
5059b6bcdcbSAlbert Aribaud 
5069b6bcdcbSAlbert Aribaud 	/* Disable all gigE address decoder */
507d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->bare, 0x3f);
5089b6bcdcbSAlbert Aribaud 
5099b6bcdcbSAlbert Aribaud 	stop_queue(&regs->tqc);
5109b6bcdcbSAlbert Aribaud 	stop_queue(&regs->rqc);
5119b6bcdcbSAlbert Aribaud 
5129b6bcdcbSAlbert Aribaud 	/* Disable port */
513d44265adSAlbert Aribaud 	MVGBE_REG_BITS_RESET(regs->psc0, MVGBE_SERIAL_PORT_EN);
5149b6bcdcbSAlbert Aribaud 	/* Set port is not reset */
515d44265adSAlbert Aribaud 	MVGBE_REG_BITS_RESET(regs->psc1, 1 << 4);
5169b6bcdcbSAlbert Aribaud #ifdef CONFIG_SYS_MII_MODE
5179b6bcdcbSAlbert Aribaud 	/* Set MMI interface up */
518d44265adSAlbert Aribaud 	MVGBE_REG_BITS_RESET(regs->psc1, 1 << 3);
5199b6bcdcbSAlbert Aribaud #endif
5209b6bcdcbSAlbert Aribaud 	/* Disable & mask ethernet port interrupts */
521d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->ic, 0);
522d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->ice, 0);
523d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pim, 0);
524d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->peim, 0);
5259b6bcdcbSAlbert Aribaud 
5269b6bcdcbSAlbert Aribaud 	return 0;
5279b6bcdcbSAlbert Aribaud }
5289b6bcdcbSAlbert Aribaud 
529d44265adSAlbert Aribaud static int mvgbe_write_hwaddr(struct eth_device *dev)
5309b6bcdcbSAlbert Aribaud {
531d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
532d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
5339b6bcdcbSAlbert Aribaud 
5349b6bcdcbSAlbert Aribaud 	/* Programs net device MAC address after initialization */
535d44265adSAlbert Aribaud 	port_uc_addr_set(regs, dmvgbe->dev.enetaddr);
5369b6bcdcbSAlbert Aribaud 	return 0;
5379b6bcdcbSAlbert Aribaud }
5389b6bcdcbSAlbert Aribaud 
53910cbe3b6SJoe Hershberger static int mvgbe_send(struct eth_device *dev, void *dataptr, int datasize)
5409b6bcdcbSAlbert Aribaud {
541d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
542d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
543d44265adSAlbert Aribaud 	struct mvgbe_txdesc *p_txdesc = dmvgbe->p_txdesc;
5449b6bcdcbSAlbert Aribaud 	void *p = (void *)dataptr;
5459b6bcdcbSAlbert Aribaud 	u32 cmd_sts;
546e6e556c1SAnatolij Gustschin 	u32 txuq0_reg_addr;
5479b6bcdcbSAlbert Aribaud 
5489b6bcdcbSAlbert Aribaud 	/* Copy buffer if it's misaligned */
5499b6bcdcbSAlbert Aribaud 	if ((u32) dataptr & 0x07) {
5509b6bcdcbSAlbert Aribaud 		if (datasize > PKTSIZE_ALIGN) {
5519b6bcdcbSAlbert Aribaud 			printf("Non-aligned data too large (%d)\n",
5529b6bcdcbSAlbert Aribaud 					datasize);
5539b6bcdcbSAlbert Aribaud 			return -1;
5549b6bcdcbSAlbert Aribaud 		}
5559b6bcdcbSAlbert Aribaud 
556d44265adSAlbert Aribaud 		memcpy(dmvgbe->p_aligned_txbuf, p, datasize);
557d44265adSAlbert Aribaud 		p = dmvgbe->p_aligned_txbuf;
5589b6bcdcbSAlbert Aribaud 	}
5599b6bcdcbSAlbert Aribaud 
560d44265adSAlbert Aribaud 	p_txdesc->cmd_sts = MVGBE_ZERO_PADDING | MVGBE_GEN_CRC;
561d44265adSAlbert Aribaud 	p_txdesc->cmd_sts |= MVGBE_TX_FIRST_DESC | MVGBE_TX_LAST_DESC;
562d44265adSAlbert Aribaud 	p_txdesc->cmd_sts |= MVGBE_BUFFER_OWNED_BY_DMA;
563d44265adSAlbert Aribaud 	p_txdesc->cmd_sts |= MVGBE_TX_EN_INTERRUPT;
5649b6bcdcbSAlbert Aribaud 	p_txdesc->buf_ptr = (u8 *) p;
5659b6bcdcbSAlbert Aribaud 	p_txdesc->byte_cnt = datasize;
5669b6bcdcbSAlbert Aribaud 
5679b6bcdcbSAlbert Aribaud 	/* Set this tc desc as zeroth TXUQ */
568e6e556c1SAnatolij Gustschin 	txuq0_reg_addr = (u32)&regs->tcqdp[TXUQ];
569e6e556c1SAnatolij Gustschin 	writel((u32) p_txdesc, txuq0_reg_addr);
5709b6bcdcbSAlbert Aribaud 
5719b6bcdcbSAlbert Aribaud 	/* ensure tx desc writes above are performed before we start Tx DMA */
5729b6bcdcbSAlbert Aribaud 	isb();
5739b6bcdcbSAlbert Aribaud 
5749b6bcdcbSAlbert Aribaud 	/* Apply send command using zeroth TXUQ */
575d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->tqc, (1 << TXUQ));
5769b6bcdcbSAlbert Aribaud 
5779b6bcdcbSAlbert Aribaud 	/*
5789b6bcdcbSAlbert Aribaud 	 * wait for packet xmit completion
5799b6bcdcbSAlbert Aribaud 	 */
5809b6bcdcbSAlbert Aribaud 	cmd_sts = readl(&p_txdesc->cmd_sts);
581d44265adSAlbert Aribaud 	while (cmd_sts & MVGBE_BUFFER_OWNED_BY_DMA) {
5829b6bcdcbSAlbert Aribaud 		/* return fail if error is detected */
583d44265adSAlbert Aribaud 		if ((cmd_sts & (MVGBE_ERROR_SUMMARY | MVGBE_TX_LAST_FRAME)) ==
584d44265adSAlbert Aribaud 				(MVGBE_ERROR_SUMMARY | MVGBE_TX_LAST_FRAME) &&
585d44265adSAlbert Aribaud 				cmd_sts & (MVGBE_UR_ERROR | MVGBE_RL_ERROR)) {
586*1fd92db8SJoe Hershberger 			printf("Err..(%s) in xmit packet\n", __func__);
5879b6bcdcbSAlbert Aribaud 			return -1;
5889b6bcdcbSAlbert Aribaud 		}
5899b6bcdcbSAlbert Aribaud 		cmd_sts = readl(&p_txdesc->cmd_sts);
5909b6bcdcbSAlbert Aribaud 	};
5919b6bcdcbSAlbert Aribaud 	return 0;
5929b6bcdcbSAlbert Aribaud }
5939b6bcdcbSAlbert Aribaud 
594d44265adSAlbert Aribaud static int mvgbe_recv(struct eth_device *dev)
5959b6bcdcbSAlbert Aribaud {
596d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
597d44265adSAlbert Aribaud 	struct mvgbe_rxdesc *p_rxdesc_curr = dmvgbe->p_rxdesc_curr;
5989b6bcdcbSAlbert Aribaud 	u32 cmd_sts;
5999b6bcdcbSAlbert Aribaud 	u32 timeout = 0;
600e6e556c1SAnatolij Gustschin 	u32 rxdesc_curr_addr;
6019b6bcdcbSAlbert Aribaud 
6029b6bcdcbSAlbert Aribaud 	/* wait untill rx packet available or timeout */
6039b6bcdcbSAlbert Aribaud 	do {
604d44265adSAlbert Aribaud 		if (timeout < MVGBE_PHY_SMI_TIMEOUT)
6059b6bcdcbSAlbert Aribaud 			timeout++;
6069b6bcdcbSAlbert Aribaud 		else {
607*1fd92db8SJoe Hershberger 			debug("%s time out...\n", __func__);
6089b6bcdcbSAlbert Aribaud 			return -1;
6099b6bcdcbSAlbert Aribaud 		}
610d44265adSAlbert Aribaud 	} while (readl(&p_rxdesc_curr->cmd_sts) & MVGBE_BUFFER_OWNED_BY_DMA);
6119b6bcdcbSAlbert Aribaud 
6129b6bcdcbSAlbert Aribaud 	if (p_rxdesc_curr->byte_cnt != 0) {
6139b6bcdcbSAlbert Aribaud 		debug("%s: Received %d byte Packet @ 0x%x (cmd_sts= %08x)\n",
614*1fd92db8SJoe Hershberger 			__func__, (u32) p_rxdesc_curr->byte_cnt,
6159b6bcdcbSAlbert Aribaud 			(u32) p_rxdesc_curr->buf_ptr,
6169b6bcdcbSAlbert Aribaud 			(u32) p_rxdesc_curr->cmd_sts);
6179b6bcdcbSAlbert Aribaud 	}
6189b6bcdcbSAlbert Aribaud 
6199b6bcdcbSAlbert Aribaud 	/*
6209b6bcdcbSAlbert Aribaud 	 * In case received a packet without first/last bits on
6219b6bcdcbSAlbert Aribaud 	 * OR the error summary bit is on,
6229b6bcdcbSAlbert Aribaud 	 * the packets needs to be dropeed.
6239b6bcdcbSAlbert Aribaud 	 */
6249b6bcdcbSAlbert Aribaud 	cmd_sts = readl(&p_rxdesc_curr->cmd_sts);
6259b6bcdcbSAlbert Aribaud 
6269b6bcdcbSAlbert Aribaud 	if ((cmd_sts &
627d44265adSAlbert Aribaud 		(MVGBE_RX_FIRST_DESC | MVGBE_RX_LAST_DESC))
628d44265adSAlbert Aribaud 		!= (MVGBE_RX_FIRST_DESC | MVGBE_RX_LAST_DESC)) {
6299b6bcdcbSAlbert Aribaud 
6309b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Dropping packet spread on"
631*1fd92db8SJoe Hershberger 			" multiple descriptors\n", __func__);
6329b6bcdcbSAlbert Aribaud 
633d44265adSAlbert Aribaud 	} else if (cmd_sts & MVGBE_ERROR_SUMMARY) {
6349b6bcdcbSAlbert Aribaud 
6359b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Dropping packet with errors\n",
636*1fd92db8SJoe Hershberger 			__func__);
6379b6bcdcbSAlbert Aribaud 
6389b6bcdcbSAlbert Aribaud 	} else {
6399b6bcdcbSAlbert Aribaud 		/* !!! call higher layer processing */
6409b6bcdcbSAlbert Aribaud 		debug("%s: Sending Received packet to"
641*1fd92db8SJoe Hershberger 		      " upper layer (net_process_received_packet)\n",
642*1fd92db8SJoe Hershberger 		      __func__);
6439b6bcdcbSAlbert Aribaud 
6449b6bcdcbSAlbert Aribaud 		/* let the upper layer handle the packet */
645*1fd92db8SJoe Hershberger 		net_process_received_packet((p_rxdesc_curr->buf_ptr +
646*1fd92db8SJoe Hershberger 					     RX_BUF_OFFSET),
647*1fd92db8SJoe Hershberger 					    (int)(p_rxdesc_curr->byte_cnt -
648*1fd92db8SJoe Hershberger 						  RX_BUF_OFFSET));
6499b6bcdcbSAlbert Aribaud 	}
6509b6bcdcbSAlbert Aribaud 	/*
6519b6bcdcbSAlbert Aribaud 	 * free these descriptors and point next in the ring
6529b6bcdcbSAlbert Aribaud 	 */
6539b6bcdcbSAlbert Aribaud 	p_rxdesc_curr->cmd_sts =
654d44265adSAlbert Aribaud 		MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_EN_INTERRUPT;
6559b6bcdcbSAlbert Aribaud 	p_rxdesc_curr->buf_size = PKTSIZE_ALIGN;
6569b6bcdcbSAlbert Aribaud 	p_rxdesc_curr->byte_cnt = 0;
6579b6bcdcbSAlbert Aribaud 
658e6e556c1SAnatolij Gustschin 	rxdesc_curr_addr = (u32)&dmvgbe->p_rxdesc_curr;
659e6e556c1SAnatolij Gustschin 	writel((unsigned)p_rxdesc_curr->nxtdesc_p, rxdesc_curr_addr);
6609b6bcdcbSAlbert Aribaud 
6619b6bcdcbSAlbert Aribaud 	return 0;
6629b6bcdcbSAlbert Aribaud }
6639b6bcdcbSAlbert Aribaud 
664cd3ca3ffSSebastian Hesselbarth #if defined(CONFIG_PHYLIB)
665cd3ca3ffSSebastian Hesselbarth int mvgbe_phylib_init(struct eth_device *dev, int phyid)
666cd3ca3ffSSebastian Hesselbarth {
667cd3ca3ffSSebastian Hesselbarth 	struct mii_dev *bus;
668cd3ca3ffSSebastian Hesselbarth 	struct phy_device *phydev;
669cd3ca3ffSSebastian Hesselbarth 	int ret;
670cd3ca3ffSSebastian Hesselbarth 
671cd3ca3ffSSebastian Hesselbarth 	bus = mdio_alloc();
672cd3ca3ffSSebastian Hesselbarth 	if (!bus) {
673cd3ca3ffSSebastian Hesselbarth 		printf("mdio_alloc failed\n");
674cd3ca3ffSSebastian Hesselbarth 		return -ENOMEM;
675cd3ca3ffSSebastian Hesselbarth 	}
676cd3ca3ffSSebastian Hesselbarth 	bus->read = mvgbe_phy_read;
677cd3ca3ffSSebastian Hesselbarth 	bus->write = mvgbe_phy_write;
678cd3ca3ffSSebastian Hesselbarth 	sprintf(bus->name, dev->name);
679cd3ca3ffSSebastian Hesselbarth 
680cd3ca3ffSSebastian Hesselbarth 	ret = mdio_register(bus);
681cd3ca3ffSSebastian Hesselbarth 	if (ret) {
682cd3ca3ffSSebastian Hesselbarth 		printf("mdio_register failed\n");
683cd3ca3ffSSebastian Hesselbarth 		free(bus);
684cd3ca3ffSSebastian Hesselbarth 		return -ENOMEM;
685cd3ca3ffSSebastian Hesselbarth 	}
686cd3ca3ffSSebastian Hesselbarth 
687cd3ca3ffSSebastian Hesselbarth 	/* Set phy address of the port */
688cd3ca3ffSSebastian Hesselbarth 	mvgbe_phy_write(bus, MV_PHY_ADR_REQUEST, 0, MV_PHY_ADR_REQUEST, phyid);
689cd3ca3ffSSebastian Hesselbarth 
690cd3ca3ffSSebastian Hesselbarth 	phydev = phy_connect(bus, phyid, dev, PHY_INTERFACE_MODE_RGMII);
691cd3ca3ffSSebastian Hesselbarth 	if (!phydev) {
692cd3ca3ffSSebastian Hesselbarth 		printf("phy_connect failed\n");
693cd3ca3ffSSebastian Hesselbarth 		return -ENODEV;
694cd3ca3ffSSebastian Hesselbarth 	}
695cd3ca3ffSSebastian Hesselbarth 
696cd3ca3ffSSebastian Hesselbarth 	phy_config(phydev);
697cd3ca3ffSSebastian Hesselbarth 	phy_startup(phydev);
698cd3ca3ffSSebastian Hesselbarth 
699cd3ca3ffSSebastian Hesselbarth 	return 0;
700cd3ca3ffSSebastian Hesselbarth }
701cd3ca3ffSSebastian Hesselbarth #endif
702cd3ca3ffSSebastian Hesselbarth 
703d44265adSAlbert Aribaud int mvgbe_initialize(bd_t *bis)
7049b6bcdcbSAlbert Aribaud {
705d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe;
7069b6bcdcbSAlbert Aribaud 	struct eth_device *dev;
7079b6bcdcbSAlbert Aribaud 	int devnum;
708d44265adSAlbert Aribaud 	u8 used_ports[MAX_MVGBE_DEVS] = CONFIG_MVGBE_PORTS;
7099b6bcdcbSAlbert Aribaud 
710d44265adSAlbert Aribaud 	for (devnum = 0; devnum < MAX_MVGBE_DEVS; devnum++) {
7119b6bcdcbSAlbert Aribaud 		/*skip if port is configured not to use */
7129b6bcdcbSAlbert Aribaud 		if (used_ports[devnum] == 0)
7139b6bcdcbSAlbert Aribaud 			continue;
7149b6bcdcbSAlbert Aribaud 
715d44265adSAlbert Aribaud 		dmvgbe = malloc(sizeof(struct mvgbe_device));
716d44265adSAlbert Aribaud 
717d44265adSAlbert Aribaud 		if (!dmvgbe)
7189b6bcdcbSAlbert Aribaud 			goto error1;
7199b6bcdcbSAlbert Aribaud 
720d44265adSAlbert Aribaud 		memset(dmvgbe, 0, sizeof(struct mvgbe_device));
7219b6bcdcbSAlbert Aribaud 
722d44265adSAlbert Aribaud 		dmvgbe->p_rxdesc =
723d44265adSAlbert Aribaud 			(struct mvgbe_rxdesc *)memalign(PKTALIGN,
724d44265adSAlbert Aribaud 			MV_RXQ_DESC_ALIGNED_SIZE*RINGSZ + 1);
725d44265adSAlbert Aribaud 
726d44265adSAlbert Aribaud 		if (!dmvgbe->p_rxdesc)
7279b6bcdcbSAlbert Aribaud 			goto error2;
7289b6bcdcbSAlbert Aribaud 
729d44265adSAlbert Aribaud 		dmvgbe->p_rxbuf = (u8 *) memalign(PKTALIGN,
730d44265adSAlbert Aribaud 			RINGSZ*PKTSIZE_ALIGN + 1);
731d44265adSAlbert Aribaud 
732d44265adSAlbert Aribaud 		if (!dmvgbe->p_rxbuf)
7339b6bcdcbSAlbert Aribaud 			goto error3;
7349b6bcdcbSAlbert Aribaud 
735d44265adSAlbert Aribaud 		dmvgbe->p_aligned_txbuf = memalign(8, PKTSIZE_ALIGN);
736d44265adSAlbert Aribaud 
737d44265adSAlbert Aribaud 		if (!dmvgbe->p_aligned_txbuf)
7389b6bcdcbSAlbert Aribaud 			goto error4;
7399b6bcdcbSAlbert Aribaud 
740d44265adSAlbert Aribaud 		dmvgbe->p_txdesc = (struct mvgbe_txdesc *) memalign(
741d44265adSAlbert Aribaud 			PKTALIGN, sizeof(struct mvgbe_txdesc) + 1);
742d44265adSAlbert Aribaud 
743d44265adSAlbert Aribaud 		if (!dmvgbe->p_txdesc) {
744d44265adSAlbert Aribaud 			free(dmvgbe->p_aligned_txbuf);
7459b6bcdcbSAlbert Aribaud error4:
746d44265adSAlbert Aribaud 			free(dmvgbe->p_rxbuf);
7479b6bcdcbSAlbert Aribaud error3:
748d44265adSAlbert Aribaud 			free(dmvgbe->p_rxdesc);
7499b6bcdcbSAlbert Aribaud error2:
750d44265adSAlbert Aribaud 			free(dmvgbe);
7519b6bcdcbSAlbert Aribaud error1:
7529b6bcdcbSAlbert Aribaud 			printf("Err.. %s Failed to allocate memory\n",
753*1fd92db8SJoe Hershberger 				__func__);
7549b6bcdcbSAlbert Aribaud 			return -1;
7559b6bcdcbSAlbert Aribaud 		}
7569b6bcdcbSAlbert Aribaud 
757d44265adSAlbert Aribaud 		dev = &dmvgbe->dev;
7589b6bcdcbSAlbert Aribaud 
759f6add132SMike Frysinger 		/* must be less than sizeof(dev->name) */
7609b6bcdcbSAlbert Aribaud 		sprintf(dev->name, "egiga%d", devnum);
7619b6bcdcbSAlbert Aribaud 
7629b6bcdcbSAlbert Aribaud 		switch (devnum) {
7639b6bcdcbSAlbert Aribaud 		case 0:
764d44265adSAlbert Aribaud 			dmvgbe->regs = (void *)MVGBE0_BASE;
7659b6bcdcbSAlbert Aribaud 			break;
766d44265adSAlbert Aribaud #if defined(MVGBE1_BASE)
7679b6bcdcbSAlbert Aribaud 		case 1:
768d44265adSAlbert Aribaud 			dmvgbe->regs = (void *)MVGBE1_BASE;
7699b6bcdcbSAlbert Aribaud 			break;
770d44265adSAlbert Aribaud #endif
7719b6bcdcbSAlbert Aribaud 		default:	/* this should never happen */
7729b6bcdcbSAlbert Aribaud 			printf("Err..(%s) Invalid device number %d\n",
773*1fd92db8SJoe Hershberger 				__func__, devnum);
7749b6bcdcbSAlbert Aribaud 			return -1;
7759b6bcdcbSAlbert Aribaud 		}
7769b6bcdcbSAlbert Aribaud 
777d44265adSAlbert Aribaud 		dev->init = (void *)mvgbe_init;
778d44265adSAlbert Aribaud 		dev->halt = (void *)mvgbe_halt;
779d44265adSAlbert Aribaud 		dev->send = (void *)mvgbe_send;
780d44265adSAlbert Aribaud 		dev->recv = (void *)mvgbe_recv;
781d44265adSAlbert Aribaud 		dev->write_hwaddr = (void *)mvgbe_write_hwaddr;
7829b6bcdcbSAlbert Aribaud 
7839b6bcdcbSAlbert Aribaud 		eth_register(dev);
7849b6bcdcbSAlbert Aribaud 
785cd3ca3ffSSebastian Hesselbarth #if defined(CONFIG_PHYLIB)
786cd3ca3ffSSebastian Hesselbarth 		mvgbe_phylib_init(dev, PHY_BASE_ADR + devnum);
787cd3ca3ffSSebastian Hesselbarth #elif defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
7889b6bcdcbSAlbert Aribaud 		miiphy_register(dev->name, smi_reg_read, smi_reg_write);
7899b6bcdcbSAlbert Aribaud 		/* Set phy address of the port */
790d44265adSAlbert Aribaud 		miiphy_write(dev->name, MV_PHY_ADR_REQUEST,
791d44265adSAlbert Aribaud 				MV_PHY_ADR_REQUEST, PHY_BASE_ADR + devnum);
7929b6bcdcbSAlbert Aribaud #endif
7939b6bcdcbSAlbert Aribaud 	}
7949b6bcdcbSAlbert Aribaud 	return 0;
7959b6bcdcbSAlbert Aribaud }
796