xref: /rk3399_rockchip-uboot/drivers/net/mvgbe.c (revision 0611c6017c9fc56a731ee5f8bbd91c7ee1a50849)
19b6bcdcbSAlbert Aribaud /*
29b6bcdcbSAlbert Aribaud  * (C) Copyright 2009
39b6bcdcbSAlbert Aribaud  * Marvell Semiconductor <www.marvell.com>
49b6bcdcbSAlbert Aribaud  * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
59b6bcdcbSAlbert Aribaud  *
69b6bcdcbSAlbert Aribaud  * (C) Copyright 2003
79b6bcdcbSAlbert Aribaud  * Ingo Assmus <ingo.assmus@keymile.com>
89b6bcdcbSAlbert Aribaud  *
99b6bcdcbSAlbert Aribaud  * based on - Driver for MV64360X ethernet ports
109b6bcdcbSAlbert Aribaud  * Copyright (C) 2002 rabeeh@galileo.co.il
119b6bcdcbSAlbert Aribaud  *
121a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
139b6bcdcbSAlbert Aribaud  */
149b6bcdcbSAlbert Aribaud 
159b6bcdcbSAlbert Aribaud #include <common.h>
169b6bcdcbSAlbert Aribaud #include <net.h>
179b6bcdcbSAlbert Aribaud #include <malloc.h>
189b6bcdcbSAlbert Aribaud #include <miiphy.h>
19a7efd719SLei Wen #include <asm/io.h>
209b6bcdcbSAlbert Aribaud #include <asm/errno.h>
219b6bcdcbSAlbert Aribaud #include <asm/types.h>
22a7efd719SLei Wen #include <asm/system.h>
239b6bcdcbSAlbert Aribaud #include <asm/byteorder.h>
2436aaa918SAnatolij Gustschin #include <asm/arch/cpu.h>
25d44265adSAlbert Aribaud 
26d44265adSAlbert Aribaud #if defined(CONFIG_KIRKWOOD)
279b6bcdcbSAlbert Aribaud #include <asm/arch/kirkwood.h>
28d3c9ffd0SAlbert Aribaud #elif defined(CONFIG_ORION5X)
29d3c9ffd0SAlbert Aribaud #include <asm/arch/orion5x.h>
30fb4879b3SSebastian Hesselbarth #elif defined(CONFIG_DOVE)
31fb4879b3SSebastian Hesselbarth #include <asm/arch/dove.h>
32d44265adSAlbert Aribaud #endif
33d44265adSAlbert Aribaud 
349b6bcdcbSAlbert Aribaud #include "mvgbe.h"
359b6bcdcbSAlbert Aribaud 
369b6bcdcbSAlbert Aribaud DECLARE_GLOBAL_DATA_PTR;
379b6bcdcbSAlbert Aribaud 
38d44265adSAlbert Aribaud #define MV_PHY_ADR_REQUEST 0xee
39d44265adSAlbert Aribaud #define MVGBE_SMI_REG (((struct mvgbe_registers *)MVGBE0_BASE)->smi)
409b6bcdcbSAlbert Aribaud 
41cd3ca3ffSSebastian Hesselbarth #if defined(CONFIG_PHYLIB) || defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
429b6bcdcbSAlbert Aribaud /*
439b6bcdcbSAlbert Aribaud  * smi_reg_read - miiphy_read callback function.
449b6bcdcbSAlbert Aribaud  *
459b6bcdcbSAlbert Aribaud  * Returns 16bit phy register value, or 0xffff on error
469b6bcdcbSAlbert Aribaud  */
475700bb63SMike Frysinger static int smi_reg_read(const char *devname, u8 phy_adr, u8 reg_ofs, u16 * data)
489b6bcdcbSAlbert Aribaud {
499b6bcdcbSAlbert Aribaud 	struct eth_device *dev = eth_get_dev_by_name(devname);
50d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
51d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
529b6bcdcbSAlbert Aribaud 	u32 smi_reg;
539b6bcdcbSAlbert Aribaud 	u32 timeout;
549b6bcdcbSAlbert Aribaud 
559b6bcdcbSAlbert Aribaud 	/* Phyadr read request */
56d44265adSAlbert Aribaud 	if (phy_adr == MV_PHY_ADR_REQUEST &&
57d44265adSAlbert Aribaud 			reg_ofs == MV_PHY_ADR_REQUEST) {
589b6bcdcbSAlbert Aribaud 		/* */
59d44265adSAlbert Aribaud 		*data = (u16) (MVGBE_REG_RD(regs->phyadr) & PHYADR_MASK);
609b6bcdcbSAlbert Aribaud 		return 0;
619b6bcdcbSAlbert Aribaud 	}
629b6bcdcbSAlbert Aribaud 	/* check parameters */
639b6bcdcbSAlbert Aribaud 	if (phy_adr > PHYADR_MASK) {
649b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Invalid PHY address %d\n",
659b6bcdcbSAlbert Aribaud 			__FUNCTION__, phy_adr);
669b6bcdcbSAlbert Aribaud 		return -EFAULT;
679b6bcdcbSAlbert Aribaud 	}
689b6bcdcbSAlbert Aribaud 	if (reg_ofs > PHYREG_MASK) {
699b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Invalid register offset %d\n",
709b6bcdcbSAlbert Aribaud 			__FUNCTION__, reg_ofs);
719b6bcdcbSAlbert Aribaud 		return -EFAULT;
729b6bcdcbSAlbert Aribaud 	}
739b6bcdcbSAlbert Aribaud 
74d44265adSAlbert Aribaud 	timeout = MVGBE_PHY_SMI_TIMEOUT;
759b6bcdcbSAlbert Aribaud 	/* wait till the SMI is not busy */
769b6bcdcbSAlbert Aribaud 	do {
779b6bcdcbSAlbert Aribaud 		/* read smi register */
78d44265adSAlbert Aribaud 		smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
799b6bcdcbSAlbert Aribaud 		if (timeout-- == 0) {
809b6bcdcbSAlbert Aribaud 			printf("Err..(%s) SMI busy timeout\n", __FUNCTION__);
819b6bcdcbSAlbert Aribaud 			return -EFAULT;
829b6bcdcbSAlbert Aribaud 		}
83d44265adSAlbert Aribaud 	} while (smi_reg & MVGBE_PHY_SMI_BUSY_MASK);
849b6bcdcbSAlbert Aribaud 
859b6bcdcbSAlbert Aribaud 	/* fill the phy address and regiser offset and read opcode */
86d44265adSAlbert Aribaud 	smi_reg = (phy_adr << MVGBE_PHY_SMI_DEV_ADDR_OFFS)
87d44265adSAlbert Aribaud 		| (reg_ofs << MVGBE_SMI_REG_ADDR_OFFS)
88d44265adSAlbert Aribaud 		| MVGBE_PHY_SMI_OPCODE_READ;
899b6bcdcbSAlbert Aribaud 
909b6bcdcbSAlbert Aribaud 	/* write the smi register */
91d44265adSAlbert Aribaud 	MVGBE_REG_WR(MVGBE_SMI_REG, smi_reg);
929b6bcdcbSAlbert Aribaud 
939b6bcdcbSAlbert Aribaud 	/*wait till read value is ready */
94d44265adSAlbert Aribaud 	timeout = MVGBE_PHY_SMI_TIMEOUT;
959b6bcdcbSAlbert Aribaud 
969b6bcdcbSAlbert Aribaud 	do {
979b6bcdcbSAlbert Aribaud 		/* read smi register */
98d44265adSAlbert Aribaud 		smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
999b6bcdcbSAlbert Aribaud 		if (timeout-- == 0) {
1009b6bcdcbSAlbert Aribaud 			printf("Err..(%s) SMI read ready timeout\n",
1019b6bcdcbSAlbert Aribaud 				__FUNCTION__);
1029b6bcdcbSAlbert Aribaud 			return -EFAULT;
1039b6bcdcbSAlbert Aribaud 		}
104d44265adSAlbert Aribaud 	} while (!(smi_reg & MVGBE_PHY_SMI_READ_VALID_MASK));
1059b6bcdcbSAlbert Aribaud 
1069b6bcdcbSAlbert Aribaud 	/* Wait for the data to update in the SMI register */
107d44265adSAlbert Aribaud 	for (timeout = 0; timeout < MVGBE_PHY_SMI_TIMEOUT; timeout++)
108d44265adSAlbert Aribaud 		;
1099b6bcdcbSAlbert Aribaud 
110d44265adSAlbert Aribaud 	*data = (u16) (MVGBE_REG_RD(MVGBE_SMI_REG) & MVGBE_PHY_SMI_DATA_MASK);
1119b6bcdcbSAlbert Aribaud 
1129b6bcdcbSAlbert Aribaud 	debug("%s:(adr %d, off %d) value= %04x\n", __FUNCTION__, phy_adr,
1139b6bcdcbSAlbert Aribaud 		reg_ofs, *data);
1149b6bcdcbSAlbert Aribaud 
1159b6bcdcbSAlbert Aribaud 	return 0;
1169b6bcdcbSAlbert Aribaud }
1179b6bcdcbSAlbert Aribaud 
1189b6bcdcbSAlbert Aribaud /*
1199b6bcdcbSAlbert Aribaud  * smi_reg_write - imiiphy_write callback function.
1209b6bcdcbSAlbert Aribaud  *
1219b6bcdcbSAlbert Aribaud  * Returns 0 if write succeed, -EINVAL on bad parameters
1229b6bcdcbSAlbert Aribaud  * -ETIME on timeout
1239b6bcdcbSAlbert Aribaud  */
1245700bb63SMike Frysinger static int smi_reg_write(const char *devname, u8 phy_adr, u8 reg_ofs, u16 data)
1259b6bcdcbSAlbert Aribaud {
1269b6bcdcbSAlbert Aribaud 	struct eth_device *dev = eth_get_dev_by_name(devname);
127d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
128d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
1299b6bcdcbSAlbert Aribaud 	u32 smi_reg;
1309b6bcdcbSAlbert Aribaud 	u32 timeout;
1319b6bcdcbSAlbert Aribaud 
1329b6bcdcbSAlbert Aribaud 	/* Phyadr write request*/
133d44265adSAlbert Aribaud 	if (phy_adr == MV_PHY_ADR_REQUEST &&
134d44265adSAlbert Aribaud 			reg_ofs == MV_PHY_ADR_REQUEST) {
135d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->phyadr, data);
1369b6bcdcbSAlbert Aribaud 		return 0;
1379b6bcdcbSAlbert Aribaud 	}
1389b6bcdcbSAlbert Aribaud 
1399b6bcdcbSAlbert Aribaud 	/* check parameters */
1409b6bcdcbSAlbert Aribaud 	if (phy_adr > PHYADR_MASK) {
1419b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Invalid phy address\n", __FUNCTION__);
1429b6bcdcbSAlbert Aribaud 		return -EINVAL;
1439b6bcdcbSAlbert Aribaud 	}
1449b6bcdcbSAlbert Aribaud 	if (reg_ofs > PHYREG_MASK) {
1459b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Invalid register offset\n", __FUNCTION__);
1469b6bcdcbSAlbert Aribaud 		return -EINVAL;
1479b6bcdcbSAlbert Aribaud 	}
1489b6bcdcbSAlbert Aribaud 
1499b6bcdcbSAlbert Aribaud 	/* wait till the SMI is not busy */
150d44265adSAlbert Aribaud 	timeout = MVGBE_PHY_SMI_TIMEOUT;
1519b6bcdcbSAlbert Aribaud 	do {
1529b6bcdcbSAlbert Aribaud 		/* read smi register */
153d44265adSAlbert Aribaud 		smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
1549b6bcdcbSAlbert Aribaud 		if (timeout-- == 0) {
1559b6bcdcbSAlbert Aribaud 			printf("Err..(%s) SMI busy timeout\n", __FUNCTION__);
1569b6bcdcbSAlbert Aribaud 			return -ETIME;
1579b6bcdcbSAlbert Aribaud 		}
158d44265adSAlbert Aribaud 	} while (smi_reg & MVGBE_PHY_SMI_BUSY_MASK);
1599b6bcdcbSAlbert Aribaud 
1609b6bcdcbSAlbert Aribaud 	/* fill the phy addr and reg offset and write opcode and data */
161d44265adSAlbert Aribaud 	smi_reg = (data << MVGBE_PHY_SMI_DATA_OFFS);
162d44265adSAlbert Aribaud 	smi_reg |= (phy_adr << MVGBE_PHY_SMI_DEV_ADDR_OFFS)
163d44265adSAlbert Aribaud 		| (reg_ofs << MVGBE_SMI_REG_ADDR_OFFS);
164d44265adSAlbert Aribaud 	smi_reg &= ~MVGBE_PHY_SMI_OPCODE_READ;
1659b6bcdcbSAlbert Aribaud 
1669b6bcdcbSAlbert Aribaud 	/* write the smi register */
167d44265adSAlbert Aribaud 	MVGBE_REG_WR(MVGBE_SMI_REG, smi_reg);
1689b6bcdcbSAlbert Aribaud 
1699b6bcdcbSAlbert Aribaud 	return 0;
1709b6bcdcbSAlbert Aribaud }
171cc79697cSStefan Bigler #endif
1729b6bcdcbSAlbert Aribaud 
173cd3ca3ffSSebastian Hesselbarth #if defined(CONFIG_PHYLIB)
174cd3ca3ffSSebastian Hesselbarth int mvgbe_phy_read(struct mii_dev *bus, int phy_addr, int dev_addr,
175cd3ca3ffSSebastian Hesselbarth 		   int reg_addr)
176cd3ca3ffSSebastian Hesselbarth {
177cd3ca3ffSSebastian Hesselbarth 	u16 data;
178cd3ca3ffSSebastian Hesselbarth 	int ret;
179cd3ca3ffSSebastian Hesselbarth 	ret = smi_reg_read(bus->name, phy_addr, reg_addr, &data);
180cd3ca3ffSSebastian Hesselbarth 	if (ret)
181cd3ca3ffSSebastian Hesselbarth 		return ret;
182cd3ca3ffSSebastian Hesselbarth 	return data;
183cd3ca3ffSSebastian Hesselbarth }
184cd3ca3ffSSebastian Hesselbarth 
185cd3ca3ffSSebastian Hesselbarth int mvgbe_phy_write(struct mii_dev *bus, int phy_addr, int dev_addr,
186cd3ca3ffSSebastian Hesselbarth 		    int reg_addr, u16 data)
187cd3ca3ffSSebastian Hesselbarth {
188cd3ca3ffSSebastian Hesselbarth 	return smi_reg_write(bus->name, phy_addr, reg_addr, data);
189cd3ca3ffSSebastian Hesselbarth }
190cd3ca3ffSSebastian Hesselbarth #endif
191cd3ca3ffSSebastian Hesselbarth 
1929b6bcdcbSAlbert Aribaud /* Stop and checks all queues */
1939b6bcdcbSAlbert Aribaud static void stop_queue(u32 * qreg)
1949b6bcdcbSAlbert Aribaud {
1959b6bcdcbSAlbert Aribaud 	u32 reg_data;
1969b6bcdcbSAlbert Aribaud 
1979b6bcdcbSAlbert Aribaud 	reg_data = readl(qreg);
1989b6bcdcbSAlbert Aribaud 
1999b6bcdcbSAlbert Aribaud 	if (reg_data & 0xFF) {
2009b6bcdcbSAlbert Aribaud 		/* Issue stop command for active channels only */
2019b6bcdcbSAlbert Aribaud 		writel((reg_data << 8), qreg);
2029b6bcdcbSAlbert Aribaud 
2039b6bcdcbSAlbert Aribaud 		/* Wait for all queue activity to terminate. */
2049b6bcdcbSAlbert Aribaud 		do {
2059b6bcdcbSAlbert Aribaud 			/*
2069b6bcdcbSAlbert Aribaud 			 * Check port cause register that all queues
2079b6bcdcbSAlbert Aribaud 			 * are stopped
2089b6bcdcbSAlbert Aribaud 			 */
2099b6bcdcbSAlbert Aribaud 			reg_data = readl(qreg);
2109b6bcdcbSAlbert Aribaud 		}
2119b6bcdcbSAlbert Aribaud 		while (reg_data & 0xFF);
2129b6bcdcbSAlbert Aribaud 	}
2139b6bcdcbSAlbert Aribaud }
2149b6bcdcbSAlbert Aribaud 
2159b6bcdcbSAlbert Aribaud /*
2169b6bcdcbSAlbert Aribaud  * set_access_control - Config address decode parameters for Ethernet unit
2179b6bcdcbSAlbert Aribaud  *
2189b6bcdcbSAlbert Aribaud  * This function configures the address decode parameters for the Gigabit
2199b6bcdcbSAlbert Aribaud  * Ethernet Controller according the given parameters struct.
2209b6bcdcbSAlbert Aribaud  *
2219b6bcdcbSAlbert Aribaud  * @regs	Register struct pointer.
2229b6bcdcbSAlbert Aribaud  * @param	Address decode parameter struct.
2239b6bcdcbSAlbert Aribaud  */
224d44265adSAlbert Aribaud static void set_access_control(struct mvgbe_registers *regs,
225d44265adSAlbert Aribaud 				struct mvgbe_winparam *param)
2269b6bcdcbSAlbert Aribaud {
2279b6bcdcbSAlbert Aribaud 	u32 access_prot_reg;
2289b6bcdcbSAlbert Aribaud 
2299b6bcdcbSAlbert Aribaud 	/* Set access control register */
230d44265adSAlbert Aribaud 	access_prot_reg = MVGBE_REG_RD(regs->epap);
2319b6bcdcbSAlbert Aribaud 	/* clear window permission */
2329b6bcdcbSAlbert Aribaud 	access_prot_reg &= (~(3 << (param->win * 2)));
2339b6bcdcbSAlbert Aribaud 	access_prot_reg |= (param->access_ctrl << (param->win * 2));
234d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->epap, access_prot_reg);
2359b6bcdcbSAlbert Aribaud 
2369b6bcdcbSAlbert Aribaud 	/* Set window Size reg (SR) */
237d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->barsz[param->win].size,
2389b6bcdcbSAlbert Aribaud 			(((param->size / 0x10000) - 1) << 16));
2399b6bcdcbSAlbert Aribaud 
2409b6bcdcbSAlbert Aribaud 	/* Set window Base address reg (BA) */
241d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->barsz[param->win].bar,
2429b6bcdcbSAlbert Aribaud 			(param->target | param->attrib | param->base_addr));
2439b6bcdcbSAlbert Aribaud 	/* High address remap reg (HARR) */
2449b6bcdcbSAlbert Aribaud 	if (param->win < 4)
245d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->ha_remap[param->win], param->high_addr);
2469b6bcdcbSAlbert Aribaud 
2479b6bcdcbSAlbert Aribaud 	/* Base address enable reg (BARER) */
2489b6bcdcbSAlbert Aribaud 	if (param->enable == 1)
249d44265adSAlbert Aribaud 		MVGBE_REG_BITS_RESET(regs->bare, (1 << param->win));
2509b6bcdcbSAlbert Aribaud 	else
251d44265adSAlbert Aribaud 		MVGBE_REG_BITS_SET(regs->bare, (1 << param->win));
2529b6bcdcbSAlbert Aribaud }
2539b6bcdcbSAlbert Aribaud 
254d44265adSAlbert Aribaud static void set_dram_access(struct mvgbe_registers *regs)
2559b6bcdcbSAlbert Aribaud {
256d44265adSAlbert Aribaud 	struct mvgbe_winparam win_param;
2579b6bcdcbSAlbert Aribaud 	int i;
2589b6bcdcbSAlbert Aribaud 
2599b6bcdcbSAlbert Aribaud 	for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
2609b6bcdcbSAlbert Aribaud 		/* Set access parameters for DRAM bank i */
2619b6bcdcbSAlbert Aribaud 		win_param.win = i;	/* Use Ethernet window i */
2629b6bcdcbSAlbert Aribaud 		/* Window target - DDR */
263d44265adSAlbert Aribaud 		win_param.target = MVGBE_TARGET_DRAM;
2649b6bcdcbSAlbert Aribaud 		/* Enable full access */
2659b6bcdcbSAlbert Aribaud 		win_param.access_ctrl = EWIN_ACCESS_FULL;
2669b6bcdcbSAlbert Aribaud 		win_param.high_addr = 0;
2679b6bcdcbSAlbert Aribaud 		/* Get bank base and size */
2689b6bcdcbSAlbert Aribaud 		win_param.base_addr = gd->bd->bi_dram[i].start;
2699b6bcdcbSAlbert Aribaud 		win_param.size = gd->bd->bi_dram[i].size;
2709b6bcdcbSAlbert Aribaud 		if (win_param.size == 0)
2719b6bcdcbSAlbert Aribaud 			win_param.enable = 0;
2729b6bcdcbSAlbert Aribaud 		else
2739b6bcdcbSAlbert Aribaud 			win_param.enable = 1;	/* Enable the access */
2749b6bcdcbSAlbert Aribaud 
2759b6bcdcbSAlbert Aribaud 		/* Enable DRAM bank */
2769b6bcdcbSAlbert Aribaud 		switch (i) {
2779b6bcdcbSAlbert Aribaud 		case 0:
2789b6bcdcbSAlbert Aribaud 			win_param.attrib = EBAR_DRAM_CS0;
2799b6bcdcbSAlbert Aribaud 			break;
2809b6bcdcbSAlbert Aribaud 		case 1:
2819b6bcdcbSAlbert Aribaud 			win_param.attrib = EBAR_DRAM_CS1;
2829b6bcdcbSAlbert Aribaud 			break;
2839b6bcdcbSAlbert Aribaud 		case 2:
2849b6bcdcbSAlbert Aribaud 			win_param.attrib = EBAR_DRAM_CS2;
2859b6bcdcbSAlbert Aribaud 			break;
2869b6bcdcbSAlbert Aribaud 		case 3:
2879b6bcdcbSAlbert Aribaud 			win_param.attrib = EBAR_DRAM_CS3;
2889b6bcdcbSAlbert Aribaud 			break;
2899b6bcdcbSAlbert Aribaud 		default:
2909b6bcdcbSAlbert Aribaud 			/* invalid bank, disable access */
2919b6bcdcbSAlbert Aribaud 			win_param.enable = 0;
2929b6bcdcbSAlbert Aribaud 			win_param.attrib = 0;
2939b6bcdcbSAlbert Aribaud 			break;
2949b6bcdcbSAlbert Aribaud 		}
2959b6bcdcbSAlbert Aribaud 		/* Set the access control for address window(EPAPR) RD/WR */
2969b6bcdcbSAlbert Aribaud 		set_access_control(regs, &win_param);
2979b6bcdcbSAlbert Aribaud 	}
2989b6bcdcbSAlbert Aribaud }
2999b6bcdcbSAlbert Aribaud 
3009b6bcdcbSAlbert Aribaud /*
3019b6bcdcbSAlbert Aribaud  * port_init_mac_tables - Clear all entrance in the UC, SMC and OMC tables
3029b6bcdcbSAlbert Aribaud  *
3039b6bcdcbSAlbert Aribaud  * Go through all the DA filter tables (Unicast, Special Multicast & Other
3049b6bcdcbSAlbert Aribaud  * Multicast) and set each entry to 0.
3059b6bcdcbSAlbert Aribaud  */
306d44265adSAlbert Aribaud static void port_init_mac_tables(struct mvgbe_registers *regs)
3079b6bcdcbSAlbert Aribaud {
3089b6bcdcbSAlbert Aribaud 	int table_index;
3099b6bcdcbSAlbert Aribaud 
3109b6bcdcbSAlbert Aribaud 	/* Clear DA filter unicast table (Ex_dFUT) */
3119b6bcdcbSAlbert Aribaud 	for (table_index = 0; table_index < 4; ++table_index)
312d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->dfut[table_index], 0);
3139b6bcdcbSAlbert Aribaud 
3149b6bcdcbSAlbert Aribaud 	for (table_index = 0; table_index < 64; ++table_index) {
3159b6bcdcbSAlbert Aribaud 		/* Clear DA filter special multicast table (Ex_dFSMT) */
316d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->dfsmt[table_index], 0);
3179b6bcdcbSAlbert Aribaud 		/* Clear DA filter other multicast table (Ex_dFOMT) */
318d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->dfomt[table_index], 0);
3199b6bcdcbSAlbert Aribaud 	}
3209b6bcdcbSAlbert Aribaud }
3219b6bcdcbSAlbert Aribaud 
3229b6bcdcbSAlbert Aribaud /*
3239b6bcdcbSAlbert Aribaud  * port_uc_addr - This function Set the port unicast address table
3249b6bcdcbSAlbert Aribaud  *
3259b6bcdcbSAlbert Aribaud  * This function locates the proper entry in the Unicast table for the
3269b6bcdcbSAlbert Aribaud  * specified MAC nibble and sets its properties according to function
3279b6bcdcbSAlbert Aribaud  * parameters.
3289b6bcdcbSAlbert Aribaud  * This function add/removes MAC addresses from the port unicast address
3299b6bcdcbSAlbert Aribaud  * table.
3309b6bcdcbSAlbert Aribaud  *
3319b6bcdcbSAlbert Aribaud  * @uc_nibble	Unicast MAC Address last nibble.
3329b6bcdcbSAlbert Aribaud  * @option      0 = Add, 1 = remove address.
3339b6bcdcbSAlbert Aribaud  *
3349b6bcdcbSAlbert Aribaud  * RETURN: 1 if output succeeded. 0 if option parameter is invalid.
3359b6bcdcbSAlbert Aribaud  */
336d44265adSAlbert Aribaud static int port_uc_addr(struct mvgbe_registers *regs, u8 uc_nibble,
3379b6bcdcbSAlbert Aribaud 			int option)
3389b6bcdcbSAlbert Aribaud {
3399b6bcdcbSAlbert Aribaud 	u32 unicast_reg;
3409b6bcdcbSAlbert Aribaud 	u32 tbl_offset;
3419b6bcdcbSAlbert Aribaud 	u32 reg_offset;
3429b6bcdcbSAlbert Aribaud 
3439b6bcdcbSAlbert Aribaud 	/* Locate the Unicast table entry */
3449b6bcdcbSAlbert Aribaud 	uc_nibble = (0xf & uc_nibble);
3459b6bcdcbSAlbert Aribaud 	/* Register offset from unicast table base */
3469b6bcdcbSAlbert Aribaud 	tbl_offset = (uc_nibble / 4);
3479b6bcdcbSAlbert Aribaud 	/* Entry offset within the above register */
3489b6bcdcbSAlbert Aribaud 	reg_offset = uc_nibble % 4;
3499b6bcdcbSAlbert Aribaud 
3509b6bcdcbSAlbert Aribaud 	switch (option) {
3519b6bcdcbSAlbert Aribaud 	case REJECT_MAC_ADDR:
3529b6bcdcbSAlbert Aribaud 		/*
3539b6bcdcbSAlbert Aribaud 		 * Clear accepts frame bit at specified unicast
3549b6bcdcbSAlbert Aribaud 		 * DA table entry
3559b6bcdcbSAlbert Aribaud 		 */
356d44265adSAlbert Aribaud 		unicast_reg = MVGBE_REG_RD(regs->dfut[tbl_offset]);
3579b6bcdcbSAlbert Aribaud 		unicast_reg &= (0xFF << (8 * reg_offset));
358d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->dfut[tbl_offset], unicast_reg);
3599b6bcdcbSAlbert Aribaud 		break;
3609b6bcdcbSAlbert Aribaud 	case ACCEPT_MAC_ADDR:
3619b6bcdcbSAlbert Aribaud 		/* Set accepts frame bit at unicast DA filter table entry */
362d44265adSAlbert Aribaud 		unicast_reg = MVGBE_REG_RD(regs->dfut[tbl_offset]);
3639b6bcdcbSAlbert Aribaud 		unicast_reg &= (0xFF << (8 * reg_offset));
3649b6bcdcbSAlbert Aribaud 		unicast_reg |= ((0x01 | (RXUQ << 1)) << (8 * reg_offset));
365d44265adSAlbert Aribaud 		MVGBE_REG_WR(regs->dfut[tbl_offset], unicast_reg);
3669b6bcdcbSAlbert Aribaud 		break;
3679b6bcdcbSAlbert Aribaud 	default:
3689b6bcdcbSAlbert Aribaud 		return 0;
3699b6bcdcbSAlbert Aribaud 	}
3709b6bcdcbSAlbert Aribaud 	return 1;
3719b6bcdcbSAlbert Aribaud }
3729b6bcdcbSAlbert Aribaud 
3739b6bcdcbSAlbert Aribaud /*
3749b6bcdcbSAlbert Aribaud  * port_uc_addr_set - This function Set the port Unicast address.
3759b6bcdcbSAlbert Aribaud  */
376d44265adSAlbert Aribaud static void port_uc_addr_set(struct mvgbe_registers *regs, u8 * p_addr)
3779b6bcdcbSAlbert Aribaud {
3789b6bcdcbSAlbert Aribaud 	u32 mac_h;
3799b6bcdcbSAlbert Aribaud 	u32 mac_l;
3809b6bcdcbSAlbert Aribaud 
3819b6bcdcbSAlbert Aribaud 	mac_l = (p_addr[4] << 8) | (p_addr[5]);
3829b6bcdcbSAlbert Aribaud 	mac_h = (p_addr[0] << 24) | (p_addr[1] << 16) | (p_addr[2] << 8) |
3839b6bcdcbSAlbert Aribaud 		(p_addr[3] << 0);
3849b6bcdcbSAlbert Aribaud 
385d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->macal, mac_l);
386d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->macah, mac_h);
3879b6bcdcbSAlbert Aribaud 
3889b6bcdcbSAlbert Aribaud 	/* Accept frames of this address */
3899b6bcdcbSAlbert Aribaud 	port_uc_addr(regs, p_addr[5], ACCEPT_MAC_ADDR);
3909b6bcdcbSAlbert Aribaud }
3919b6bcdcbSAlbert Aribaud 
3929b6bcdcbSAlbert Aribaud /*
393d44265adSAlbert Aribaud  * mvgbe_init_rx_desc_ring - Curve a Rx chain desc list and buffer in memory.
3949b6bcdcbSAlbert Aribaud  */
395d44265adSAlbert Aribaud static void mvgbe_init_rx_desc_ring(struct mvgbe_device *dmvgbe)
3969b6bcdcbSAlbert Aribaud {
397d44265adSAlbert Aribaud 	struct mvgbe_rxdesc *p_rx_desc;
3989b6bcdcbSAlbert Aribaud 	int i;
3999b6bcdcbSAlbert Aribaud 
4009b6bcdcbSAlbert Aribaud 	/* initialize the Rx descriptors ring */
401d44265adSAlbert Aribaud 	p_rx_desc = dmvgbe->p_rxdesc;
4029b6bcdcbSAlbert Aribaud 	for (i = 0; i < RINGSZ; i++) {
4039b6bcdcbSAlbert Aribaud 		p_rx_desc->cmd_sts =
404d44265adSAlbert Aribaud 			MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_EN_INTERRUPT;
4059b6bcdcbSAlbert Aribaud 		p_rx_desc->buf_size = PKTSIZE_ALIGN;
4069b6bcdcbSAlbert Aribaud 		p_rx_desc->byte_cnt = 0;
407d44265adSAlbert Aribaud 		p_rx_desc->buf_ptr = dmvgbe->p_rxbuf + i * PKTSIZE_ALIGN;
4089b6bcdcbSAlbert Aribaud 		if (i == (RINGSZ - 1))
409d44265adSAlbert Aribaud 			p_rx_desc->nxtdesc_p = dmvgbe->p_rxdesc;
4109b6bcdcbSAlbert Aribaud 		else {
411d44265adSAlbert Aribaud 			p_rx_desc->nxtdesc_p = (struct mvgbe_rxdesc *)
412d44265adSAlbert Aribaud 				((u32) p_rx_desc + MV_RXQ_DESC_ALIGNED_SIZE);
4139b6bcdcbSAlbert Aribaud 			p_rx_desc = p_rx_desc->nxtdesc_p;
4149b6bcdcbSAlbert Aribaud 		}
4159b6bcdcbSAlbert Aribaud 	}
416d44265adSAlbert Aribaud 	dmvgbe->p_rxdesc_curr = dmvgbe->p_rxdesc;
4179b6bcdcbSAlbert Aribaud }
4189b6bcdcbSAlbert Aribaud 
419d44265adSAlbert Aribaud static int mvgbe_init(struct eth_device *dev)
4209b6bcdcbSAlbert Aribaud {
421d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
422d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
423*0611c601SSascha Silbe #if (defined(CONFIG_MII) || defined(CONFIG_CMD_MII)) &&  \
424*0611c601SSascha Silbe 	!defined(CONFIG_PHYLIB) &&			 \
425*0611c601SSascha Silbe 	defined(CONFIG_SYS_FAULT_ECHO_LINK_DOWN)
4269b6bcdcbSAlbert Aribaud 	int i;
4279b6bcdcbSAlbert Aribaud #endif
4289b6bcdcbSAlbert Aribaud 	/* setup RX rings */
429d44265adSAlbert Aribaud 	mvgbe_init_rx_desc_ring(dmvgbe);
4309b6bcdcbSAlbert Aribaud 
4319b6bcdcbSAlbert Aribaud 	/* Clear the ethernet port interrupts */
432d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->ic, 0);
433d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->ice, 0);
4349b6bcdcbSAlbert Aribaud 	/* Unmask RX buffer and TX end interrupt */
435d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pim, INT_CAUSE_UNMASK_ALL);
4369b6bcdcbSAlbert Aribaud 	/* Unmask phy and link status changes interrupts */
437d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->peim, INT_CAUSE_UNMASK_ALL_EXT);
4389b6bcdcbSAlbert Aribaud 
4399b6bcdcbSAlbert Aribaud 	set_dram_access(regs);
4409b6bcdcbSAlbert Aribaud 	port_init_mac_tables(regs);
441d44265adSAlbert Aribaud 	port_uc_addr_set(regs, dmvgbe->dev.enetaddr);
4429b6bcdcbSAlbert Aribaud 
4439b6bcdcbSAlbert Aribaud 	/* Assign port configuration and command. */
444d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pxc, PRT_CFG_VAL);
445d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pxcx, PORT_CFG_EXTEND_VALUE);
446d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->psc0, PORT_SERIAL_CONTROL_VALUE);
4479b6bcdcbSAlbert Aribaud 
4489b6bcdcbSAlbert Aribaud 	/* Assign port SDMA configuration */
449d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->sdc, PORT_SDMA_CFG_VALUE);
450d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->tqx[0].qxttbc, QTKNBKT_DEF_VAL);
451d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->tqx[0].tqxtbc,
452d44265adSAlbert Aribaud 		(QMTBS_DEF_VAL << 16) | QTKNRT_DEF_VAL);
4539b6bcdcbSAlbert Aribaud 	/* Turn off the port/RXUQ bandwidth limitation */
454d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pmtu, 0);
4559b6bcdcbSAlbert Aribaud 
4569b6bcdcbSAlbert Aribaud 	/* Set maximum receive buffer to 9700 bytes */
457d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->psc0, MVGBE_MAX_RX_PACKET_9700BYTE
458d44265adSAlbert Aribaud 			| (MVGBE_REG_RD(regs->psc0) & MRU_MASK));
4599b6bcdcbSAlbert Aribaud 
4609b6bcdcbSAlbert Aribaud 	/* Enable port initially */
461d44265adSAlbert Aribaud 	MVGBE_REG_BITS_SET(regs->psc0, MVGBE_SERIAL_PORT_EN);
4629b6bcdcbSAlbert Aribaud 
4639b6bcdcbSAlbert Aribaud 	/*
4649b6bcdcbSAlbert Aribaud 	 * Set ethernet MTU for leaky bucket mechanism to 0 - this will
4659b6bcdcbSAlbert Aribaud 	 * disable the leaky bucket mechanism .
4669b6bcdcbSAlbert Aribaud 	 */
467d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pmtu, 0);
4689b6bcdcbSAlbert Aribaud 
4699b6bcdcbSAlbert Aribaud 	/* Assignment of Rx CRDB of given RXUQ */
470d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->rxcdp[RXUQ], (u32) dmvgbe->p_rxdesc_curr);
4719b6bcdcbSAlbert Aribaud 	/* ensure previous write is done before enabling Rx DMA */
4729b6bcdcbSAlbert Aribaud 	isb();
4739b6bcdcbSAlbert Aribaud 	/* Enable port Rx. */
474d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->rqc, (1 << RXUQ));
4759b6bcdcbSAlbert Aribaud 
476cd3ca3ffSSebastian Hesselbarth #if (defined(CONFIG_MII) || defined(CONFIG_CMD_MII)) && \
477cd3ca3ffSSebastian Hesselbarth 	!defined(CONFIG_PHYLIB) && \
478cd3ca3ffSSebastian Hesselbarth 	defined(CONFIG_SYS_FAULT_ECHO_LINK_DOWN)
4799b6bcdcbSAlbert Aribaud 	/* Wait up to 5s for the link status */
4809b6bcdcbSAlbert Aribaud 	for (i = 0; i < 5; i++) {
4819b6bcdcbSAlbert Aribaud 		u16 phyadr;
4829b6bcdcbSAlbert Aribaud 
483d44265adSAlbert Aribaud 		miiphy_read(dev->name, MV_PHY_ADR_REQUEST,
484d44265adSAlbert Aribaud 				MV_PHY_ADR_REQUEST, &phyadr);
4859b6bcdcbSAlbert Aribaud 		/* Return if we get link up */
4869b6bcdcbSAlbert Aribaud 		if (miiphy_link(dev->name, phyadr))
4879b6bcdcbSAlbert Aribaud 			return 0;
4889b6bcdcbSAlbert Aribaud 		udelay(1000000);
4899b6bcdcbSAlbert Aribaud 	}
4909b6bcdcbSAlbert Aribaud 
4919b6bcdcbSAlbert Aribaud 	printf("No link on %s\n", dev->name);
4929b6bcdcbSAlbert Aribaud 	return -1;
4939b6bcdcbSAlbert Aribaud #endif
4949b6bcdcbSAlbert Aribaud 	return 0;
4959b6bcdcbSAlbert Aribaud }
4969b6bcdcbSAlbert Aribaud 
497d44265adSAlbert Aribaud static int mvgbe_halt(struct eth_device *dev)
4989b6bcdcbSAlbert Aribaud {
499d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
500d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
5019b6bcdcbSAlbert Aribaud 
5029b6bcdcbSAlbert Aribaud 	/* Disable all gigE address decoder */
503d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->bare, 0x3f);
5049b6bcdcbSAlbert Aribaud 
5059b6bcdcbSAlbert Aribaud 	stop_queue(&regs->tqc);
5069b6bcdcbSAlbert Aribaud 	stop_queue(&regs->rqc);
5079b6bcdcbSAlbert Aribaud 
5089b6bcdcbSAlbert Aribaud 	/* Disable port */
509d44265adSAlbert Aribaud 	MVGBE_REG_BITS_RESET(regs->psc0, MVGBE_SERIAL_PORT_EN);
5109b6bcdcbSAlbert Aribaud 	/* Set port is not reset */
511d44265adSAlbert Aribaud 	MVGBE_REG_BITS_RESET(regs->psc1, 1 << 4);
5129b6bcdcbSAlbert Aribaud #ifdef CONFIG_SYS_MII_MODE
5139b6bcdcbSAlbert Aribaud 	/* Set MMI interface up */
514d44265adSAlbert Aribaud 	MVGBE_REG_BITS_RESET(regs->psc1, 1 << 3);
5159b6bcdcbSAlbert Aribaud #endif
5169b6bcdcbSAlbert Aribaud 	/* Disable & mask ethernet port interrupts */
517d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->ic, 0);
518d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->ice, 0);
519d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->pim, 0);
520d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->peim, 0);
5219b6bcdcbSAlbert Aribaud 
5229b6bcdcbSAlbert Aribaud 	return 0;
5239b6bcdcbSAlbert Aribaud }
5249b6bcdcbSAlbert Aribaud 
525d44265adSAlbert Aribaud static int mvgbe_write_hwaddr(struct eth_device *dev)
5269b6bcdcbSAlbert Aribaud {
527d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
528d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
5299b6bcdcbSAlbert Aribaud 
5309b6bcdcbSAlbert Aribaud 	/* Programs net device MAC address after initialization */
531d44265adSAlbert Aribaud 	port_uc_addr_set(regs, dmvgbe->dev.enetaddr);
5329b6bcdcbSAlbert Aribaud 	return 0;
5339b6bcdcbSAlbert Aribaud }
5349b6bcdcbSAlbert Aribaud 
53510cbe3b6SJoe Hershberger static int mvgbe_send(struct eth_device *dev, void *dataptr, int datasize)
5369b6bcdcbSAlbert Aribaud {
537d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
538d44265adSAlbert Aribaud 	struct mvgbe_registers *regs = dmvgbe->regs;
539d44265adSAlbert Aribaud 	struct mvgbe_txdesc *p_txdesc = dmvgbe->p_txdesc;
5409b6bcdcbSAlbert Aribaud 	void *p = (void *)dataptr;
5419b6bcdcbSAlbert Aribaud 	u32 cmd_sts;
542e6e556c1SAnatolij Gustschin 	u32 txuq0_reg_addr;
5439b6bcdcbSAlbert Aribaud 
5449b6bcdcbSAlbert Aribaud 	/* Copy buffer if it's misaligned */
5459b6bcdcbSAlbert Aribaud 	if ((u32) dataptr & 0x07) {
5469b6bcdcbSAlbert Aribaud 		if (datasize > PKTSIZE_ALIGN) {
5479b6bcdcbSAlbert Aribaud 			printf("Non-aligned data too large (%d)\n",
5489b6bcdcbSAlbert Aribaud 					datasize);
5499b6bcdcbSAlbert Aribaud 			return -1;
5509b6bcdcbSAlbert Aribaud 		}
5519b6bcdcbSAlbert Aribaud 
552d44265adSAlbert Aribaud 		memcpy(dmvgbe->p_aligned_txbuf, p, datasize);
553d44265adSAlbert Aribaud 		p = dmvgbe->p_aligned_txbuf;
5549b6bcdcbSAlbert Aribaud 	}
5559b6bcdcbSAlbert Aribaud 
556d44265adSAlbert Aribaud 	p_txdesc->cmd_sts = MVGBE_ZERO_PADDING | MVGBE_GEN_CRC;
557d44265adSAlbert Aribaud 	p_txdesc->cmd_sts |= MVGBE_TX_FIRST_DESC | MVGBE_TX_LAST_DESC;
558d44265adSAlbert Aribaud 	p_txdesc->cmd_sts |= MVGBE_BUFFER_OWNED_BY_DMA;
559d44265adSAlbert Aribaud 	p_txdesc->cmd_sts |= MVGBE_TX_EN_INTERRUPT;
5609b6bcdcbSAlbert Aribaud 	p_txdesc->buf_ptr = (u8 *) p;
5619b6bcdcbSAlbert Aribaud 	p_txdesc->byte_cnt = datasize;
5629b6bcdcbSAlbert Aribaud 
5639b6bcdcbSAlbert Aribaud 	/* Set this tc desc as zeroth TXUQ */
564e6e556c1SAnatolij Gustschin 	txuq0_reg_addr = (u32)&regs->tcqdp[TXUQ];
565e6e556c1SAnatolij Gustschin 	writel((u32) p_txdesc, txuq0_reg_addr);
5669b6bcdcbSAlbert Aribaud 
5679b6bcdcbSAlbert Aribaud 	/* ensure tx desc writes above are performed before we start Tx DMA */
5689b6bcdcbSAlbert Aribaud 	isb();
5699b6bcdcbSAlbert Aribaud 
5709b6bcdcbSAlbert Aribaud 	/* Apply send command using zeroth TXUQ */
571d44265adSAlbert Aribaud 	MVGBE_REG_WR(regs->tqc, (1 << TXUQ));
5729b6bcdcbSAlbert Aribaud 
5739b6bcdcbSAlbert Aribaud 	/*
5749b6bcdcbSAlbert Aribaud 	 * wait for packet xmit completion
5759b6bcdcbSAlbert Aribaud 	 */
5769b6bcdcbSAlbert Aribaud 	cmd_sts = readl(&p_txdesc->cmd_sts);
577d44265adSAlbert Aribaud 	while (cmd_sts & MVGBE_BUFFER_OWNED_BY_DMA) {
5789b6bcdcbSAlbert Aribaud 		/* return fail if error is detected */
579d44265adSAlbert Aribaud 		if ((cmd_sts & (MVGBE_ERROR_SUMMARY | MVGBE_TX_LAST_FRAME)) ==
580d44265adSAlbert Aribaud 				(MVGBE_ERROR_SUMMARY | MVGBE_TX_LAST_FRAME) &&
581d44265adSAlbert Aribaud 				cmd_sts & (MVGBE_UR_ERROR | MVGBE_RL_ERROR)) {
5829b6bcdcbSAlbert Aribaud 			printf("Err..(%s) in xmit packet\n", __FUNCTION__);
5839b6bcdcbSAlbert Aribaud 			return -1;
5849b6bcdcbSAlbert Aribaud 		}
5859b6bcdcbSAlbert Aribaud 		cmd_sts = readl(&p_txdesc->cmd_sts);
5869b6bcdcbSAlbert Aribaud 	};
5879b6bcdcbSAlbert Aribaud 	return 0;
5889b6bcdcbSAlbert Aribaud }
5899b6bcdcbSAlbert Aribaud 
590d44265adSAlbert Aribaud static int mvgbe_recv(struct eth_device *dev)
5919b6bcdcbSAlbert Aribaud {
592d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe = to_mvgbe(dev);
593d44265adSAlbert Aribaud 	struct mvgbe_rxdesc *p_rxdesc_curr = dmvgbe->p_rxdesc_curr;
5949b6bcdcbSAlbert Aribaud 	u32 cmd_sts;
5959b6bcdcbSAlbert Aribaud 	u32 timeout = 0;
596e6e556c1SAnatolij Gustschin 	u32 rxdesc_curr_addr;
5979b6bcdcbSAlbert Aribaud 
5989b6bcdcbSAlbert Aribaud 	/* wait untill rx packet available or timeout */
5999b6bcdcbSAlbert Aribaud 	do {
600d44265adSAlbert Aribaud 		if (timeout < MVGBE_PHY_SMI_TIMEOUT)
6019b6bcdcbSAlbert Aribaud 			timeout++;
6029b6bcdcbSAlbert Aribaud 		else {
6039b6bcdcbSAlbert Aribaud 			debug("%s time out...\n", __FUNCTION__);
6049b6bcdcbSAlbert Aribaud 			return -1;
6059b6bcdcbSAlbert Aribaud 		}
606d44265adSAlbert Aribaud 	} while (readl(&p_rxdesc_curr->cmd_sts) & MVGBE_BUFFER_OWNED_BY_DMA);
6079b6bcdcbSAlbert Aribaud 
6089b6bcdcbSAlbert Aribaud 	if (p_rxdesc_curr->byte_cnt != 0) {
6099b6bcdcbSAlbert Aribaud 		debug("%s: Received %d byte Packet @ 0x%x (cmd_sts= %08x)\n",
6109b6bcdcbSAlbert Aribaud 			__FUNCTION__, (u32) p_rxdesc_curr->byte_cnt,
6119b6bcdcbSAlbert Aribaud 			(u32) p_rxdesc_curr->buf_ptr,
6129b6bcdcbSAlbert Aribaud 			(u32) p_rxdesc_curr->cmd_sts);
6139b6bcdcbSAlbert Aribaud 	}
6149b6bcdcbSAlbert Aribaud 
6159b6bcdcbSAlbert Aribaud 	/*
6169b6bcdcbSAlbert Aribaud 	 * In case received a packet without first/last bits on
6179b6bcdcbSAlbert Aribaud 	 * OR the error summary bit is on,
6189b6bcdcbSAlbert Aribaud 	 * the packets needs to be dropeed.
6199b6bcdcbSAlbert Aribaud 	 */
6209b6bcdcbSAlbert Aribaud 	cmd_sts = readl(&p_rxdesc_curr->cmd_sts);
6219b6bcdcbSAlbert Aribaud 
6229b6bcdcbSAlbert Aribaud 	if ((cmd_sts &
623d44265adSAlbert Aribaud 		(MVGBE_RX_FIRST_DESC | MVGBE_RX_LAST_DESC))
624d44265adSAlbert Aribaud 		!= (MVGBE_RX_FIRST_DESC | MVGBE_RX_LAST_DESC)) {
6259b6bcdcbSAlbert Aribaud 
6269b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Dropping packet spread on"
6279b6bcdcbSAlbert Aribaud 			" multiple descriptors\n", __FUNCTION__);
6289b6bcdcbSAlbert Aribaud 
629d44265adSAlbert Aribaud 	} else if (cmd_sts & MVGBE_ERROR_SUMMARY) {
6309b6bcdcbSAlbert Aribaud 
6319b6bcdcbSAlbert Aribaud 		printf("Err..(%s) Dropping packet with errors\n",
6329b6bcdcbSAlbert Aribaud 			__FUNCTION__);
6339b6bcdcbSAlbert Aribaud 
6349b6bcdcbSAlbert Aribaud 	} else {
6359b6bcdcbSAlbert Aribaud 		/* !!! call higher layer processing */
6369b6bcdcbSAlbert Aribaud 		debug("%s: Sending Received packet to"
6379b6bcdcbSAlbert Aribaud 			" upper layer (NetReceive)\n", __FUNCTION__);
6389b6bcdcbSAlbert Aribaud 
6399b6bcdcbSAlbert Aribaud 		/* let the upper layer handle the packet */
6409b6bcdcbSAlbert Aribaud 		NetReceive((p_rxdesc_curr->buf_ptr + RX_BUF_OFFSET),
6419b6bcdcbSAlbert Aribaud 			(int)(p_rxdesc_curr->byte_cnt - RX_BUF_OFFSET));
6429b6bcdcbSAlbert Aribaud 	}
6439b6bcdcbSAlbert Aribaud 	/*
6449b6bcdcbSAlbert Aribaud 	 * free these descriptors and point next in the ring
6459b6bcdcbSAlbert Aribaud 	 */
6469b6bcdcbSAlbert Aribaud 	p_rxdesc_curr->cmd_sts =
647d44265adSAlbert Aribaud 		MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_EN_INTERRUPT;
6489b6bcdcbSAlbert Aribaud 	p_rxdesc_curr->buf_size = PKTSIZE_ALIGN;
6499b6bcdcbSAlbert Aribaud 	p_rxdesc_curr->byte_cnt = 0;
6509b6bcdcbSAlbert Aribaud 
651e6e556c1SAnatolij Gustschin 	rxdesc_curr_addr = (u32)&dmvgbe->p_rxdesc_curr;
652e6e556c1SAnatolij Gustschin 	writel((unsigned)p_rxdesc_curr->nxtdesc_p, rxdesc_curr_addr);
6539b6bcdcbSAlbert Aribaud 
6549b6bcdcbSAlbert Aribaud 	return 0;
6559b6bcdcbSAlbert Aribaud }
6569b6bcdcbSAlbert Aribaud 
657cd3ca3ffSSebastian Hesselbarth #if defined(CONFIG_PHYLIB)
658cd3ca3ffSSebastian Hesselbarth int mvgbe_phylib_init(struct eth_device *dev, int phyid)
659cd3ca3ffSSebastian Hesselbarth {
660cd3ca3ffSSebastian Hesselbarth 	struct mii_dev *bus;
661cd3ca3ffSSebastian Hesselbarth 	struct phy_device *phydev;
662cd3ca3ffSSebastian Hesselbarth 	int ret;
663cd3ca3ffSSebastian Hesselbarth 
664cd3ca3ffSSebastian Hesselbarth 	bus = mdio_alloc();
665cd3ca3ffSSebastian Hesselbarth 	if (!bus) {
666cd3ca3ffSSebastian Hesselbarth 		printf("mdio_alloc failed\n");
667cd3ca3ffSSebastian Hesselbarth 		return -ENOMEM;
668cd3ca3ffSSebastian Hesselbarth 	}
669cd3ca3ffSSebastian Hesselbarth 	bus->read = mvgbe_phy_read;
670cd3ca3ffSSebastian Hesselbarth 	bus->write = mvgbe_phy_write;
671cd3ca3ffSSebastian Hesselbarth 	sprintf(bus->name, dev->name);
672cd3ca3ffSSebastian Hesselbarth 
673cd3ca3ffSSebastian Hesselbarth 	ret = mdio_register(bus);
674cd3ca3ffSSebastian Hesselbarth 	if (ret) {
675cd3ca3ffSSebastian Hesselbarth 		printf("mdio_register failed\n");
676cd3ca3ffSSebastian Hesselbarth 		free(bus);
677cd3ca3ffSSebastian Hesselbarth 		return -ENOMEM;
678cd3ca3ffSSebastian Hesselbarth 	}
679cd3ca3ffSSebastian Hesselbarth 
680cd3ca3ffSSebastian Hesselbarth 	/* Set phy address of the port */
681cd3ca3ffSSebastian Hesselbarth 	mvgbe_phy_write(bus, MV_PHY_ADR_REQUEST, 0, MV_PHY_ADR_REQUEST, phyid);
682cd3ca3ffSSebastian Hesselbarth 
683cd3ca3ffSSebastian Hesselbarth 	phydev = phy_connect(bus, phyid, dev, PHY_INTERFACE_MODE_RGMII);
684cd3ca3ffSSebastian Hesselbarth 	if (!phydev) {
685cd3ca3ffSSebastian Hesselbarth 		printf("phy_connect failed\n");
686cd3ca3ffSSebastian Hesselbarth 		return -ENODEV;
687cd3ca3ffSSebastian Hesselbarth 	}
688cd3ca3ffSSebastian Hesselbarth 
689cd3ca3ffSSebastian Hesselbarth 	phy_config(phydev);
690cd3ca3ffSSebastian Hesselbarth 	phy_startup(phydev);
691cd3ca3ffSSebastian Hesselbarth 
692cd3ca3ffSSebastian Hesselbarth 	return 0;
693cd3ca3ffSSebastian Hesselbarth }
694cd3ca3ffSSebastian Hesselbarth #endif
695cd3ca3ffSSebastian Hesselbarth 
696d44265adSAlbert Aribaud int mvgbe_initialize(bd_t *bis)
6979b6bcdcbSAlbert Aribaud {
698d44265adSAlbert Aribaud 	struct mvgbe_device *dmvgbe;
6999b6bcdcbSAlbert Aribaud 	struct eth_device *dev;
7009b6bcdcbSAlbert Aribaud 	int devnum;
701d44265adSAlbert Aribaud 	u8 used_ports[MAX_MVGBE_DEVS] = CONFIG_MVGBE_PORTS;
7029b6bcdcbSAlbert Aribaud 
703d44265adSAlbert Aribaud 	for (devnum = 0; devnum < MAX_MVGBE_DEVS; devnum++) {
7049b6bcdcbSAlbert Aribaud 		/*skip if port is configured not to use */
7059b6bcdcbSAlbert Aribaud 		if (used_ports[devnum] == 0)
7069b6bcdcbSAlbert Aribaud 			continue;
7079b6bcdcbSAlbert Aribaud 
708d44265adSAlbert Aribaud 		dmvgbe = malloc(sizeof(struct mvgbe_device));
709d44265adSAlbert Aribaud 
710d44265adSAlbert Aribaud 		if (!dmvgbe)
7119b6bcdcbSAlbert Aribaud 			goto error1;
7129b6bcdcbSAlbert Aribaud 
713d44265adSAlbert Aribaud 		memset(dmvgbe, 0, sizeof(struct mvgbe_device));
7149b6bcdcbSAlbert Aribaud 
715d44265adSAlbert Aribaud 		dmvgbe->p_rxdesc =
716d44265adSAlbert Aribaud 			(struct mvgbe_rxdesc *)memalign(PKTALIGN,
717d44265adSAlbert Aribaud 			MV_RXQ_DESC_ALIGNED_SIZE*RINGSZ + 1);
718d44265adSAlbert Aribaud 
719d44265adSAlbert Aribaud 		if (!dmvgbe->p_rxdesc)
7209b6bcdcbSAlbert Aribaud 			goto error2;
7219b6bcdcbSAlbert Aribaud 
722d44265adSAlbert Aribaud 		dmvgbe->p_rxbuf = (u8 *) memalign(PKTALIGN,
723d44265adSAlbert Aribaud 			RINGSZ*PKTSIZE_ALIGN + 1);
724d44265adSAlbert Aribaud 
725d44265adSAlbert Aribaud 		if (!dmvgbe->p_rxbuf)
7269b6bcdcbSAlbert Aribaud 			goto error3;
7279b6bcdcbSAlbert Aribaud 
728d44265adSAlbert Aribaud 		dmvgbe->p_aligned_txbuf = memalign(8, PKTSIZE_ALIGN);
729d44265adSAlbert Aribaud 
730d44265adSAlbert Aribaud 		if (!dmvgbe->p_aligned_txbuf)
7319b6bcdcbSAlbert Aribaud 			goto error4;
7329b6bcdcbSAlbert Aribaud 
733d44265adSAlbert Aribaud 		dmvgbe->p_txdesc = (struct mvgbe_txdesc *) memalign(
734d44265adSAlbert Aribaud 			PKTALIGN, sizeof(struct mvgbe_txdesc) + 1);
735d44265adSAlbert Aribaud 
736d44265adSAlbert Aribaud 		if (!dmvgbe->p_txdesc) {
737d44265adSAlbert Aribaud 			free(dmvgbe->p_aligned_txbuf);
7389b6bcdcbSAlbert Aribaud error4:
739d44265adSAlbert Aribaud 			free(dmvgbe->p_rxbuf);
7409b6bcdcbSAlbert Aribaud error3:
741d44265adSAlbert Aribaud 			free(dmvgbe->p_rxdesc);
7429b6bcdcbSAlbert Aribaud error2:
743d44265adSAlbert Aribaud 			free(dmvgbe);
7449b6bcdcbSAlbert Aribaud error1:
7459b6bcdcbSAlbert Aribaud 			printf("Err.. %s Failed to allocate memory\n",
7469b6bcdcbSAlbert Aribaud 				__FUNCTION__);
7479b6bcdcbSAlbert Aribaud 			return -1;
7489b6bcdcbSAlbert Aribaud 		}
7499b6bcdcbSAlbert Aribaud 
750d44265adSAlbert Aribaud 		dev = &dmvgbe->dev;
7519b6bcdcbSAlbert Aribaud 
752f6add132SMike Frysinger 		/* must be less than sizeof(dev->name) */
7539b6bcdcbSAlbert Aribaud 		sprintf(dev->name, "egiga%d", devnum);
7549b6bcdcbSAlbert Aribaud 
7559b6bcdcbSAlbert Aribaud 		switch (devnum) {
7569b6bcdcbSAlbert Aribaud 		case 0:
757d44265adSAlbert Aribaud 			dmvgbe->regs = (void *)MVGBE0_BASE;
7589b6bcdcbSAlbert Aribaud 			break;
759d44265adSAlbert Aribaud #if defined(MVGBE1_BASE)
7609b6bcdcbSAlbert Aribaud 		case 1:
761d44265adSAlbert Aribaud 			dmvgbe->regs = (void *)MVGBE1_BASE;
7629b6bcdcbSAlbert Aribaud 			break;
763d44265adSAlbert Aribaud #endif
7649b6bcdcbSAlbert Aribaud 		default:	/* this should never happen */
7659b6bcdcbSAlbert Aribaud 			printf("Err..(%s) Invalid device number %d\n",
7669b6bcdcbSAlbert Aribaud 				__FUNCTION__, devnum);
7679b6bcdcbSAlbert Aribaud 			return -1;
7689b6bcdcbSAlbert Aribaud 		}
7699b6bcdcbSAlbert Aribaud 
770d44265adSAlbert Aribaud 		dev->init = (void *)mvgbe_init;
771d44265adSAlbert Aribaud 		dev->halt = (void *)mvgbe_halt;
772d44265adSAlbert Aribaud 		dev->send = (void *)mvgbe_send;
773d44265adSAlbert Aribaud 		dev->recv = (void *)mvgbe_recv;
774d44265adSAlbert Aribaud 		dev->write_hwaddr = (void *)mvgbe_write_hwaddr;
7759b6bcdcbSAlbert Aribaud 
7769b6bcdcbSAlbert Aribaud 		eth_register(dev);
7779b6bcdcbSAlbert Aribaud 
778cd3ca3ffSSebastian Hesselbarth #if defined(CONFIG_PHYLIB)
779cd3ca3ffSSebastian Hesselbarth 		mvgbe_phylib_init(dev, PHY_BASE_ADR + devnum);
780cd3ca3ffSSebastian Hesselbarth #elif defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
7819b6bcdcbSAlbert Aribaud 		miiphy_register(dev->name, smi_reg_read, smi_reg_write);
7829b6bcdcbSAlbert Aribaud 		/* Set phy address of the port */
783d44265adSAlbert Aribaud 		miiphy_write(dev->name, MV_PHY_ADR_REQUEST,
784d44265adSAlbert Aribaud 				MV_PHY_ADR_REQUEST, PHY_BASE_ADR + devnum);
7859b6bcdcbSAlbert Aribaud #endif
7869b6bcdcbSAlbert Aribaud 	}
7879b6bcdcbSAlbert Aribaud 	return 0;
7889b6bcdcbSAlbert Aribaud }
789