19b6bcdcbSAlbert Aribaud /*
29b6bcdcbSAlbert Aribaud * (C) Copyright 2009
39b6bcdcbSAlbert Aribaud * Marvell Semiconductor <www.marvell.com>
49b6bcdcbSAlbert Aribaud * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
59b6bcdcbSAlbert Aribaud *
69b6bcdcbSAlbert Aribaud * (C) Copyright 2003
79b6bcdcbSAlbert Aribaud * Ingo Assmus <ingo.assmus@keymile.com>
89b6bcdcbSAlbert Aribaud *
99b6bcdcbSAlbert Aribaud * based on - Driver for MV64360X ethernet ports
109b6bcdcbSAlbert Aribaud * Copyright (C) 2002 rabeeh@galileo.co.il
119b6bcdcbSAlbert Aribaud *
121a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
139b6bcdcbSAlbert Aribaud */
149b6bcdcbSAlbert Aribaud
159b6bcdcbSAlbert Aribaud #include <common.h>
169b6bcdcbSAlbert Aribaud #include <net.h>
179b6bcdcbSAlbert Aribaud #include <malloc.h>
189b6bcdcbSAlbert Aribaud #include <miiphy.h>
19a7efd719SLei Wen #include <asm/io.h>
201221ce45SMasahiro Yamada #include <linux/errno.h>
219b6bcdcbSAlbert Aribaud #include <asm/types.h>
22a7efd719SLei Wen #include <asm/system.h>
239b6bcdcbSAlbert Aribaud #include <asm/byteorder.h>
2436aaa918SAnatolij Gustschin #include <asm/arch/cpu.h>
25d44265adSAlbert Aribaud
26d44265adSAlbert Aribaud #if defined(CONFIG_KIRKWOOD)
273dc23f78SStefan Roese #include <asm/arch/soc.h>
28d3c9ffd0SAlbert Aribaud #elif defined(CONFIG_ORION5X)
29d3c9ffd0SAlbert Aribaud #include <asm/arch/orion5x.h>
30fb4879b3SSebastian Hesselbarth #elif defined(CONFIG_DOVE)
31fb4879b3SSebastian Hesselbarth #include <asm/arch/dove.h>
32d44265adSAlbert Aribaud #endif
33d44265adSAlbert Aribaud
349b6bcdcbSAlbert Aribaud #include "mvgbe.h"
359b6bcdcbSAlbert Aribaud
369b6bcdcbSAlbert Aribaud DECLARE_GLOBAL_DATA_PTR;
379b6bcdcbSAlbert Aribaud
385aa2297dSLuka Perkov #ifndef CONFIG_MVGBE_PORTS
395aa2297dSLuka Perkov # define CONFIG_MVGBE_PORTS {0, 0}
405aa2297dSLuka Perkov #endif
415aa2297dSLuka Perkov
42d44265adSAlbert Aribaud #define MV_PHY_ADR_REQUEST 0xee
43d44265adSAlbert Aribaud #define MVGBE_SMI_REG (((struct mvgbe_registers *)MVGBE0_BASE)->smi)
449b6bcdcbSAlbert Aribaud
45cd3ca3ffSSebastian Hesselbarth #if defined(CONFIG_PHYLIB) || defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
469b6bcdcbSAlbert Aribaud /*
479b6bcdcbSAlbert Aribaud * smi_reg_read - miiphy_read callback function.
489b6bcdcbSAlbert Aribaud *
499b6bcdcbSAlbert Aribaud * Returns 16bit phy register value, or 0xffff on error
509b6bcdcbSAlbert Aribaud */
smi_reg_read(struct mii_dev * bus,int phy_adr,int devad,int reg_ofs)515a49f174SJoe Hershberger static int smi_reg_read(struct mii_dev *bus, int phy_adr, int devad,
525a49f174SJoe Hershberger int reg_ofs)
539b6bcdcbSAlbert Aribaud {
545a49f174SJoe Hershberger u16 data = 0;
555a49f174SJoe Hershberger struct eth_device *dev = eth_get_dev_by_name(bus->name);
56d44265adSAlbert Aribaud struct mvgbe_device *dmvgbe = to_mvgbe(dev);
57d44265adSAlbert Aribaud struct mvgbe_registers *regs = dmvgbe->regs;
589b6bcdcbSAlbert Aribaud u32 smi_reg;
599b6bcdcbSAlbert Aribaud u32 timeout;
609b6bcdcbSAlbert Aribaud
619b6bcdcbSAlbert Aribaud /* Phyadr read request */
62d44265adSAlbert Aribaud if (phy_adr == MV_PHY_ADR_REQUEST &&
63d44265adSAlbert Aribaud reg_ofs == MV_PHY_ADR_REQUEST) {
649b6bcdcbSAlbert Aribaud /* */
655a49f174SJoe Hershberger data = (u16) (MVGBE_REG_RD(regs->phyadr) & PHYADR_MASK);
665a49f174SJoe Hershberger return data;
679b6bcdcbSAlbert Aribaud }
689b6bcdcbSAlbert Aribaud /* check parameters */
699b6bcdcbSAlbert Aribaud if (phy_adr > PHYADR_MASK) {
709b6bcdcbSAlbert Aribaud printf("Err..(%s) Invalid PHY address %d\n",
711fd92db8SJoe Hershberger __func__, phy_adr);
729b6bcdcbSAlbert Aribaud return -EFAULT;
739b6bcdcbSAlbert Aribaud }
749b6bcdcbSAlbert Aribaud if (reg_ofs > PHYREG_MASK) {
759b6bcdcbSAlbert Aribaud printf("Err..(%s) Invalid register offset %d\n",
761fd92db8SJoe Hershberger __func__, reg_ofs);
779b6bcdcbSAlbert Aribaud return -EFAULT;
789b6bcdcbSAlbert Aribaud }
799b6bcdcbSAlbert Aribaud
80d44265adSAlbert Aribaud timeout = MVGBE_PHY_SMI_TIMEOUT;
819b6bcdcbSAlbert Aribaud /* wait till the SMI is not busy */
829b6bcdcbSAlbert Aribaud do {
839b6bcdcbSAlbert Aribaud /* read smi register */
84d44265adSAlbert Aribaud smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
859b6bcdcbSAlbert Aribaud if (timeout-- == 0) {
861fd92db8SJoe Hershberger printf("Err..(%s) SMI busy timeout\n", __func__);
879b6bcdcbSAlbert Aribaud return -EFAULT;
889b6bcdcbSAlbert Aribaud }
89d44265adSAlbert Aribaud } while (smi_reg & MVGBE_PHY_SMI_BUSY_MASK);
909b6bcdcbSAlbert Aribaud
919b6bcdcbSAlbert Aribaud /* fill the phy address and regiser offset and read opcode */
92d44265adSAlbert Aribaud smi_reg = (phy_adr << MVGBE_PHY_SMI_DEV_ADDR_OFFS)
93d44265adSAlbert Aribaud | (reg_ofs << MVGBE_SMI_REG_ADDR_OFFS)
94d44265adSAlbert Aribaud | MVGBE_PHY_SMI_OPCODE_READ;
959b6bcdcbSAlbert Aribaud
969b6bcdcbSAlbert Aribaud /* write the smi register */
97d44265adSAlbert Aribaud MVGBE_REG_WR(MVGBE_SMI_REG, smi_reg);
989b6bcdcbSAlbert Aribaud
999b6bcdcbSAlbert Aribaud /*wait till read value is ready */
100d44265adSAlbert Aribaud timeout = MVGBE_PHY_SMI_TIMEOUT;
1019b6bcdcbSAlbert Aribaud
1029b6bcdcbSAlbert Aribaud do {
1039b6bcdcbSAlbert Aribaud /* read smi register */
104d44265adSAlbert Aribaud smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
1059b6bcdcbSAlbert Aribaud if (timeout-- == 0) {
1069b6bcdcbSAlbert Aribaud printf("Err..(%s) SMI read ready timeout\n",
1071fd92db8SJoe Hershberger __func__);
1089b6bcdcbSAlbert Aribaud return -EFAULT;
1099b6bcdcbSAlbert Aribaud }
110d44265adSAlbert Aribaud } while (!(smi_reg & MVGBE_PHY_SMI_READ_VALID_MASK));
1119b6bcdcbSAlbert Aribaud
1129b6bcdcbSAlbert Aribaud /* Wait for the data to update in the SMI register */
113d44265adSAlbert Aribaud for (timeout = 0; timeout < MVGBE_PHY_SMI_TIMEOUT; timeout++)
114d44265adSAlbert Aribaud ;
1159b6bcdcbSAlbert Aribaud
1165a49f174SJoe Hershberger data = (u16) (MVGBE_REG_RD(MVGBE_SMI_REG) & MVGBE_PHY_SMI_DATA_MASK);
1179b6bcdcbSAlbert Aribaud
1181fd92db8SJoe Hershberger debug("%s:(adr %d, off %d) value= %04x\n", __func__, phy_adr, reg_ofs,
1195a49f174SJoe Hershberger data);
1209b6bcdcbSAlbert Aribaud
1215a49f174SJoe Hershberger return data;
1229b6bcdcbSAlbert Aribaud }
1239b6bcdcbSAlbert Aribaud
1249b6bcdcbSAlbert Aribaud /*
1259b6bcdcbSAlbert Aribaud * smi_reg_write - imiiphy_write callback function.
1269b6bcdcbSAlbert Aribaud *
1279b6bcdcbSAlbert Aribaud * Returns 0 if write succeed, -EINVAL on bad parameters
1289b6bcdcbSAlbert Aribaud * -ETIME on timeout
1299b6bcdcbSAlbert Aribaud */
smi_reg_write(struct mii_dev * bus,int phy_adr,int devad,int reg_ofs,u16 data)1305a49f174SJoe Hershberger static int smi_reg_write(struct mii_dev *bus, int phy_adr, int devad,
1315a49f174SJoe Hershberger int reg_ofs, u16 data)
1329b6bcdcbSAlbert Aribaud {
1335a49f174SJoe Hershberger struct eth_device *dev = eth_get_dev_by_name(bus->name);
134d44265adSAlbert Aribaud struct mvgbe_device *dmvgbe = to_mvgbe(dev);
135d44265adSAlbert Aribaud struct mvgbe_registers *regs = dmvgbe->regs;
1369b6bcdcbSAlbert Aribaud u32 smi_reg;
1379b6bcdcbSAlbert Aribaud u32 timeout;
1389b6bcdcbSAlbert Aribaud
1399b6bcdcbSAlbert Aribaud /* Phyadr write request*/
140d44265adSAlbert Aribaud if (phy_adr == MV_PHY_ADR_REQUEST &&
141d44265adSAlbert Aribaud reg_ofs == MV_PHY_ADR_REQUEST) {
142d44265adSAlbert Aribaud MVGBE_REG_WR(regs->phyadr, data);
1439b6bcdcbSAlbert Aribaud return 0;
1449b6bcdcbSAlbert Aribaud }
1459b6bcdcbSAlbert Aribaud
1469b6bcdcbSAlbert Aribaud /* check parameters */
1479b6bcdcbSAlbert Aribaud if (phy_adr > PHYADR_MASK) {
1481fd92db8SJoe Hershberger printf("Err..(%s) Invalid phy address\n", __func__);
1499b6bcdcbSAlbert Aribaud return -EINVAL;
1509b6bcdcbSAlbert Aribaud }
1519b6bcdcbSAlbert Aribaud if (reg_ofs > PHYREG_MASK) {
1521fd92db8SJoe Hershberger printf("Err..(%s) Invalid register offset\n", __func__);
1539b6bcdcbSAlbert Aribaud return -EINVAL;
1549b6bcdcbSAlbert Aribaud }
1559b6bcdcbSAlbert Aribaud
1569b6bcdcbSAlbert Aribaud /* wait till the SMI is not busy */
157d44265adSAlbert Aribaud timeout = MVGBE_PHY_SMI_TIMEOUT;
1589b6bcdcbSAlbert Aribaud do {
1599b6bcdcbSAlbert Aribaud /* read smi register */
160d44265adSAlbert Aribaud smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
1619b6bcdcbSAlbert Aribaud if (timeout-- == 0) {
1621fd92db8SJoe Hershberger printf("Err..(%s) SMI busy timeout\n", __func__);
1639b6bcdcbSAlbert Aribaud return -ETIME;
1649b6bcdcbSAlbert Aribaud }
165d44265adSAlbert Aribaud } while (smi_reg & MVGBE_PHY_SMI_BUSY_MASK);
1669b6bcdcbSAlbert Aribaud
1679b6bcdcbSAlbert Aribaud /* fill the phy addr and reg offset and write opcode and data */
168d44265adSAlbert Aribaud smi_reg = (data << MVGBE_PHY_SMI_DATA_OFFS);
169d44265adSAlbert Aribaud smi_reg |= (phy_adr << MVGBE_PHY_SMI_DEV_ADDR_OFFS)
170d44265adSAlbert Aribaud | (reg_ofs << MVGBE_SMI_REG_ADDR_OFFS);
171d44265adSAlbert Aribaud smi_reg &= ~MVGBE_PHY_SMI_OPCODE_READ;
1729b6bcdcbSAlbert Aribaud
1739b6bcdcbSAlbert Aribaud /* write the smi register */
174d44265adSAlbert Aribaud MVGBE_REG_WR(MVGBE_SMI_REG, smi_reg);
1759b6bcdcbSAlbert Aribaud
1769b6bcdcbSAlbert Aribaud return 0;
1779b6bcdcbSAlbert Aribaud }
178cc79697cSStefan Bigler #endif
1799b6bcdcbSAlbert Aribaud
1809b6bcdcbSAlbert Aribaud /* Stop and checks all queues */
stop_queue(u32 * qreg)1819b6bcdcbSAlbert Aribaud static void stop_queue(u32 * qreg)
1829b6bcdcbSAlbert Aribaud {
1839b6bcdcbSAlbert Aribaud u32 reg_data;
1849b6bcdcbSAlbert Aribaud
1859b6bcdcbSAlbert Aribaud reg_data = readl(qreg);
1869b6bcdcbSAlbert Aribaud
1879b6bcdcbSAlbert Aribaud if (reg_data & 0xFF) {
1889b6bcdcbSAlbert Aribaud /* Issue stop command for active channels only */
1899b6bcdcbSAlbert Aribaud writel((reg_data << 8), qreg);
1909b6bcdcbSAlbert Aribaud
1919b6bcdcbSAlbert Aribaud /* Wait for all queue activity to terminate. */
1929b6bcdcbSAlbert Aribaud do {
1939b6bcdcbSAlbert Aribaud /*
1949b6bcdcbSAlbert Aribaud * Check port cause register that all queues
1959b6bcdcbSAlbert Aribaud * are stopped
1969b6bcdcbSAlbert Aribaud */
1979b6bcdcbSAlbert Aribaud reg_data = readl(qreg);
1989b6bcdcbSAlbert Aribaud }
1999b6bcdcbSAlbert Aribaud while (reg_data & 0xFF);
2009b6bcdcbSAlbert Aribaud }
2019b6bcdcbSAlbert Aribaud }
2029b6bcdcbSAlbert Aribaud
2039b6bcdcbSAlbert Aribaud /*
2049b6bcdcbSAlbert Aribaud * set_access_control - Config address decode parameters for Ethernet unit
2059b6bcdcbSAlbert Aribaud *
2069b6bcdcbSAlbert Aribaud * This function configures the address decode parameters for the Gigabit
2079b6bcdcbSAlbert Aribaud * Ethernet Controller according the given parameters struct.
2089b6bcdcbSAlbert Aribaud *
2099b6bcdcbSAlbert Aribaud * @regs Register struct pointer.
2109b6bcdcbSAlbert Aribaud * @param Address decode parameter struct.
2119b6bcdcbSAlbert Aribaud */
set_access_control(struct mvgbe_registers * regs,struct mvgbe_winparam * param)212d44265adSAlbert Aribaud static void set_access_control(struct mvgbe_registers *regs,
213d44265adSAlbert Aribaud struct mvgbe_winparam *param)
2149b6bcdcbSAlbert Aribaud {
2159b6bcdcbSAlbert Aribaud u32 access_prot_reg;
2169b6bcdcbSAlbert Aribaud
2179b6bcdcbSAlbert Aribaud /* Set access control register */
218d44265adSAlbert Aribaud access_prot_reg = MVGBE_REG_RD(regs->epap);
2199b6bcdcbSAlbert Aribaud /* clear window permission */
2209b6bcdcbSAlbert Aribaud access_prot_reg &= (~(3 << (param->win * 2)));
2219b6bcdcbSAlbert Aribaud access_prot_reg |= (param->access_ctrl << (param->win * 2));
222d44265adSAlbert Aribaud MVGBE_REG_WR(regs->epap, access_prot_reg);
2239b6bcdcbSAlbert Aribaud
2249b6bcdcbSAlbert Aribaud /* Set window Size reg (SR) */
225d44265adSAlbert Aribaud MVGBE_REG_WR(regs->barsz[param->win].size,
2269b6bcdcbSAlbert Aribaud (((param->size / 0x10000) - 1) << 16));
2279b6bcdcbSAlbert Aribaud
2289b6bcdcbSAlbert Aribaud /* Set window Base address reg (BA) */
229d44265adSAlbert Aribaud MVGBE_REG_WR(regs->barsz[param->win].bar,
2309b6bcdcbSAlbert Aribaud (param->target | param->attrib | param->base_addr));
2319b6bcdcbSAlbert Aribaud /* High address remap reg (HARR) */
2329b6bcdcbSAlbert Aribaud if (param->win < 4)
233d44265adSAlbert Aribaud MVGBE_REG_WR(regs->ha_remap[param->win], param->high_addr);
2349b6bcdcbSAlbert Aribaud
2359b6bcdcbSAlbert Aribaud /* Base address enable reg (BARER) */
2369b6bcdcbSAlbert Aribaud if (param->enable == 1)
237d44265adSAlbert Aribaud MVGBE_REG_BITS_RESET(regs->bare, (1 << param->win));
2389b6bcdcbSAlbert Aribaud else
239d44265adSAlbert Aribaud MVGBE_REG_BITS_SET(regs->bare, (1 << param->win));
2409b6bcdcbSAlbert Aribaud }
2419b6bcdcbSAlbert Aribaud
set_dram_access(struct mvgbe_registers * regs)242d44265adSAlbert Aribaud static void set_dram_access(struct mvgbe_registers *regs)
2439b6bcdcbSAlbert Aribaud {
244d44265adSAlbert Aribaud struct mvgbe_winparam win_param;
2459b6bcdcbSAlbert Aribaud int i;
2469b6bcdcbSAlbert Aribaud
2479b6bcdcbSAlbert Aribaud for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
2489b6bcdcbSAlbert Aribaud /* Set access parameters for DRAM bank i */
2499b6bcdcbSAlbert Aribaud win_param.win = i; /* Use Ethernet window i */
2509b6bcdcbSAlbert Aribaud /* Window target - DDR */
251d44265adSAlbert Aribaud win_param.target = MVGBE_TARGET_DRAM;
2529b6bcdcbSAlbert Aribaud /* Enable full access */
2539b6bcdcbSAlbert Aribaud win_param.access_ctrl = EWIN_ACCESS_FULL;
2549b6bcdcbSAlbert Aribaud win_param.high_addr = 0;
2559b6bcdcbSAlbert Aribaud /* Get bank base and size */
2569b6bcdcbSAlbert Aribaud win_param.base_addr = gd->bd->bi_dram[i].start;
2579b6bcdcbSAlbert Aribaud win_param.size = gd->bd->bi_dram[i].size;
2589b6bcdcbSAlbert Aribaud if (win_param.size == 0)
2599b6bcdcbSAlbert Aribaud win_param.enable = 0;
2609b6bcdcbSAlbert Aribaud else
2619b6bcdcbSAlbert Aribaud win_param.enable = 1; /* Enable the access */
2629b6bcdcbSAlbert Aribaud
2639b6bcdcbSAlbert Aribaud /* Enable DRAM bank */
2649b6bcdcbSAlbert Aribaud switch (i) {
2659b6bcdcbSAlbert Aribaud case 0:
2669b6bcdcbSAlbert Aribaud win_param.attrib = EBAR_DRAM_CS0;
2679b6bcdcbSAlbert Aribaud break;
2689b6bcdcbSAlbert Aribaud case 1:
2699b6bcdcbSAlbert Aribaud win_param.attrib = EBAR_DRAM_CS1;
2709b6bcdcbSAlbert Aribaud break;
2719b6bcdcbSAlbert Aribaud case 2:
2729b6bcdcbSAlbert Aribaud win_param.attrib = EBAR_DRAM_CS2;
2739b6bcdcbSAlbert Aribaud break;
2749b6bcdcbSAlbert Aribaud case 3:
2759b6bcdcbSAlbert Aribaud win_param.attrib = EBAR_DRAM_CS3;
2769b6bcdcbSAlbert Aribaud break;
2779b6bcdcbSAlbert Aribaud default:
2789b6bcdcbSAlbert Aribaud /* invalid bank, disable access */
2799b6bcdcbSAlbert Aribaud win_param.enable = 0;
2809b6bcdcbSAlbert Aribaud win_param.attrib = 0;
2819b6bcdcbSAlbert Aribaud break;
2829b6bcdcbSAlbert Aribaud }
2839b6bcdcbSAlbert Aribaud /* Set the access control for address window(EPAPR) RD/WR */
2849b6bcdcbSAlbert Aribaud set_access_control(regs, &win_param);
2859b6bcdcbSAlbert Aribaud }
2869b6bcdcbSAlbert Aribaud }
2879b6bcdcbSAlbert Aribaud
2889b6bcdcbSAlbert Aribaud /*
2899b6bcdcbSAlbert Aribaud * port_init_mac_tables - Clear all entrance in the UC, SMC and OMC tables
2909b6bcdcbSAlbert Aribaud *
2919b6bcdcbSAlbert Aribaud * Go through all the DA filter tables (Unicast, Special Multicast & Other
2929b6bcdcbSAlbert Aribaud * Multicast) and set each entry to 0.
2939b6bcdcbSAlbert Aribaud */
port_init_mac_tables(struct mvgbe_registers * regs)294d44265adSAlbert Aribaud static void port_init_mac_tables(struct mvgbe_registers *regs)
2959b6bcdcbSAlbert Aribaud {
2969b6bcdcbSAlbert Aribaud int table_index;
2979b6bcdcbSAlbert Aribaud
2989b6bcdcbSAlbert Aribaud /* Clear DA filter unicast table (Ex_dFUT) */
2999b6bcdcbSAlbert Aribaud for (table_index = 0; table_index < 4; ++table_index)
300d44265adSAlbert Aribaud MVGBE_REG_WR(regs->dfut[table_index], 0);
3019b6bcdcbSAlbert Aribaud
3029b6bcdcbSAlbert Aribaud for (table_index = 0; table_index < 64; ++table_index) {
3039b6bcdcbSAlbert Aribaud /* Clear DA filter special multicast table (Ex_dFSMT) */
304d44265adSAlbert Aribaud MVGBE_REG_WR(regs->dfsmt[table_index], 0);
3059b6bcdcbSAlbert Aribaud /* Clear DA filter other multicast table (Ex_dFOMT) */
306d44265adSAlbert Aribaud MVGBE_REG_WR(regs->dfomt[table_index], 0);
3079b6bcdcbSAlbert Aribaud }
3089b6bcdcbSAlbert Aribaud }
3099b6bcdcbSAlbert Aribaud
3109b6bcdcbSAlbert Aribaud /*
3119b6bcdcbSAlbert Aribaud * port_uc_addr - This function Set the port unicast address table
3129b6bcdcbSAlbert Aribaud *
3139b6bcdcbSAlbert Aribaud * This function locates the proper entry in the Unicast table for the
3149b6bcdcbSAlbert Aribaud * specified MAC nibble and sets its properties according to function
3159b6bcdcbSAlbert Aribaud * parameters.
3169b6bcdcbSAlbert Aribaud * This function add/removes MAC addresses from the port unicast address
3179b6bcdcbSAlbert Aribaud * table.
3189b6bcdcbSAlbert Aribaud *
3199b6bcdcbSAlbert Aribaud * @uc_nibble Unicast MAC Address last nibble.
3209b6bcdcbSAlbert Aribaud * @option 0 = Add, 1 = remove address.
3219b6bcdcbSAlbert Aribaud *
3229b6bcdcbSAlbert Aribaud * RETURN: 1 if output succeeded. 0 if option parameter is invalid.
3239b6bcdcbSAlbert Aribaud */
port_uc_addr(struct mvgbe_registers * regs,u8 uc_nibble,int option)324d44265adSAlbert Aribaud static int port_uc_addr(struct mvgbe_registers *regs, u8 uc_nibble,
3259b6bcdcbSAlbert Aribaud int option)
3269b6bcdcbSAlbert Aribaud {
3279b6bcdcbSAlbert Aribaud u32 unicast_reg;
3289b6bcdcbSAlbert Aribaud u32 tbl_offset;
3299b6bcdcbSAlbert Aribaud u32 reg_offset;
3309b6bcdcbSAlbert Aribaud
3319b6bcdcbSAlbert Aribaud /* Locate the Unicast table entry */
3329b6bcdcbSAlbert Aribaud uc_nibble = (0xf & uc_nibble);
3339b6bcdcbSAlbert Aribaud /* Register offset from unicast table base */
3349b6bcdcbSAlbert Aribaud tbl_offset = (uc_nibble / 4);
3359b6bcdcbSAlbert Aribaud /* Entry offset within the above register */
3369b6bcdcbSAlbert Aribaud reg_offset = uc_nibble % 4;
3379b6bcdcbSAlbert Aribaud
3389b6bcdcbSAlbert Aribaud switch (option) {
3399b6bcdcbSAlbert Aribaud case REJECT_MAC_ADDR:
3409b6bcdcbSAlbert Aribaud /*
3419b6bcdcbSAlbert Aribaud * Clear accepts frame bit at specified unicast
3429b6bcdcbSAlbert Aribaud * DA table entry
3439b6bcdcbSAlbert Aribaud */
344d44265adSAlbert Aribaud unicast_reg = MVGBE_REG_RD(regs->dfut[tbl_offset]);
3459b6bcdcbSAlbert Aribaud unicast_reg &= (0xFF << (8 * reg_offset));
346d44265adSAlbert Aribaud MVGBE_REG_WR(regs->dfut[tbl_offset], unicast_reg);
3479b6bcdcbSAlbert Aribaud break;
3489b6bcdcbSAlbert Aribaud case ACCEPT_MAC_ADDR:
3499b6bcdcbSAlbert Aribaud /* Set accepts frame bit at unicast DA filter table entry */
350d44265adSAlbert Aribaud unicast_reg = MVGBE_REG_RD(regs->dfut[tbl_offset]);
3519b6bcdcbSAlbert Aribaud unicast_reg &= (0xFF << (8 * reg_offset));
3529b6bcdcbSAlbert Aribaud unicast_reg |= ((0x01 | (RXUQ << 1)) << (8 * reg_offset));
353d44265adSAlbert Aribaud MVGBE_REG_WR(regs->dfut[tbl_offset], unicast_reg);
3549b6bcdcbSAlbert Aribaud break;
3559b6bcdcbSAlbert Aribaud default:
3569b6bcdcbSAlbert Aribaud return 0;
3579b6bcdcbSAlbert Aribaud }
3589b6bcdcbSAlbert Aribaud return 1;
3599b6bcdcbSAlbert Aribaud }
3609b6bcdcbSAlbert Aribaud
3619b6bcdcbSAlbert Aribaud /*
3629b6bcdcbSAlbert Aribaud * port_uc_addr_set - This function Set the port Unicast address.
3639b6bcdcbSAlbert Aribaud */
port_uc_addr_set(struct mvgbe_registers * regs,u8 * p_addr)364d44265adSAlbert Aribaud static void port_uc_addr_set(struct mvgbe_registers *regs, u8 * p_addr)
3659b6bcdcbSAlbert Aribaud {
3669b6bcdcbSAlbert Aribaud u32 mac_h;
3679b6bcdcbSAlbert Aribaud u32 mac_l;
3689b6bcdcbSAlbert Aribaud
3699b6bcdcbSAlbert Aribaud mac_l = (p_addr[4] << 8) | (p_addr[5]);
3709b6bcdcbSAlbert Aribaud mac_h = (p_addr[0] << 24) | (p_addr[1] << 16) | (p_addr[2] << 8) |
3719b6bcdcbSAlbert Aribaud (p_addr[3] << 0);
3729b6bcdcbSAlbert Aribaud
373d44265adSAlbert Aribaud MVGBE_REG_WR(regs->macal, mac_l);
374d44265adSAlbert Aribaud MVGBE_REG_WR(regs->macah, mac_h);
3759b6bcdcbSAlbert Aribaud
3769b6bcdcbSAlbert Aribaud /* Accept frames of this address */
3779b6bcdcbSAlbert Aribaud port_uc_addr(regs, p_addr[5], ACCEPT_MAC_ADDR);
3789b6bcdcbSAlbert Aribaud }
3799b6bcdcbSAlbert Aribaud
3809b6bcdcbSAlbert Aribaud /*
381d44265adSAlbert Aribaud * mvgbe_init_rx_desc_ring - Curve a Rx chain desc list and buffer in memory.
3829b6bcdcbSAlbert Aribaud */
mvgbe_init_rx_desc_ring(struct mvgbe_device * dmvgbe)383d44265adSAlbert Aribaud static void mvgbe_init_rx_desc_ring(struct mvgbe_device *dmvgbe)
3849b6bcdcbSAlbert Aribaud {
385d44265adSAlbert Aribaud struct mvgbe_rxdesc *p_rx_desc;
3869b6bcdcbSAlbert Aribaud int i;
3879b6bcdcbSAlbert Aribaud
3889b6bcdcbSAlbert Aribaud /* initialize the Rx descriptors ring */
389d44265adSAlbert Aribaud p_rx_desc = dmvgbe->p_rxdesc;
3909b6bcdcbSAlbert Aribaud for (i = 0; i < RINGSZ; i++) {
3919b6bcdcbSAlbert Aribaud p_rx_desc->cmd_sts =
392d44265adSAlbert Aribaud MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_EN_INTERRUPT;
3939b6bcdcbSAlbert Aribaud p_rx_desc->buf_size = PKTSIZE_ALIGN;
3949b6bcdcbSAlbert Aribaud p_rx_desc->byte_cnt = 0;
395d44265adSAlbert Aribaud p_rx_desc->buf_ptr = dmvgbe->p_rxbuf + i * PKTSIZE_ALIGN;
3969b6bcdcbSAlbert Aribaud if (i == (RINGSZ - 1))
397d44265adSAlbert Aribaud p_rx_desc->nxtdesc_p = dmvgbe->p_rxdesc;
3989b6bcdcbSAlbert Aribaud else {
399d44265adSAlbert Aribaud p_rx_desc->nxtdesc_p = (struct mvgbe_rxdesc *)
400d44265adSAlbert Aribaud ((u32) p_rx_desc + MV_RXQ_DESC_ALIGNED_SIZE);
4019b6bcdcbSAlbert Aribaud p_rx_desc = p_rx_desc->nxtdesc_p;
4029b6bcdcbSAlbert Aribaud }
4039b6bcdcbSAlbert Aribaud }
404d44265adSAlbert Aribaud dmvgbe->p_rxdesc_curr = dmvgbe->p_rxdesc;
4059b6bcdcbSAlbert Aribaud }
4069b6bcdcbSAlbert Aribaud
mvgbe_init(struct eth_device * dev)407d44265adSAlbert Aribaud static int mvgbe_init(struct eth_device *dev)
4089b6bcdcbSAlbert Aribaud {
409d44265adSAlbert Aribaud struct mvgbe_device *dmvgbe = to_mvgbe(dev);
410d44265adSAlbert Aribaud struct mvgbe_registers *regs = dmvgbe->regs;
4110611c601SSascha Silbe #if (defined(CONFIG_MII) || defined(CONFIG_CMD_MII)) && \
4120611c601SSascha Silbe !defined(CONFIG_PHYLIB) && \
4130611c601SSascha Silbe defined(CONFIG_SYS_FAULT_ECHO_LINK_DOWN)
4149b6bcdcbSAlbert Aribaud int i;
4159b6bcdcbSAlbert Aribaud #endif
4169b6bcdcbSAlbert Aribaud /* setup RX rings */
417d44265adSAlbert Aribaud mvgbe_init_rx_desc_ring(dmvgbe);
4189b6bcdcbSAlbert Aribaud
4199b6bcdcbSAlbert Aribaud /* Clear the ethernet port interrupts */
420d44265adSAlbert Aribaud MVGBE_REG_WR(regs->ic, 0);
421d44265adSAlbert Aribaud MVGBE_REG_WR(regs->ice, 0);
4229b6bcdcbSAlbert Aribaud /* Unmask RX buffer and TX end interrupt */
423d44265adSAlbert Aribaud MVGBE_REG_WR(regs->pim, INT_CAUSE_UNMASK_ALL);
4249b6bcdcbSAlbert Aribaud /* Unmask phy and link status changes interrupts */
425d44265adSAlbert Aribaud MVGBE_REG_WR(regs->peim, INT_CAUSE_UNMASK_ALL_EXT);
4269b6bcdcbSAlbert Aribaud
4279b6bcdcbSAlbert Aribaud set_dram_access(regs);
4289b6bcdcbSAlbert Aribaud port_init_mac_tables(regs);
429d44265adSAlbert Aribaud port_uc_addr_set(regs, dmvgbe->dev.enetaddr);
4309b6bcdcbSAlbert Aribaud
4319b6bcdcbSAlbert Aribaud /* Assign port configuration and command. */
432d44265adSAlbert Aribaud MVGBE_REG_WR(regs->pxc, PRT_CFG_VAL);
433d44265adSAlbert Aribaud MVGBE_REG_WR(regs->pxcx, PORT_CFG_EXTEND_VALUE);
434d44265adSAlbert Aribaud MVGBE_REG_WR(regs->psc0, PORT_SERIAL_CONTROL_VALUE);
4359b6bcdcbSAlbert Aribaud
4369b6bcdcbSAlbert Aribaud /* Assign port SDMA configuration */
437d44265adSAlbert Aribaud MVGBE_REG_WR(regs->sdc, PORT_SDMA_CFG_VALUE);
438d44265adSAlbert Aribaud MVGBE_REG_WR(regs->tqx[0].qxttbc, QTKNBKT_DEF_VAL);
439d44265adSAlbert Aribaud MVGBE_REG_WR(regs->tqx[0].tqxtbc,
440d44265adSAlbert Aribaud (QMTBS_DEF_VAL << 16) | QTKNRT_DEF_VAL);
4419b6bcdcbSAlbert Aribaud /* Turn off the port/RXUQ bandwidth limitation */
442d44265adSAlbert Aribaud MVGBE_REG_WR(regs->pmtu, 0);
4439b6bcdcbSAlbert Aribaud
4449b6bcdcbSAlbert Aribaud /* Set maximum receive buffer to 9700 bytes */
445d44265adSAlbert Aribaud MVGBE_REG_WR(regs->psc0, MVGBE_MAX_RX_PACKET_9700BYTE
446d44265adSAlbert Aribaud | (MVGBE_REG_RD(regs->psc0) & MRU_MASK));
4479b6bcdcbSAlbert Aribaud
4489b6bcdcbSAlbert Aribaud /* Enable port initially */
449d44265adSAlbert Aribaud MVGBE_REG_BITS_SET(regs->psc0, MVGBE_SERIAL_PORT_EN);
4509b6bcdcbSAlbert Aribaud
4519b6bcdcbSAlbert Aribaud /*
4529b6bcdcbSAlbert Aribaud * Set ethernet MTU for leaky bucket mechanism to 0 - this will
4539b6bcdcbSAlbert Aribaud * disable the leaky bucket mechanism .
4549b6bcdcbSAlbert Aribaud */
455d44265adSAlbert Aribaud MVGBE_REG_WR(regs->pmtu, 0);
4569b6bcdcbSAlbert Aribaud
4579b6bcdcbSAlbert Aribaud /* Assignment of Rx CRDB of given RXUQ */
458d44265adSAlbert Aribaud MVGBE_REG_WR(regs->rxcdp[RXUQ], (u32) dmvgbe->p_rxdesc_curr);
4599b6bcdcbSAlbert Aribaud /* ensure previous write is done before enabling Rx DMA */
4609b6bcdcbSAlbert Aribaud isb();
4619b6bcdcbSAlbert Aribaud /* Enable port Rx. */
462d44265adSAlbert Aribaud MVGBE_REG_WR(regs->rqc, (1 << RXUQ));
4639b6bcdcbSAlbert Aribaud
464cd3ca3ffSSebastian Hesselbarth #if (defined(CONFIG_MII) || defined(CONFIG_CMD_MII)) && \
465cd3ca3ffSSebastian Hesselbarth !defined(CONFIG_PHYLIB) && \
466cd3ca3ffSSebastian Hesselbarth defined(CONFIG_SYS_FAULT_ECHO_LINK_DOWN)
4679b6bcdcbSAlbert Aribaud /* Wait up to 5s for the link status */
4689b6bcdcbSAlbert Aribaud for (i = 0; i < 5; i++) {
4699b6bcdcbSAlbert Aribaud u16 phyadr;
4709b6bcdcbSAlbert Aribaud
471d44265adSAlbert Aribaud miiphy_read(dev->name, MV_PHY_ADR_REQUEST,
472d44265adSAlbert Aribaud MV_PHY_ADR_REQUEST, &phyadr);
4739b6bcdcbSAlbert Aribaud /* Return if we get link up */
4749b6bcdcbSAlbert Aribaud if (miiphy_link(dev->name, phyadr))
4759b6bcdcbSAlbert Aribaud return 0;
4769b6bcdcbSAlbert Aribaud udelay(1000000);
4779b6bcdcbSAlbert Aribaud }
4789b6bcdcbSAlbert Aribaud
4799b6bcdcbSAlbert Aribaud printf("No link on %s\n", dev->name);
4809b6bcdcbSAlbert Aribaud return -1;
4819b6bcdcbSAlbert Aribaud #endif
4829b6bcdcbSAlbert Aribaud return 0;
4839b6bcdcbSAlbert Aribaud }
4849b6bcdcbSAlbert Aribaud
mvgbe_halt(struct eth_device * dev)485d44265adSAlbert Aribaud static int mvgbe_halt(struct eth_device *dev)
4869b6bcdcbSAlbert Aribaud {
487d44265adSAlbert Aribaud struct mvgbe_device *dmvgbe = to_mvgbe(dev);
488d44265adSAlbert Aribaud struct mvgbe_registers *regs = dmvgbe->regs;
4899b6bcdcbSAlbert Aribaud
4909b6bcdcbSAlbert Aribaud /* Disable all gigE address decoder */
491d44265adSAlbert Aribaud MVGBE_REG_WR(regs->bare, 0x3f);
4929b6bcdcbSAlbert Aribaud
4939b6bcdcbSAlbert Aribaud stop_queue(®s->tqc);
4949b6bcdcbSAlbert Aribaud stop_queue(®s->rqc);
4959b6bcdcbSAlbert Aribaud
4969b6bcdcbSAlbert Aribaud /* Disable port */
497d44265adSAlbert Aribaud MVGBE_REG_BITS_RESET(regs->psc0, MVGBE_SERIAL_PORT_EN);
4989b6bcdcbSAlbert Aribaud /* Set port is not reset */
499d44265adSAlbert Aribaud MVGBE_REG_BITS_RESET(regs->psc1, 1 << 4);
5009b6bcdcbSAlbert Aribaud #ifdef CONFIG_SYS_MII_MODE
5019b6bcdcbSAlbert Aribaud /* Set MMI interface up */
502d44265adSAlbert Aribaud MVGBE_REG_BITS_RESET(regs->psc1, 1 << 3);
5039b6bcdcbSAlbert Aribaud #endif
5049b6bcdcbSAlbert Aribaud /* Disable & mask ethernet port interrupts */
505d44265adSAlbert Aribaud MVGBE_REG_WR(regs->ic, 0);
506d44265adSAlbert Aribaud MVGBE_REG_WR(regs->ice, 0);
507d44265adSAlbert Aribaud MVGBE_REG_WR(regs->pim, 0);
508d44265adSAlbert Aribaud MVGBE_REG_WR(regs->peim, 0);
5099b6bcdcbSAlbert Aribaud
5109b6bcdcbSAlbert Aribaud return 0;
5119b6bcdcbSAlbert Aribaud }
5129b6bcdcbSAlbert Aribaud
mvgbe_write_hwaddr(struct eth_device * dev)513d44265adSAlbert Aribaud static int mvgbe_write_hwaddr(struct eth_device *dev)
5149b6bcdcbSAlbert Aribaud {
515d44265adSAlbert Aribaud struct mvgbe_device *dmvgbe = to_mvgbe(dev);
516d44265adSAlbert Aribaud struct mvgbe_registers *regs = dmvgbe->regs;
5179b6bcdcbSAlbert Aribaud
5189b6bcdcbSAlbert Aribaud /* Programs net device MAC address after initialization */
519d44265adSAlbert Aribaud port_uc_addr_set(regs, dmvgbe->dev.enetaddr);
5209b6bcdcbSAlbert Aribaud return 0;
5219b6bcdcbSAlbert Aribaud }
5229b6bcdcbSAlbert Aribaud
mvgbe_send(struct eth_device * dev,void * dataptr,int datasize)52310cbe3b6SJoe Hershberger static int mvgbe_send(struct eth_device *dev, void *dataptr, int datasize)
5249b6bcdcbSAlbert Aribaud {
525d44265adSAlbert Aribaud struct mvgbe_device *dmvgbe = to_mvgbe(dev);
526d44265adSAlbert Aribaud struct mvgbe_registers *regs = dmvgbe->regs;
527d44265adSAlbert Aribaud struct mvgbe_txdesc *p_txdesc = dmvgbe->p_txdesc;
5289b6bcdcbSAlbert Aribaud void *p = (void *)dataptr;
5299b6bcdcbSAlbert Aribaud u32 cmd_sts;
530e6e556c1SAnatolij Gustschin u32 txuq0_reg_addr;
5319b6bcdcbSAlbert Aribaud
5329b6bcdcbSAlbert Aribaud /* Copy buffer if it's misaligned */
5339b6bcdcbSAlbert Aribaud if ((u32) dataptr & 0x07) {
5349b6bcdcbSAlbert Aribaud if (datasize > PKTSIZE_ALIGN) {
5359b6bcdcbSAlbert Aribaud printf("Non-aligned data too large (%d)\n",
5369b6bcdcbSAlbert Aribaud datasize);
5379b6bcdcbSAlbert Aribaud return -1;
5389b6bcdcbSAlbert Aribaud }
5399b6bcdcbSAlbert Aribaud
540d44265adSAlbert Aribaud memcpy(dmvgbe->p_aligned_txbuf, p, datasize);
541d44265adSAlbert Aribaud p = dmvgbe->p_aligned_txbuf;
5429b6bcdcbSAlbert Aribaud }
5439b6bcdcbSAlbert Aribaud
544d44265adSAlbert Aribaud p_txdesc->cmd_sts = MVGBE_ZERO_PADDING | MVGBE_GEN_CRC;
545d44265adSAlbert Aribaud p_txdesc->cmd_sts |= MVGBE_TX_FIRST_DESC | MVGBE_TX_LAST_DESC;
546d44265adSAlbert Aribaud p_txdesc->cmd_sts |= MVGBE_BUFFER_OWNED_BY_DMA;
547d44265adSAlbert Aribaud p_txdesc->cmd_sts |= MVGBE_TX_EN_INTERRUPT;
5489b6bcdcbSAlbert Aribaud p_txdesc->buf_ptr = (u8 *) p;
5499b6bcdcbSAlbert Aribaud p_txdesc->byte_cnt = datasize;
5509b6bcdcbSAlbert Aribaud
5519b6bcdcbSAlbert Aribaud /* Set this tc desc as zeroth TXUQ */
552e6e556c1SAnatolij Gustschin txuq0_reg_addr = (u32)®s->tcqdp[TXUQ];
553e6e556c1SAnatolij Gustschin writel((u32) p_txdesc, txuq0_reg_addr);
5549b6bcdcbSAlbert Aribaud
5559b6bcdcbSAlbert Aribaud /* ensure tx desc writes above are performed before we start Tx DMA */
5569b6bcdcbSAlbert Aribaud isb();
5579b6bcdcbSAlbert Aribaud
5589b6bcdcbSAlbert Aribaud /* Apply send command using zeroth TXUQ */
559d44265adSAlbert Aribaud MVGBE_REG_WR(regs->tqc, (1 << TXUQ));
5609b6bcdcbSAlbert Aribaud
5619b6bcdcbSAlbert Aribaud /*
5629b6bcdcbSAlbert Aribaud * wait for packet xmit completion
5639b6bcdcbSAlbert Aribaud */
5649b6bcdcbSAlbert Aribaud cmd_sts = readl(&p_txdesc->cmd_sts);
565d44265adSAlbert Aribaud while (cmd_sts & MVGBE_BUFFER_OWNED_BY_DMA) {
5669b6bcdcbSAlbert Aribaud /* return fail if error is detected */
567d44265adSAlbert Aribaud if ((cmd_sts & (MVGBE_ERROR_SUMMARY | MVGBE_TX_LAST_FRAME)) ==
568d44265adSAlbert Aribaud (MVGBE_ERROR_SUMMARY | MVGBE_TX_LAST_FRAME) &&
569d44265adSAlbert Aribaud cmd_sts & (MVGBE_UR_ERROR | MVGBE_RL_ERROR)) {
5701fd92db8SJoe Hershberger printf("Err..(%s) in xmit packet\n", __func__);
5719b6bcdcbSAlbert Aribaud return -1;
5729b6bcdcbSAlbert Aribaud }
5739b6bcdcbSAlbert Aribaud cmd_sts = readl(&p_txdesc->cmd_sts);
5749b6bcdcbSAlbert Aribaud };
5759b6bcdcbSAlbert Aribaud return 0;
5769b6bcdcbSAlbert Aribaud }
5779b6bcdcbSAlbert Aribaud
mvgbe_recv(struct eth_device * dev)578d44265adSAlbert Aribaud static int mvgbe_recv(struct eth_device *dev)
5799b6bcdcbSAlbert Aribaud {
580d44265adSAlbert Aribaud struct mvgbe_device *dmvgbe = to_mvgbe(dev);
581d44265adSAlbert Aribaud struct mvgbe_rxdesc *p_rxdesc_curr = dmvgbe->p_rxdesc_curr;
5829b6bcdcbSAlbert Aribaud u32 cmd_sts;
5839b6bcdcbSAlbert Aribaud u32 timeout = 0;
584e6e556c1SAnatolij Gustschin u32 rxdesc_curr_addr;
5859b6bcdcbSAlbert Aribaud
5869b6bcdcbSAlbert Aribaud /* wait untill rx packet available or timeout */
5879b6bcdcbSAlbert Aribaud do {
588d44265adSAlbert Aribaud if (timeout < MVGBE_PHY_SMI_TIMEOUT)
5899b6bcdcbSAlbert Aribaud timeout++;
5909b6bcdcbSAlbert Aribaud else {
5911fd92db8SJoe Hershberger debug("%s time out...\n", __func__);
5929b6bcdcbSAlbert Aribaud return -1;
5939b6bcdcbSAlbert Aribaud }
594d44265adSAlbert Aribaud } while (readl(&p_rxdesc_curr->cmd_sts) & MVGBE_BUFFER_OWNED_BY_DMA);
5959b6bcdcbSAlbert Aribaud
5969b6bcdcbSAlbert Aribaud if (p_rxdesc_curr->byte_cnt != 0) {
5979b6bcdcbSAlbert Aribaud debug("%s: Received %d byte Packet @ 0x%x (cmd_sts= %08x)\n",
5981fd92db8SJoe Hershberger __func__, (u32) p_rxdesc_curr->byte_cnt,
5999b6bcdcbSAlbert Aribaud (u32) p_rxdesc_curr->buf_ptr,
6009b6bcdcbSAlbert Aribaud (u32) p_rxdesc_curr->cmd_sts);
6019b6bcdcbSAlbert Aribaud }
6029b6bcdcbSAlbert Aribaud
6039b6bcdcbSAlbert Aribaud /*
6049b6bcdcbSAlbert Aribaud * In case received a packet without first/last bits on
6059b6bcdcbSAlbert Aribaud * OR the error summary bit is on,
6069b6bcdcbSAlbert Aribaud * the packets needs to be dropeed.
6079b6bcdcbSAlbert Aribaud */
6089b6bcdcbSAlbert Aribaud cmd_sts = readl(&p_rxdesc_curr->cmd_sts);
6099b6bcdcbSAlbert Aribaud
6109b6bcdcbSAlbert Aribaud if ((cmd_sts &
611d44265adSAlbert Aribaud (MVGBE_RX_FIRST_DESC | MVGBE_RX_LAST_DESC))
612d44265adSAlbert Aribaud != (MVGBE_RX_FIRST_DESC | MVGBE_RX_LAST_DESC)) {
6139b6bcdcbSAlbert Aribaud
6149b6bcdcbSAlbert Aribaud printf("Err..(%s) Dropping packet spread on"
6151fd92db8SJoe Hershberger " multiple descriptors\n", __func__);
6169b6bcdcbSAlbert Aribaud
617d44265adSAlbert Aribaud } else if (cmd_sts & MVGBE_ERROR_SUMMARY) {
6189b6bcdcbSAlbert Aribaud
6199b6bcdcbSAlbert Aribaud printf("Err..(%s) Dropping packet with errors\n",
6201fd92db8SJoe Hershberger __func__);
6219b6bcdcbSAlbert Aribaud
6229b6bcdcbSAlbert Aribaud } else {
6239b6bcdcbSAlbert Aribaud /* !!! call higher layer processing */
6249b6bcdcbSAlbert Aribaud debug("%s: Sending Received packet to"
6251fd92db8SJoe Hershberger " upper layer (net_process_received_packet)\n",
6261fd92db8SJoe Hershberger __func__);
6279b6bcdcbSAlbert Aribaud
6289b6bcdcbSAlbert Aribaud /* let the upper layer handle the packet */
6291fd92db8SJoe Hershberger net_process_received_packet((p_rxdesc_curr->buf_ptr +
6301fd92db8SJoe Hershberger RX_BUF_OFFSET),
6311fd92db8SJoe Hershberger (int)(p_rxdesc_curr->byte_cnt -
6321fd92db8SJoe Hershberger RX_BUF_OFFSET));
6339b6bcdcbSAlbert Aribaud }
6349b6bcdcbSAlbert Aribaud /*
6359b6bcdcbSAlbert Aribaud * free these descriptors and point next in the ring
6369b6bcdcbSAlbert Aribaud */
6379b6bcdcbSAlbert Aribaud p_rxdesc_curr->cmd_sts =
638d44265adSAlbert Aribaud MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_EN_INTERRUPT;
6399b6bcdcbSAlbert Aribaud p_rxdesc_curr->buf_size = PKTSIZE_ALIGN;
6409b6bcdcbSAlbert Aribaud p_rxdesc_curr->byte_cnt = 0;
6419b6bcdcbSAlbert Aribaud
642e6e556c1SAnatolij Gustschin rxdesc_curr_addr = (u32)&dmvgbe->p_rxdesc_curr;
643e6e556c1SAnatolij Gustschin writel((unsigned)p_rxdesc_curr->nxtdesc_p, rxdesc_curr_addr);
6449b6bcdcbSAlbert Aribaud
6459b6bcdcbSAlbert Aribaud return 0;
6469b6bcdcbSAlbert Aribaud }
6479b6bcdcbSAlbert Aribaud
648cd3ca3ffSSebastian Hesselbarth #if defined(CONFIG_PHYLIB)
mvgbe_phylib_init(struct eth_device * dev,int phyid)649cd3ca3ffSSebastian Hesselbarth int mvgbe_phylib_init(struct eth_device *dev, int phyid)
650cd3ca3ffSSebastian Hesselbarth {
651cd3ca3ffSSebastian Hesselbarth struct mii_dev *bus;
652cd3ca3ffSSebastian Hesselbarth struct phy_device *phydev;
653cd3ca3ffSSebastian Hesselbarth int ret;
654cd3ca3ffSSebastian Hesselbarth
655cd3ca3ffSSebastian Hesselbarth bus = mdio_alloc();
656cd3ca3ffSSebastian Hesselbarth if (!bus) {
657cd3ca3ffSSebastian Hesselbarth printf("mdio_alloc failed\n");
658cd3ca3ffSSebastian Hesselbarth return -ENOMEM;
659cd3ca3ffSSebastian Hesselbarth }
660*6ecf9e21SChris Packham bus->read = smi_reg_read;
661*6ecf9e21SChris Packham bus->write = smi_reg_write;
662192bc694SBen Whitten strcpy(bus->name, dev->name);
663cd3ca3ffSSebastian Hesselbarth
664cd3ca3ffSSebastian Hesselbarth ret = mdio_register(bus);
665cd3ca3ffSSebastian Hesselbarth if (ret) {
666cd3ca3ffSSebastian Hesselbarth printf("mdio_register failed\n");
667cd3ca3ffSSebastian Hesselbarth free(bus);
668cd3ca3ffSSebastian Hesselbarth return -ENOMEM;
669cd3ca3ffSSebastian Hesselbarth }
670cd3ca3ffSSebastian Hesselbarth
671cd3ca3ffSSebastian Hesselbarth /* Set phy address of the port */
672*6ecf9e21SChris Packham smi_reg_write(bus, MV_PHY_ADR_REQUEST, 0, MV_PHY_ADR_REQUEST, phyid);
673cd3ca3ffSSebastian Hesselbarth
674cd3ca3ffSSebastian Hesselbarth phydev = phy_connect(bus, phyid, dev, PHY_INTERFACE_MODE_RGMII);
675cd3ca3ffSSebastian Hesselbarth if (!phydev) {
676cd3ca3ffSSebastian Hesselbarth printf("phy_connect failed\n");
677cd3ca3ffSSebastian Hesselbarth return -ENODEV;
678cd3ca3ffSSebastian Hesselbarth }
679cd3ca3ffSSebastian Hesselbarth
680cd3ca3ffSSebastian Hesselbarth phy_config(phydev);
681cd3ca3ffSSebastian Hesselbarth phy_startup(phydev);
682cd3ca3ffSSebastian Hesselbarth
683cd3ca3ffSSebastian Hesselbarth return 0;
684cd3ca3ffSSebastian Hesselbarth }
685cd3ca3ffSSebastian Hesselbarth #endif
686cd3ca3ffSSebastian Hesselbarth
mvgbe_initialize(bd_t * bis)687d44265adSAlbert Aribaud int mvgbe_initialize(bd_t *bis)
6889b6bcdcbSAlbert Aribaud {
689d44265adSAlbert Aribaud struct mvgbe_device *dmvgbe;
6909b6bcdcbSAlbert Aribaud struct eth_device *dev;
6919b6bcdcbSAlbert Aribaud int devnum;
692d44265adSAlbert Aribaud u8 used_ports[MAX_MVGBE_DEVS] = CONFIG_MVGBE_PORTS;
6939b6bcdcbSAlbert Aribaud
694d44265adSAlbert Aribaud for (devnum = 0; devnum < MAX_MVGBE_DEVS; devnum++) {
6959b6bcdcbSAlbert Aribaud /*skip if port is configured not to use */
6969b6bcdcbSAlbert Aribaud if (used_ports[devnum] == 0)
6979b6bcdcbSAlbert Aribaud continue;
6989b6bcdcbSAlbert Aribaud
699d44265adSAlbert Aribaud dmvgbe = malloc(sizeof(struct mvgbe_device));
700d44265adSAlbert Aribaud
701d44265adSAlbert Aribaud if (!dmvgbe)
7029b6bcdcbSAlbert Aribaud goto error1;
7039b6bcdcbSAlbert Aribaud
704d44265adSAlbert Aribaud memset(dmvgbe, 0, sizeof(struct mvgbe_device));
7059b6bcdcbSAlbert Aribaud
706d44265adSAlbert Aribaud dmvgbe->p_rxdesc =
707d44265adSAlbert Aribaud (struct mvgbe_rxdesc *)memalign(PKTALIGN,
708d44265adSAlbert Aribaud MV_RXQ_DESC_ALIGNED_SIZE*RINGSZ + 1);
709d44265adSAlbert Aribaud
710d44265adSAlbert Aribaud if (!dmvgbe->p_rxdesc)
7119b6bcdcbSAlbert Aribaud goto error2;
7129b6bcdcbSAlbert Aribaud
713d44265adSAlbert Aribaud dmvgbe->p_rxbuf = (u8 *) memalign(PKTALIGN,
714d44265adSAlbert Aribaud RINGSZ*PKTSIZE_ALIGN + 1);
715d44265adSAlbert Aribaud
716d44265adSAlbert Aribaud if (!dmvgbe->p_rxbuf)
7179b6bcdcbSAlbert Aribaud goto error3;
7189b6bcdcbSAlbert Aribaud
719d44265adSAlbert Aribaud dmvgbe->p_aligned_txbuf = memalign(8, PKTSIZE_ALIGN);
720d44265adSAlbert Aribaud
721d44265adSAlbert Aribaud if (!dmvgbe->p_aligned_txbuf)
7229b6bcdcbSAlbert Aribaud goto error4;
7239b6bcdcbSAlbert Aribaud
724d44265adSAlbert Aribaud dmvgbe->p_txdesc = (struct mvgbe_txdesc *) memalign(
725d44265adSAlbert Aribaud PKTALIGN, sizeof(struct mvgbe_txdesc) + 1);
726d44265adSAlbert Aribaud
727d44265adSAlbert Aribaud if (!dmvgbe->p_txdesc) {
728d44265adSAlbert Aribaud free(dmvgbe->p_aligned_txbuf);
7299b6bcdcbSAlbert Aribaud error4:
730d44265adSAlbert Aribaud free(dmvgbe->p_rxbuf);
7319b6bcdcbSAlbert Aribaud error3:
732d44265adSAlbert Aribaud free(dmvgbe->p_rxdesc);
7339b6bcdcbSAlbert Aribaud error2:
734d44265adSAlbert Aribaud free(dmvgbe);
7359b6bcdcbSAlbert Aribaud error1:
7369b6bcdcbSAlbert Aribaud printf("Err.. %s Failed to allocate memory\n",
7371fd92db8SJoe Hershberger __func__);
7389b6bcdcbSAlbert Aribaud return -1;
7399b6bcdcbSAlbert Aribaud }
7409b6bcdcbSAlbert Aribaud
741d44265adSAlbert Aribaud dev = &dmvgbe->dev;
7429b6bcdcbSAlbert Aribaud
743f6add132SMike Frysinger /* must be less than sizeof(dev->name) */
7449b6bcdcbSAlbert Aribaud sprintf(dev->name, "egiga%d", devnum);
7459b6bcdcbSAlbert Aribaud
7469b6bcdcbSAlbert Aribaud switch (devnum) {
7479b6bcdcbSAlbert Aribaud case 0:
748d44265adSAlbert Aribaud dmvgbe->regs = (void *)MVGBE0_BASE;
7499b6bcdcbSAlbert Aribaud break;
750d44265adSAlbert Aribaud #if defined(MVGBE1_BASE)
7519b6bcdcbSAlbert Aribaud case 1:
752d44265adSAlbert Aribaud dmvgbe->regs = (void *)MVGBE1_BASE;
7539b6bcdcbSAlbert Aribaud break;
754d44265adSAlbert Aribaud #endif
7559b6bcdcbSAlbert Aribaud default: /* this should never happen */
7569b6bcdcbSAlbert Aribaud printf("Err..(%s) Invalid device number %d\n",
7571fd92db8SJoe Hershberger __func__, devnum);
7589b6bcdcbSAlbert Aribaud return -1;
7599b6bcdcbSAlbert Aribaud }
7609b6bcdcbSAlbert Aribaud
761d44265adSAlbert Aribaud dev->init = (void *)mvgbe_init;
762d44265adSAlbert Aribaud dev->halt = (void *)mvgbe_halt;
763d44265adSAlbert Aribaud dev->send = (void *)mvgbe_send;
764d44265adSAlbert Aribaud dev->recv = (void *)mvgbe_recv;
765d44265adSAlbert Aribaud dev->write_hwaddr = (void *)mvgbe_write_hwaddr;
7669b6bcdcbSAlbert Aribaud
7679b6bcdcbSAlbert Aribaud eth_register(dev);
7689b6bcdcbSAlbert Aribaud
769cd3ca3ffSSebastian Hesselbarth #if defined(CONFIG_PHYLIB)
770cd3ca3ffSSebastian Hesselbarth mvgbe_phylib_init(dev, PHY_BASE_ADR + devnum);
771cd3ca3ffSSebastian Hesselbarth #elif defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
7725a49f174SJoe Hershberger int retval;
7735a49f174SJoe Hershberger struct mii_dev *mdiodev = mdio_alloc();
7745a49f174SJoe Hershberger if (!mdiodev)
7755a49f174SJoe Hershberger return -ENOMEM;
7765a49f174SJoe Hershberger strncpy(mdiodev->name, dev->name, MDIO_NAME_LEN);
7775a49f174SJoe Hershberger mdiodev->read = smi_reg_read;
7785a49f174SJoe Hershberger mdiodev->write = smi_reg_write;
7795a49f174SJoe Hershberger
7805a49f174SJoe Hershberger retval = mdio_register(mdiodev);
7815a49f174SJoe Hershberger if (retval < 0)
7825a49f174SJoe Hershberger return retval;
7839b6bcdcbSAlbert Aribaud /* Set phy address of the port */
784d44265adSAlbert Aribaud miiphy_write(dev->name, MV_PHY_ADR_REQUEST,
785d44265adSAlbert Aribaud MV_PHY_ADR_REQUEST, PHY_BASE_ADR + devnum);
7869b6bcdcbSAlbert Aribaud #endif
7879b6bcdcbSAlbert Aribaud }
7889b6bcdcbSAlbert Aribaud return 0;
7899b6bcdcbSAlbert Aribaud }
790