xref: /rk3399_rockchip-uboot/drivers/net/mcfmii.c (revision 33f684d6d512992ed1ae37ec46e76bdeb0773bac)
154bdcc9fSTsiChung Liew /*
254bdcc9fSTsiChung Liew  * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
354bdcc9fSTsiChung Liew  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
454bdcc9fSTsiChung Liew  *
554bdcc9fSTsiChung Liew  * See file CREDITS for list of people who contributed to this
654bdcc9fSTsiChung Liew  * project.
754bdcc9fSTsiChung Liew  *
854bdcc9fSTsiChung Liew  * This program is free software; you can redistribute it and/or
954bdcc9fSTsiChung Liew  * modify it under the terms of the GNU General Public License as
1054bdcc9fSTsiChung Liew  * published by the Free Software Foundation; either version 2 of
1154bdcc9fSTsiChung Liew  * the License, or (at your option) any later version.
1254bdcc9fSTsiChung Liew  *
1354bdcc9fSTsiChung Liew  * This program is distributed in the hope that it will be useful,
1454bdcc9fSTsiChung Liew  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1554bdcc9fSTsiChung Liew  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1654bdcc9fSTsiChung Liew  * GNU General Public License for more details.
1754bdcc9fSTsiChung Liew  *
1854bdcc9fSTsiChung Liew  * You should have received a copy of the GNU General Public License
1954bdcc9fSTsiChung Liew  * along with this program; if not, write to the Free Software
2054bdcc9fSTsiChung Liew  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2154bdcc9fSTsiChung Liew  * MA 02111-1307 USA
2254bdcc9fSTsiChung Liew  */
2354bdcc9fSTsiChung Liew 
2454bdcc9fSTsiChung Liew #include <common.h>
2554bdcc9fSTsiChung Liew #include <config.h>
2654bdcc9fSTsiChung Liew #include <net.h>
2754bdcc9fSTsiChung Liew #include <netdev.h>
2854bdcc9fSTsiChung Liew 
2954bdcc9fSTsiChung Liew #ifdef CONFIG_MCF547x_8x
3054bdcc9fSTsiChung Liew #include <asm/fsl_mcdmafec.h>
3154bdcc9fSTsiChung Liew #else
3254bdcc9fSTsiChung Liew #include <asm/fec.h>
3354bdcc9fSTsiChung Liew #endif
3454bdcc9fSTsiChung Liew #include <asm/immap.h>
3554bdcc9fSTsiChung Liew 
3654bdcc9fSTsiChung Liew DECLARE_GLOBAL_DATA_PTR;
3754bdcc9fSTsiChung Liew 
3854bdcc9fSTsiChung Liew #if defined(CONFIG_CMD_NET) && defined(CONFIG_NET_MULTI)
3954bdcc9fSTsiChung Liew #undef MII_DEBUG
4054bdcc9fSTsiChung Liew #undef ET_DEBUG
4154bdcc9fSTsiChung Liew 
4254bdcc9fSTsiChung Liew /*extern int fecpin_setclear(struct eth_device *dev, int setclear);*/
4354bdcc9fSTsiChung Liew 
4454bdcc9fSTsiChung Liew #if defined(CONFIG_SYS_DISCOVER_PHY) || defined(CONFIG_CMD_MII)
4554bdcc9fSTsiChung Liew #include <miiphy.h>
4654bdcc9fSTsiChung Liew 
4754bdcc9fSTsiChung Liew /* Make MII read/write commands for the FEC. */
4854bdcc9fSTsiChung Liew #define mk_mii_read(ADDR, REG)		(0x60020000 | ((ADDR << 23) | \
4954bdcc9fSTsiChung Liew 					 (REG & 0x1f) << 18))
5054bdcc9fSTsiChung Liew #define mk_mii_write(ADDR, REG, VAL)	(0x50020000 | ((ADDR << 23) | \
5154bdcc9fSTsiChung Liew 					 (REG & 0x1f) << 18) | (VAL & 0xffff))
5254bdcc9fSTsiChung Liew 
5354bdcc9fSTsiChung Liew #ifndef CONFIG_SYS_UNSPEC_PHYID
5454bdcc9fSTsiChung Liew #	define CONFIG_SYS_UNSPEC_PHYID		0
5554bdcc9fSTsiChung Liew #endif
5654bdcc9fSTsiChung Liew #ifndef CONFIG_SYS_UNSPEC_STRID
5754bdcc9fSTsiChung Liew #	define CONFIG_SYS_UNSPEC_STRID		0
5854bdcc9fSTsiChung Liew #endif
5954bdcc9fSTsiChung Liew 
6054bdcc9fSTsiChung Liew #ifdef CONFIG_MCF547x_8x
6154bdcc9fSTsiChung Liew typedef struct fec_info_dma FEC_INFO_T;
6254bdcc9fSTsiChung Liew #define FEC_T fecdma_t
6354bdcc9fSTsiChung Liew #else
6454bdcc9fSTsiChung Liew typedef struct fec_info_s FEC_INFO_T;
6554bdcc9fSTsiChung Liew #define FEC_T fec_t
6654bdcc9fSTsiChung Liew #endif
6754bdcc9fSTsiChung Liew 
6854bdcc9fSTsiChung Liew typedef struct phy_info_struct {
6954bdcc9fSTsiChung Liew 	u32 phyid;
7054bdcc9fSTsiChung Liew 	char *strid;
7154bdcc9fSTsiChung Liew } phy_info_t;
7254bdcc9fSTsiChung Liew 
7354bdcc9fSTsiChung Liew phy_info_t phyinfo[] = {
7454bdcc9fSTsiChung Liew 	{0x0022561B, "AMD79C784VC"},	/* AMD 79C784VC */
7554bdcc9fSTsiChung Liew 	{0x00406322, "BCM5222"},	/* Broadcom 5222 */
7654bdcc9fSTsiChung Liew 	{0x02a80150, "Intel82555"},	/* Intel 82555 */
7754bdcc9fSTsiChung Liew 	{0x0016f870, "LSI80225"},	/* LSI 80225 */
7854bdcc9fSTsiChung Liew 	{0x0016f880, "LSI80225/B"},	/* LSI 80225/B */
7954bdcc9fSTsiChung Liew 	{0x78100000, "LXT970"},		/* LXT970 */
8054bdcc9fSTsiChung Liew 	{0x001378e0, "LXT971"},		/* LXT971 and 972 */
8154bdcc9fSTsiChung Liew 	{0x00221619, "KS8721BL"},	/* Micrel KS8721BL/SL */
8254bdcc9fSTsiChung Liew 	{0x00221512, "KSZ8041NL"},	/* Micrel KSZ8041NL */
8354bdcc9fSTsiChung Liew 	{0x20005CE1, "N83640"},		/* National 83640 */
8454bdcc9fSTsiChung Liew 	{0x20005C90, "N83848"},		/* National 83848 */
8554bdcc9fSTsiChung Liew 	{0x20005CA2, "N83849"},		/* National 83849 */
8654bdcc9fSTsiChung Liew 	{0x01814400, "QS6612"},		/* QS6612 */
8754bdcc9fSTsiChung Liew #if defined(CONFIG_SYS_UNSPEC_PHYID) && defined(CONFIG_SYS_UNSPEC_STRID)
8854bdcc9fSTsiChung Liew 	{CONFIG_SYS_UNSPEC_PHYID, CONFIG_SYS_UNSPEC_STRID},
8954bdcc9fSTsiChung Liew #endif
9054bdcc9fSTsiChung Liew 	{0, 0}
9154bdcc9fSTsiChung Liew };
9254bdcc9fSTsiChung Liew 
9354bdcc9fSTsiChung Liew /*
9454bdcc9fSTsiChung Liew  * mii_init -- Initialize the MII for MII command without ethernet
9554bdcc9fSTsiChung Liew  * This function is a subset of eth_init
9654bdcc9fSTsiChung Liew  */
9754bdcc9fSTsiChung Liew void mii_reset(FEC_INFO_T *info)
9854bdcc9fSTsiChung Liew {
9954bdcc9fSTsiChung Liew 	volatile FEC_T *fecp = (FEC_T *) (info->miibase);
10054bdcc9fSTsiChung Liew 	int i;
10154bdcc9fSTsiChung Liew 
10254bdcc9fSTsiChung Liew 	fecp->ecr = FEC_ECR_RESET;
10354bdcc9fSTsiChung Liew 
10454bdcc9fSTsiChung Liew 	for (i = 0; (fecp->ecr & FEC_ECR_RESET) && (i < FEC_RESET_DELAY); ++i) {
10554bdcc9fSTsiChung Liew 		udelay(1);
10654bdcc9fSTsiChung Liew 	}
10754bdcc9fSTsiChung Liew 	if (i == FEC_RESET_DELAY)
10854bdcc9fSTsiChung Liew 		printf("FEC_RESET_DELAY timeout\n");
10954bdcc9fSTsiChung Liew }
11054bdcc9fSTsiChung Liew 
11154bdcc9fSTsiChung Liew /* send command to phy using mii, wait for result */
11254bdcc9fSTsiChung Liew uint mii_send(uint mii_cmd)
11354bdcc9fSTsiChung Liew {
11454bdcc9fSTsiChung Liew 	FEC_INFO_T *info;
11554bdcc9fSTsiChung Liew 	volatile FEC_T *ep;
11654bdcc9fSTsiChung Liew 	struct eth_device *dev;
11754bdcc9fSTsiChung Liew 	uint mii_reply;
11854bdcc9fSTsiChung Liew 	int j = 0;
11954bdcc9fSTsiChung Liew 
12054bdcc9fSTsiChung Liew 	/* retrieve from register structure */
12154bdcc9fSTsiChung Liew 	dev = eth_get_dev();
12254bdcc9fSTsiChung Liew 	info = dev->priv;
12354bdcc9fSTsiChung Liew 
12454bdcc9fSTsiChung Liew 	ep = (FEC_T *) info->miibase;
12554bdcc9fSTsiChung Liew 
12654bdcc9fSTsiChung Liew 	ep->mmfr = mii_cmd;	/* command to phy */
12754bdcc9fSTsiChung Liew 
12854bdcc9fSTsiChung Liew 	/* wait for mii complete */
12954bdcc9fSTsiChung Liew 	while (!(ep->eir & FEC_EIR_MII) && (j < MCFFEC_TOUT_LOOP)) {
13054bdcc9fSTsiChung Liew 		udelay(1);
13154bdcc9fSTsiChung Liew 		j++;
13254bdcc9fSTsiChung Liew 	}
13354bdcc9fSTsiChung Liew 	if (j >= MCFFEC_TOUT_LOOP) {
13454bdcc9fSTsiChung Liew 		printf("MII not complete\n");
13554bdcc9fSTsiChung Liew 		return -1;
13654bdcc9fSTsiChung Liew 	}
13754bdcc9fSTsiChung Liew 
13854bdcc9fSTsiChung Liew 	mii_reply = ep->mmfr;	/* result from phy */
13954bdcc9fSTsiChung Liew 	ep->eir = FEC_EIR_MII;	/* clear MII complete */
14054bdcc9fSTsiChung Liew #ifdef ET_DEBUG
14154bdcc9fSTsiChung Liew 	printf("%s[%d] %s: sent=0x%8.8x, reply=0x%8.8x\n",
14254bdcc9fSTsiChung Liew 	       __FILE__, __LINE__, __FUNCTION__, mii_cmd, mii_reply);
14354bdcc9fSTsiChung Liew #endif
14454bdcc9fSTsiChung Liew 
14554bdcc9fSTsiChung Liew 	return (mii_reply & 0xffff);	/* data read from phy */
14654bdcc9fSTsiChung Liew }
14754bdcc9fSTsiChung Liew #endif				/* CONFIG_SYS_DISCOVER_PHY || (CONFIG_MII) */
14854bdcc9fSTsiChung Liew 
14954bdcc9fSTsiChung Liew #if defined(CONFIG_SYS_DISCOVER_PHY)
15054bdcc9fSTsiChung Liew int mii_discover_phy(struct eth_device *dev)
15154bdcc9fSTsiChung Liew {
15254bdcc9fSTsiChung Liew #define MAX_PHY_PASSES 11
15354bdcc9fSTsiChung Liew 	FEC_INFO_T *info = dev->priv;
15454bdcc9fSTsiChung Liew 	int phyaddr, pass;
15554bdcc9fSTsiChung Liew 	uint phyno, phytype;
15654bdcc9fSTsiChung Liew 	int i, found = 0;
15754bdcc9fSTsiChung Liew 
15854bdcc9fSTsiChung Liew 	if (info->phyname_init)
15954bdcc9fSTsiChung Liew 		return info->phy_addr;
16054bdcc9fSTsiChung Liew 
16154bdcc9fSTsiChung Liew 	phyaddr = -1;		/* didn't find a PHY yet */
16254bdcc9fSTsiChung Liew 	for (pass = 1; pass <= MAX_PHY_PASSES && phyaddr < 0; ++pass) {
16354bdcc9fSTsiChung Liew 		if (pass > 1) {
16454bdcc9fSTsiChung Liew 			/* PHY may need more time to recover from reset.
16554bdcc9fSTsiChung Liew 			 * The LXT970 needs 50ms typical, no maximum is
16654bdcc9fSTsiChung Liew 			 * specified, so wait 10ms before try again.
16754bdcc9fSTsiChung Liew 			 * With 11 passes this gives it 100ms to wake up.
16854bdcc9fSTsiChung Liew 			 */
16954bdcc9fSTsiChung Liew 			udelay(10000);	/* wait 10ms */
17054bdcc9fSTsiChung Liew 		}
17154bdcc9fSTsiChung Liew 
17254bdcc9fSTsiChung Liew 		for (phyno = 0; phyno < 32 && phyaddr < 0; ++phyno) {
17354bdcc9fSTsiChung Liew 
17454bdcc9fSTsiChung Liew 			phytype = mii_send(mk_mii_read(phyno, PHY_PHYIDR1));
17554bdcc9fSTsiChung Liew #ifdef ET_DEBUG
17654bdcc9fSTsiChung Liew 			printf("PHY type 0x%x pass %d type\n", phytype, pass);
17754bdcc9fSTsiChung Liew #endif
178*33f684d6SWolfgang Wegner 			if (phytype == 0xffff)
179*33f684d6SWolfgang Wegner 				continue;
18054bdcc9fSTsiChung Liew 			phyaddr = phyno;
18154bdcc9fSTsiChung Liew 			phytype <<= 16;
18254bdcc9fSTsiChung Liew 			phytype |=
18354bdcc9fSTsiChung Liew 			    mii_send(mk_mii_read(phyno, PHY_PHYIDR2));
18454bdcc9fSTsiChung Liew 
18554bdcc9fSTsiChung Liew #ifdef ET_DEBUG
18654bdcc9fSTsiChung Liew 			printf("PHY @ 0x%x pass %d\n", phyno, pass);
18754bdcc9fSTsiChung Liew #endif
18854bdcc9fSTsiChung Liew 
189*33f684d6SWolfgang Wegner 			for (i = 0; (i < (sizeof(phyinfo) / sizeof(phy_info_t)))
190*33f684d6SWolfgang Wegner 				&& (phyinfo[i].phyid != 0); i++) {
19154bdcc9fSTsiChung Liew 				if (phyinfo[i].phyid == phytype) {
19254bdcc9fSTsiChung Liew #ifdef ET_DEBUG
19354bdcc9fSTsiChung Liew 					printf("phyid %x - %s\n",
19454bdcc9fSTsiChung Liew 					       phyinfo[i].phyid,
19554bdcc9fSTsiChung Liew 					       phyinfo[i].strid);
19654bdcc9fSTsiChung Liew #endif
19754bdcc9fSTsiChung Liew 					strcpy(info->phy_name, phyinfo[i].strid);
19854bdcc9fSTsiChung Liew 					info->phyname_init = 1;
19954bdcc9fSTsiChung Liew 					found = 1;
20054bdcc9fSTsiChung Liew 					break;
20154bdcc9fSTsiChung Liew 				}
20254bdcc9fSTsiChung Liew 			}
20354bdcc9fSTsiChung Liew 
20454bdcc9fSTsiChung Liew 			if (!found) {
20554bdcc9fSTsiChung Liew #ifdef ET_DEBUG
20654bdcc9fSTsiChung Liew 				printf("0x%08x\n", phytype);
20754bdcc9fSTsiChung Liew #endif
20854bdcc9fSTsiChung Liew 				strcpy(info->phy_name, "unknown");
20954bdcc9fSTsiChung Liew 				info->phyname_init = 1;
21054bdcc9fSTsiChung Liew 				break;
21154bdcc9fSTsiChung Liew 			}
21254bdcc9fSTsiChung Liew 		}
21354bdcc9fSTsiChung Liew 	}
21454bdcc9fSTsiChung Liew 
21554bdcc9fSTsiChung Liew 	if (phyaddr < 0)
21654bdcc9fSTsiChung Liew 		printf("No PHY device found.\n");
21754bdcc9fSTsiChung Liew 
21854bdcc9fSTsiChung Liew 	return phyaddr;
21954bdcc9fSTsiChung Liew }
22054bdcc9fSTsiChung Liew #endif				/* CONFIG_SYS_DISCOVER_PHY */
22154bdcc9fSTsiChung Liew 
22254bdcc9fSTsiChung Liew void mii_init(void) __attribute__((weak,alias("__mii_init")));
22354bdcc9fSTsiChung Liew 
22454bdcc9fSTsiChung Liew void __mii_init(void)
22554bdcc9fSTsiChung Liew {
22654bdcc9fSTsiChung Liew 	FEC_INFO_T *info;
22754bdcc9fSTsiChung Liew 	volatile FEC_T *fecp;
22854bdcc9fSTsiChung Liew 	struct eth_device *dev;
22954bdcc9fSTsiChung Liew 	int miispd = 0, i = 0;
230c4ff77f5SRichard Retanubun 	u16 status = 0;
231c4ff77f5SRichard Retanubun 	u16 linkgood = 0;
23254bdcc9fSTsiChung Liew 
23354bdcc9fSTsiChung Liew 	/* retrieve from register structure */
23454bdcc9fSTsiChung Liew 	dev = eth_get_dev();
23554bdcc9fSTsiChung Liew 	info = dev->priv;
23654bdcc9fSTsiChung Liew 
23754bdcc9fSTsiChung Liew 	fecp = (FEC_T *) info->miibase;
23854bdcc9fSTsiChung Liew 
23954bdcc9fSTsiChung Liew 	fecpin_setclear(dev, 1);
24054bdcc9fSTsiChung Liew 
24154bdcc9fSTsiChung Liew 	mii_reset(info);
24254bdcc9fSTsiChung Liew 
24354bdcc9fSTsiChung Liew 	/* We use strictly polling mode only */
24454bdcc9fSTsiChung Liew 	fecp->eimr = 0;
24554bdcc9fSTsiChung Liew 
24654bdcc9fSTsiChung Liew 	/* Clear any pending interrupt */
24754bdcc9fSTsiChung Liew 	fecp->eir = 0xffffffff;
24854bdcc9fSTsiChung Liew 
24954bdcc9fSTsiChung Liew 	/* Set MII speed */
25054bdcc9fSTsiChung Liew 	miispd = (gd->bus_clk / 1000000) / 5;
25154bdcc9fSTsiChung Liew 	fecp->mscr = miispd << 1;
25254bdcc9fSTsiChung Liew 
25354bdcc9fSTsiChung Liew 	info->phy_addr = mii_discover_phy(dev);
25454bdcc9fSTsiChung Liew 
25554bdcc9fSTsiChung Liew 	while (i < MCFFEC_TOUT_LOOP) {
256c4ff77f5SRichard Retanubun 		status = 0;
25754bdcc9fSTsiChung Liew 		i++;
258c4ff77f5SRichard Retanubun 		/* Read PHY control register */
259c4ff77f5SRichard Retanubun 		miiphy_read(dev->name, info->phy_addr, PHY_BMCR, &status);
26054bdcc9fSTsiChung Liew 
261c4ff77f5SRichard Retanubun 		/* If phy set to autonegotiate, wait for autonegotiation done,
262c4ff77f5SRichard Retanubun 		 * if phy is not autonegotiating, just wait for link up.
263c4ff77f5SRichard Retanubun 		 */
264c4ff77f5SRichard Retanubun 		if ((status & PHY_BMCR_AUTON) == PHY_BMCR_AUTON) {
265c4ff77f5SRichard Retanubun 			linkgood = (PHY_BMSR_AUTN_COMP | PHY_BMSR_LS);
266c4ff77f5SRichard Retanubun 		} else {
267c4ff77f5SRichard Retanubun 			linkgood = PHY_BMSR_LS;
268c4ff77f5SRichard Retanubun 		}
269c4ff77f5SRichard Retanubun 		/* Read PHY status register */
270c4ff77f5SRichard Retanubun 		miiphy_read(dev->name, info->phy_addr, PHY_BMSR, &status);
271c4ff77f5SRichard Retanubun 		if ((status & linkgood) == linkgood)
27254bdcc9fSTsiChung Liew 			break;
27354bdcc9fSTsiChung Liew 
27444578beaSRichard Retanubun 		udelay(1);
27554bdcc9fSTsiChung Liew 	}
27654bdcc9fSTsiChung Liew 	if (i >= MCFFEC_TOUT_LOOP) {
277c4ff77f5SRichard Retanubun 		printf("Link UP timeout\n");
27854bdcc9fSTsiChung Liew 	}
27954bdcc9fSTsiChung Liew 
280c4ff77f5SRichard Retanubun 	/* adapt to the duplex and speed settings of the phy */
28154bdcc9fSTsiChung Liew 	info->dup_spd = miiphy_duplex(dev->name, info->phy_addr) << 16;
28254bdcc9fSTsiChung Liew 	info->dup_spd |= miiphy_speed(dev->name, info->phy_addr);
28354bdcc9fSTsiChung Liew }
28454bdcc9fSTsiChung Liew 
28554bdcc9fSTsiChung Liew /*
28654bdcc9fSTsiChung Liew  * Read and write a MII PHY register, routines used by MII Utilities
28754bdcc9fSTsiChung Liew  *
28854bdcc9fSTsiChung Liew  * FIXME: These routines are expected to return 0 on success, but mii_send
28954bdcc9fSTsiChung Liew  *	  does _not_ return an error code. Maybe 0xFFFF means error, i.e.
29054bdcc9fSTsiChung Liew  *	  no PHY connected...
29154bdcc9fSTsiChung Liew  *	  For now always return 0.
29254bdcc9fSTsiChung Liew  * FIXME: These routines only work after calling eth_init() at least once!
29354bdcc9fSTsiChung Liew  *	  Otherwise they hang in mii_send() !!! Sorry!
29454bdcc9fSTsiChung Liew  */
29554bdcc9fSTsiChung Liew 
29654bdcc9fSTsiChung Liew int mcffec_miiphy_read(char *devname, unsigned char addr, unsigned char reg,
29754bdcc9fSTsiChung Liew 		       unsigned short *value)
29854bdcc9fSTsiChung Liew {
29954bdcc9fSTsiChung Liew 	short rdreg;		/* register working value */
30054bdcc9fSTsiChung Liew 
30154bdcc9fSTsiChung Liew #ifdef MII_DEBUG
30254bdcc9fSTsiChung Liew 	printf("miiphy_read(0x%x) @ 0x%x = ", reg, addr);
30354bdcc9fSTsiChung Liew #endif
30454bdcc9fSTsiChung Liew 	rdreg = mii_send(mk_mii_read(addr, reg));
30554bdcc9fSTsiChung Liew 
30654bdcc9fSTsiChung Liew 	*value = rdreg;
30754bdcc9fSTsiChung Liew 
30854bdcc9fSTsiChung Liew #ifdef MII_DEBUG
30954bdcc9fSTsiChung Liew 	printf("0x%04x\n", *value);
31054bdcc9fSTsiChung Liew #endif
31154bdcc9fSTsiChung Liew 
31254bdcc9fSTsiChung Liew 	return 0;
31354bdcc9fSTsiChung Liew }
31454bdcc9fSTsiChung Liew 
31554bdcc9fSTsiChung Liew int mcffec_miiphy_write(char *devname, unsigned char addr, unsigned char reg,
31654bdcc9fSTsiChung Liew 			unsigned short value)
31754bdcc9fSTsiChung Liew {
31854bdcc9fSTsiChung Liew 	short rdreg;		/* register working value */
31954bdcc9fSTsiChung Liew 
32054bdcc9fSTsiChung Liew #ifdef MII_DEBUG
32154bdcc9fSTsiChung Liew 	printf("miiphy_write(0x%x) @ 0x%x = ", reg, addr);
32254bdcc9fSTsiChung Liew #endif
32354bdcc9fSTsiChung Liew 
32454bdcc9fSTsiChung Liew 	rdreg = mii_send(mk_mii_write(addr, reg, value));
32554bdcc9fSTsiChung Liew 
32654bdcc9fSTsiChung Liew #ifdef MII_DEBUG
32754bdcc9fSTsiChung Liew 	printf("0x%04x\n", value);
32854bdcc9fSTsiChung Liew #endif
32954bdcc9fSTsiChung Liew 
33054bdcc9fSTsiChung Liew 	return 0;
33154bdcc9fSTsiChung Liew }
33254bdcc9fSTsiChung Liew 
33354bdcc9fSTsiChung Liew #endif				/* CONFIG_CMD_NET, FEC_ENET & NET_MULTI */
334