xref: /rk3399_rockchip-uboot/drivers/net/macb.c (revision ceef983bf9b687926b274ad0eee8aae5a1812c92)
12439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
22439e4bfSJean-Christophe PLAGNIOL-VILLARD  * Copyright (C) 2005-2006 Atmel Corporation
32439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
52439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
62439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h>
72439e4bfSJean-Christophe PLAGNIOL-VILLARD 
82439e4bfSJean-Christophe PLAGNIOL-VILLARD /*
92439e4bfSJean-Christophe PLAGNIOL-VILLARD  * The u-boot networking stack is a little weird.  It seems like the
102439e4bfSJean-Christophe PLAGNIOL-VILLARD  * networking core allocates receive buffers up front without any
112439e4bfSJean-Christophe PLAGNIOL-VILLARD  * regard to the hardware that's supposed to actually receive those
122439e4bfSJean-Christophe PLAGNIOL-VILLARD  * packets.
132439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
142439e4bfSJean-Christophe PLAGNIOL-VILLARD  * The MACB receives packets into 128-byte receive buffers, so the
152439e4bfSJean-Christophe PLAGNIOL-VILLARD  * buffers allocated by the core isn't very practical to use.  We'll
162439e4bfSJean-Christophe PLAGNIOL-VILLARD  * allocate our own, but we need one such buffer in case a packet
172439e4bfSJean-Christophe PLAGNIOL-VILLARD  * wraps around the DMA ring so that we have to copy it.
182439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD  * Therefore, define CONFIG_SYS_RX_ETH_BUFFER to 1 in the board-specific
202439e4bfSJean-Christophe PLAGNIOL-VILLARD  * configuration header.  This way, the core allocates one RX buffer
212439e4bfSJean-Christophe PLAGNIOL-VILLARD  * and one TX buffer, each of which can hold a ethernet packet of
222439e4bfSJean-Christophe PLAGNIOL-VILLARD  * maximum size.
232439e4bfSJean-Christophe PLAGNIOL-VILLARD  *
242439e4bfSJean-Christophe PLAGNIOL-VILLARD  * For some reason, the networking core unconditionally specifies a
252439e4bfSJean-Christophe PLAGNIOL-VILLARD  * 32-byte packet "alignment" (which really should be called
262439e4bfSJean-Christophe PLAGNIOL-VILLARD  * "padding").  MACB shouldn't need that, but we'll refrain from any
272439e4bfSJean-Christophe PLAGNIOL-VILLARD  * core modifications here...
282439e4bfSJean-Christophe PLAGNIOL-VILLARD  */
292439e4bfSJean-Christophe PLAGNIOL-VILLARD 
302439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h>
3189973f8aSBen Warren #include <netdev.h>
322439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h>
330f751d6eSSemih Hazar #include <miiphy.h>
342439e4bfSJean-Christophe PLAGNIOL-VILLARD 
352439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <linux/mii.h>
362439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h>
372439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/dma-mapping.h>
382439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/arch/clk.h>
398314ccd8SBo Shen #include <asm-generic/errno.h>
402439e4bfSJean-Christophe PLAGNIOL-VILLARD 
412439e4bfSJean-Christophe PLAGNIOL-VILLARD #include "macb.h"
422439e4bfSJean-Christophe PLAGNIOL-VILLARD 
43*ceef983bSAndreas Bießmann #define MACB_RX_BUFFER_SIZE		4096
44*ceef983bSAndreas Bießmann #define MACB_RX_RING_SIZE		(MACB_RX_BUFFER_SIZE / 128)
45*ceef983bSAndreas Bießmann #define MACB_TX_RING_SIZE		16
46*ceef983bSAndreas Bießmann #define MACB_TX_TIMEOUT		1000
47*ceef983bSAndreas Bießmann #define MACB_AUTONEG_TIMEOUT	5000000
482439e4bfSJean-Christophe PLAGNIOL-VILLARD 
492439e4bfSJean-Christophe PLAGNIOL-VILLARD struct macb_dma_desc {
502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32	addr;
512439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32	ctrl;
522439e4bfSJean-Christophe PLAGNIOL-VILLARD };
532439e4bfSJean-Christophe PLAGNIOL-VILLARD 
542439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXADDR_USED		0x00000001
552439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXADDR_WRAP		0x00000002
562439e4bfSJean-Christophe PLAGNIOL-VILLARD 
572439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_FRMLEN_MASK	0x00000fff
582439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_FRAME_START	0x00004000
592439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_FRAME_END		0x00008000
602439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_TYPEID_MATCH	0x00400000
612439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_ADDR4_MATCH	0x00800000
622439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_ADDR3_MATCH	0x01000000
632439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_ADDR2_MATCH	0x02000000
642439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_ADDR1_MATCH	0x04000000
652439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_BROADCAST		0x80000000
662439e4bfSJean-Christophe PLAGNIOL-VILLARD 
672439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_FRMLEN_MASK	0x000007ff
682439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_FRAME_END		0x00008000
692439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_NOCRC		0x00010000
702439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_EXHAUSTED		0x08000000
712439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_UNDERRUN		0x10000000
722439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_MAXRETRY		0x20000000
732439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_WRAP		0x40000000
742439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_USED		0x80000000
752439e4bfSJean-Christophe PLAGNIOL-VILLARD 
762439e4bfSJean-Christophe PLAGNIOL-VILLARD struct macb_device {
772439e4bfSJean-Christophe PLAGNIOL-VILLARD 	void			*regs;
782439e4bfSJean-Christophe PLAGNIOL-VILLARD 
792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned int		rx_tail;
802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned int		tx_head;
812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned int		tx_tail;
822439e4bfSJean-Christophe PLAGNIOL-VILLARD 
832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	void			*rx_buffer;
842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	void			*tx_buffer;
852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct macb_dma_desc	*rx_ring;
862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct macb_dma_desc	*tx_ring;
872439e4bfSJean-Christophe PLAGNIOL-VILLARD 
882439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned long		rx_buffer_dma;
892439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned long		rx_ring_dma;
902439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned long		tx_ring_dma;
912439e4bfSJean-Christophe PLAGNIOL-VILLARD 
922439e4bfSJean-Christophe PLAGNIOL-VILLARD 	const struct device	*dev;
932439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct eth_device	netdev;
942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned short		phy_addr;
95b1a0006eSBo Shen 	struct mii_dev		*bus;
962439e4bfSJean-Christophe PLAGNIOL-VILLARD };
972439e4bfSJean-Christophe PLAGNIOL-VILLARD #define to_macb(_nd) container_of(_nd, struct macb_device, netdev)
982439e4bfSJean-Christophe PLAGNIOL-VILLARD 
99d256be29SBo Shen static int macb_is_gem(struct macb_device *macb)
100d256be29SBo Shen {
101d256be29SBo Shen 	return MACB_BFEXT(IDNUM, macb_readl(macb, MID)) == 0x2;
102d256be29SBo Shen }
103d256be29SBo Shen 
1042439e4bfSJean-Christophe PLAGNIOL-VILLARD static void macb_mdio_write(struct macb_device *macb, u8 reg, u16 value)
1052439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1062439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned long netctl;
1072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned long netstat;
1082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned long frame;
1092439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	netctl = macb_readl(macb, NCR);
1112439e4bfSJean-Christophe PLAGNIOL-VILLARD 	netctl |= MACB_BIT(MPE);
1122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb_writel(macb, NCR, netctl);
1132439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1142439e4bfSJean-Christophe PLAGNIOL-VILLARD 	frame = (MACB_BF(SOF, 1)
1152439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 | MACB_BF(RW, 1)
1162439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 | MACB_BF(PHYA, macb->phy_addr)
1172439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 | MACB_BF(REGA, reg)
1182439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 | MACB_BF(CODE, 2)
1192439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 | MACB_BF(DATA, value));
1202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb_writel(macb, MAN, frame);
1212439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	do {
1232439e4bfSJean-Christophe PLAGNIOL-VILLARD 		netstat = macb_readl(macb, NSR);
1242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} while (!(netstat & MACB_BIT(IDLE)));
1252439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1262439e4bfSJean-Christophe PLAGNIOL-VILLARD 	netctl = macb_readl(macb, NCR);
1272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	netctl &= ~MACB_BIT(MPE);
1282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb_writel(macb, NCR, netctl);
1292439e4bfSJean-Christophe PLAGNIOL-VILLARD }
1302439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1312439e4bfSJean-Christophe PLAGNIOL-VILLARD static u16 macb_mdio_read(struct macb_device *macb, u8 reg)
1322439e4bfSJean-Christophe PLAGNIOL-VILLARD {
1332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned long netctl;
1342439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned long netstat;
1352439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned long frame;
1362439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1372439e4bfSJean-Christophe PLAGNIOL-VILLARD 	netctl = macb_readl(macb, NCR);
1382439e4bfSJean-Christophe PLAGNIOL-VILLARD 	netctl |= MACB_BIT(MPE);
1392439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb_writel(macb, NCR, netctl);
1402439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1412439e4bfSJean-Christophe PLAGNIOL-VILLARD 	frame = (MACB_BF(SOF, 1)
1422439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 | MACB_BF(RW, 2)
1432439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 | MACB_BF(PHYA, macb->phy_addr)
1442439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 | MACB_BF(REGA, reg)
1452439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 | MACB_BF(CODE, 2));
1462439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb_writel(macb, MAN, frame);
1472439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	do {
1492439e4bfSJean-Christophe PLAGNIOL-VILLARD 		netstat = macb_readl(macb, NSR);
1502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} while (!(netstat & MACB_BIT(IDLE)));
1512439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1522439e4bfSJean-Christophe PLAGNIOL-VILLARD 	frame = macb_readl(macb, MAN);
1532439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	netctl = macb_readl(macb, NCR);
1552439e4bfSJean-Christophe PLAGNIOL-VILLARD 	netctl &= ~MACB_BIT(MPE);
1562439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb_writel(macb, NCR, netctl);
1572439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return MACB_BFEXT(DATA, frame);
1592439e4bfSJean-Christophe PLAGNIOL-VILLARD }
1602439e4bfSJean-Christophe PLAGNIOL-VILLARD 
1611b8c18b9SJoe Hershberger void __weak arch_get_mdio_control(const char *name)
162416ce623SShiraz Hashim {
163416ce623SShiraz Hashim 	return;
164416ce623SShiraz Hashim }
165416ce623SShiraz Hashim 
166b1a0006eSBo Shen #if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
1670f751d6eSSemih Hazar 
1685700bb63SMike Frysinger int macb_miiphy_read(const char *devname, u8 phy_adr, u8 reg, u16 *value)
1690f751d6eSSemih Hazar {
1700f751d6eSSemih Hazar 	struct eth_device *dev = eth_get_dev_by_name(devname);
1710f751d6eSSemih Hazar 	struct macb_device *macb = to_macb(dev);
1720f751d6eSSemih Hazar 
1730f751d6eSSemih Hazar 	if (macb->phy_addr != phy_adr)
1740f751d6eSSemih Hazar 		return -1;
1750f751d6eSSemih Hazar 
176416ce623SShiraz Hashim 	arch_get_mdio_control(devname);
1770f751d6eSSemih Hazar 	*value = macb_mdio_read(macb, reg);
1780f751d6eSSemih Hazar 
1790f751d6eSSemih Hazar 	return 0;
1800f751d6eSSemih Hazar }
1810f751d6eSSemih Hazar 
1825700bb63SMike Frysinger int macb_miiphy_write(const char *devname, u8 phy_adr, u8 reg, u16 value)
1830f751d6eSSemih Hazar {
1840f751d6eSSemih Hazar 	struct eth_device *dev = eth_get_dev_by_name(devname);
1850f751d6eSSemih Hazar 	struct macb_device *macb = to_macb(dev);
1860f751d6eSSemih Hazar 
1870f751d6eSSemih Hazar 	if (macb->phy_addr != phy_adr)
1880f751d6eSSemih Hazar 		return -1;
1890f751d6eSSemih Hazar 
190416ce623SShiraz Hashim 	arch_get_mdio_control(devname);
1910f751d6eSSemih Hazar 	macb_mdio_write(macb, reg, value);
1920f751d6eSSemih Hazar 
1930f751d6eSSemih Hazar 	return 0;
1940f751d6eSSemih Hazar }
1950f751d6eSSemih Hazar #endif
1960f751d6eSSemih Hazar 
1970f751d6eSSemih Hazar 
1982439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_CMD_NET)
1992439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2009d9a89beSJoe Hershberger static int macb_send(struct eth_device *netdev, void *packet, int length)
2012439e4bfSJean-Christophe PLAGNIOL-VILLARD {
2022439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct macb_device *macb = to_macb(netdev);
2032439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned long paddr, ctrl;
2042439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned int tx_head = macb->tx_head;
2052439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
2062439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2072439e4bfSJean-Christophe PLAGNIOL-VILLARD 	paddr = dma_map_single(packet, length, DMA_TO_DEVICE);
2082439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2092439e4bfSJean-Christophe PLAGNIOL-VILLARD 	ctrl = length & TXBUF_FRMLEN_MASK;
2102439e4bfSJean-Christophe PLAGNIOL-VILLARD 	ctrl |= TXBUF_FRAME_END;
211*ceef983bSAndreas Bießmann 	if (tx_head == (MACB_TX_RING_SIZE - 1)) {
2122439e4bfSJean-Christophe PLAGNIOL-VILLARD 		ctrl |= TXBUF_WRAP;
2132439e4bfSJean-Christophe PLAGNIOL-VILLARD 		macb->tx_head = 0;
214*ceef983bSAndreas Bießmann 	} else {
2152439e4bfSJean-Christophe PLAGNIOL-VILLARD 		macb->tx_head++;
216*ceef983bSAndreas Bießmann 	}
2172439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2182439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb->tx_ring[tx_head].ctrl = ctrl;
2192439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb->tx_ring[tx_head].addr = paddr;
2202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	barrier();
2212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE) | MACB_BIT(TSTART));
2222439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/*
2242439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * I guess this is necessary because the networking core may
2252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * re-use the transmit buffer as soon as we return...
2262439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 */
227*ceef983bSAndreas Bießmann 	for (i = 0; i <= MACB_TX_TIMEOUT; i++) {
2282439e4bfSJean-Christophe PLAGNIOL-VILLARD 		barrier();
2292439e4bfSJean-Christophe PLAGNIOL-VILLARD 		ctrl = macb->tx_ring[tx_head].ctrl;
2302439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (ctrl & TXBUF_USED)
2312439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
2322439e4bfSJean-Christophe PLAGNIOL-VILLARD 		udelay(1);
2332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
2342439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2352439e4bfSJean-Christophe PLAGNIOL-VILLARD 	dma_unmap_single(packet, length, paddr);
2362439e4bfSJean-Christophe PLAGNIOL-VILLARD 
237*ceef983bSAndreas Bießmann 	if (i <= MACB_TX_TIMEOUT) {
2382439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (ctrl & TXBUF_UNDERRUN)
2392439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("%s: TX underrun\n", netdev->name);
2402439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (ctrl & TXBUF_EXHAUSTED)
2412439e4bfSJean-Christophe PLAGNIOL-VILLARD 			printf("%s: TX buffers exhausted in mid frame\n",
2422439e4bfSJean-Christophe PLAGNIOL-VILLARD 			       netdev->name);
2432439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} else {
2442439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("%s: TX timeout\n", netdev->name);
2452439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
2462439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2472439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* No one cares anyway */
2482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
2492439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2502439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2512439e4bfSJean-Christophe PLAGNIOL-VILLARD static void reclaim_rx_buffers(struct macb_device *macb,
2522439e4bfSJean-Christophe PLAGNIOL-VILLARD 			       unsigned int new_tail)
2532439e4bfSJean-Christophe PLAGNIOL-VILLARD {
2542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned int i;
2552439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2562439e4bfSJean-Christophe PLAGNIOL-VILLARD 	i = macb->rx_tail;
2572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	while (i > new_tail) {
2582439e4bfSJean-Christophe PLAGNIOL-VILLARD 		macb->rx_ring[i].addr &= ~RXADDR_USED;
2592439e4bfSJean-Christophe PLAGNIOL-VILLARD 		i++;
260*ceef983bSAndreas Bießmann 		if (i > MACB_RX_RING_SIZE)
2612439e4bfSJean-Christophe PLAGNIOL-VILLARD 			i = 0;
2622439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
2632439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2642439e4bfSJean-Christophe PLAGNIOL-VILLARD 	while (i < new_tail) {
2652439e4bfSJean-Christophe PLAGNIOL-VILLARD 		macb->rx_ring[i].addr &= ~RXADDR_USED;
2662439e4bfSJean-Christophe PLAGNIOL-VILLARD 		i++;
2672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
2682439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	barrier();
2702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb->rx_tail = new_tail;
2712439e4bfSJean-Christophe PLAGNIOL-VILLARD }
2722439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2732439e4bfSJean-Christophe PLAGNIOL-VILLARD static int macb_recv(struct eth_device *netdev)
2742439e4bfSJean-Christophe PLAGNIOL-VILLARD {
2752439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct macb_device *macb = to_macb(netdev);
2762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned int rx_tail = macb->rx_tail;
2772439e4bfSJean-Christophe PLAGNIOL-VILLARD 	void *buffer;
2782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int length;
2792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int wrapped = 0;
2802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32 status;
2812439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	for (;;) {
2832439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (!(macb->rx_ring[rx_tail].addr & RXADDR_USED))
2842439e4bfSJean-Christophe PLAGNIOL-VILLARD 			return -1;
2852439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2862439e4bfSJean-Christophe PLAGNIOL-VILLARD 		status = macb->rx_ring[rx_tail].ctrl;
2872439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (status & RXBUF_FRAME_START) {
2882439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (rx_tail != macb->rx_tail)
2892439e4bfSJean-Christophe PLAGNIOL-VILLARD 				reclaim_rx_buffers(macb, rx_tail);
2902439e4bfSJean-Christophe PLAGNIOL-VILLARD 			wrapped = 0;
2912439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
2922439e4bfSJean-Christophe PLAGNIOL-VILLARD 
2932439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (status & RXBUF_FRAME_END) {
2942439e4bfSJean-Christophe PLAGNIOL-VILLARD 			buffer = macb->rx_buffer + 128 * macb->rx_tail;
2952439e4bfSJean-Christophe PLAGNIOL-VILLARD 			length = status & RXBUF_FRMLEN_MASK;
2962439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (wrapped) {
2972439e4bfSJean-Christophe PLAGNIOL-VILLARD 				unsigned int headlen, taillen;
2982439e4bfSJean-Christophe PLAGNIOL-VILLARD 
299*ceef983bSAndreas Bießmann 				headlen = 128 * (MACB_RX_RING_SIZE
3002439e4bfSJean-Christophe PLAGNIOL-VILLARD 						 - macb->rx_tail);
3012439e4bfSJean-Christophe PLAGNIOL-VILLARD 				taillen = length - headlen;
3022439e4bfSJean-Christophe PLAGNIOL-VILLARD 				memcpy((void *)NetRxPackets[0],
3032439e4bfSJean-Christophe PLAGNIOL-VILLARD 				       buffer, headlen);
3042439e4bfSJean-Christophe PLAGNIOL-VILLARD 				memcpy((void *)NetRxPackets[0] + headlen,
3052439e4bfSJean-Christophe PLAGNIOL-VILLARD 				       macb->rx_buffer, taillen);
3062439e4bfSJean-Christophe PLAGNIOL-VILLARD 				buffer = (void *)NetRxPackets[0];
3072439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
3082439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3092439e4bfSJean-Christophe PLAGNIOL-VILLARD 			NetReceive(buffer, length);
310*ceef983bSAndreas Bießmann 			if (++rx_tail >= MACB_RX_RING_SIZE)
3112439e4bfSJean-Christophe PLAGNIOL-VILLARD 				rx_tail = 0;
3122439e4bfSJean-Christophe PLAGNIOL-VILLARD 			reclaim_rx_buffers(macb, rx_tail);
3132439e4bfSJean-Christophe PLAGNIOL-VILLARD 		} else {
314*ceef983bSAndreas Bießmann 			if (++rx_tail >= MACB_RX_RING_SIZE) {
3152439e4bfSJean-Christophe PLAGNIOL-VILLARD 				wrapped = 1;
3162439e4bfSJean-Christophe PLAGNIOL-VILLARD 				rx_tail = 0;
3172439e4bfSJean-Christophe PLAGNIOL-VILLARD 			}
3182439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
3192439e4bfSJean-Christophe PLAGNIOL-VILLARD 		barrier();
3202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
3212439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3222439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
3232439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3242439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3252439e4bfSJean-Christophe PLAGNIOL-VILLARD static void macb_phy_reset(struct macb_device *macb)
3262439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3272439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct eth_device *netdev = &macb->netdev;
3282439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
3292439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u16 status, adv;
3302439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3312439e4bfSJean-Christophe PLAGNIOL-VILLARD 	adv = ADVERTISE_CSMA | ADVERTISE_ALL;
3322439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb_mdio_write(macb, MII_ADVERTISE, adv);
3332439e4bfSJean-Christophe PLAGNIOL-VILLARD 	printf("%s: Starting autonegotiation...\n", netdev->name);
3342439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb_mdio_write(macb, MII_BMCR, (BMCR_ANENABLE
3352439e4bfSJean-Christophe PLAGNIOL-VILLARD 					 | BMCR_ANRESTART));
3362439e4bfSJean-Christophe PLAGNIOL-VILLARD 
337*ceef983bSAndreas Bießmann 	for (i = 0; i < MACB_AUTONEG_TIMEOUT / 100; i++) {
3382439e4bfSJean-Christophe PLAGNIOL-VILLARD 		status = macb_mdio_read(macb, MII_BMSR);
3392439e4bfSJean-Christophe PLAGNIOL-VILLARD 		if (status & BMSR_ANEGCOMPLETE)
3402439e4bfSJean-Christophe PLAGNIOL-VILLARD 			break;
3412439e4bfSJean-Christophe PLAGNIOL-VILLARD 		udelay(100);
3422439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
3432439e4bfSJean-Christophe PLAGNIOL-VILLARD 
3442439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (status & BMSR_ANEGCOMPLETE)
3452439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("%s: Autonegotiation complete\n", netdev->name);
3462439e4bfSJean-Christophe PLAGNIOL-VILLARD 	else
3472439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("%s: Autonegotiation timed out (status=0x%04x)\n",
3482439e4bfSJean-Christophe PLAGNIOL-VILLARD 		       netdev->name, status);
3492439e4bfSJean-Christophe PLAGNIOL-VILLARD }
3502439e4bfSJean-Christophe PLAGNIOL-VILLARD 
351fc01ea1eSGunnar Rangoy #ifdef CONFIG_MACB_SEARCH_PHY
352fc01ea1eSGunnar Rangoy static int macb_phy_find(struct macb_device *macb)
353fc01ea1eSGunnar Rangoy {
354fc01ea1eSGunnar Rangoy 	int i;
355fc01ea1eSGunnar Rangoy 	u16 phy_id;
356fc01ea1eSGunnar Rangoy 
357fc01ea1eSGunnar Rangoy 	/* Search for PHY... */
358fc01ea1eSGunnar Rangoy 	for (i = 0; i < 32; i++) {
359fc01ea1eSGunnar Rangoy 		macb->phy_addr = i;
360fc01ea1eSGunnar Rangoy 		phy_id = macb_mdio_read(macb, MII_PHYSID1);
361fc01ea1eSGunnar Rangoy 		if (phy_id != 0xffff) {
362fc01ea1eSGunnar Rangoy 			printf("%s: PHY present at %d\n", macb->netdev.name, i);
363fc01ea1eSGunnar Rangoy 			return 1;
364fc01ea1eSGunnar Rangoy 		}
365fc01ea1eSGunnar Rangoy 	}
366fc01ea1eSGunnar Rangoy 
367fc01ea1eSGunnar Rangoy 	/* PHY isn't up to snuff */
3686ed0e940SAndreas Bießmann 	printf("%s: PHY not found\n", macb->netdev.name);
369fc01ea1eSGunnar Rangoy 
370fc01ea1eSGunnar Rangoy 	return 0;
371fc01ea1eSGunnar Rangoy }
372fc01ea1eSGunnar Rangoy #endif /* CONFIG_MACB_SEARCH_PHY */
373fc01ea1eSGunnar Rangoy 
374fc01ea1eSGunnar Rangoy 
3752439e4bfSJean-Christophe PLAGNIOL-VILLARD static int macb_phy_init(struct macb_device *macb)
3762439e4bfSJean-Christophe PLAGNIOL-VILLARD {
3772439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct eth_device *netdev = &macb->netdev;
378b1a0006eSBo Shen #ifdef CONFIG_PHYLIB
379b1a0006eSBo Shen 	struct phy_device *phydev;
380b1a0006eSBo Shen #endif
3812439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32 ncfgr;
3822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u16 phy_id, status, adv, lpa;
3832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int media, speed, duplex;
3842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
3852439e4bfSJean-Christophe PLAGNIOL-VILLARD 
386416ce623SShiraz Hashim 	arch_get_mdio_control(netdev->name);
387fc01ea1eSGunnar Rangoy #ifdef CONFIG_MACB_SEARCH_PHY
388fc01ea1eSGunnar Rangoy 	/* Auto-detect phy_addr */
389*ceef983bSAndreas Bießmann 	if (!macb_phy_find(macb))
390fc01ea1eSGunnar Rangoy 		return 0;
391fc01ea1eSGunnar Rangoy #endif /* CONFIG_MACB_SEARCH_PHY */
392fc01ea1eSGunnar Rangoy 
3932439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Check if the PHY is up to snuff... */
3942439e4bfSJean-Christophe PLAGNIOL-VILLARD 	phy_id = macb_mdio_read(macb, MII_PHYSID1);
3952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (phy_id == 0xffff) {
3962439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("%s: No PHY present\n", netdev->name);
3972439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return 0;
3982439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
3992439e4bfSJean-Christophe PLAGNIOL-VILLARD 
400b1a0006eSBo Shen #ifdef CONFIG_PHYLIB
4018314ccd8SBo Shen 	/* need to consider other phy interface mode */
4028314ccd8SBo Shen 	phydev = phy_connect(macb->bus, macb->phy_addr, netdev,
4038314ccd8SBo Shen 			     PHY_INTERFACE_MODE_RGMII);
4048314ccd8SBo Shen 	if (!phydev) {
4058314ccd8SBo Shen 		printf("phy_connect failed\n");
4068314ccd8SBo Shen 		return -ENODEV;
4078314ccd8SBo Shen 	}
4088314ccd8SBo Shen 
409b1a0006eSBo Shen 	phy_config(phydev);
410b1a0006eSBo Shen #endif
411b1a0006eSBo Shen 
4122439e4bfSJean-Christophe PLAGNIOL-VILLARD 	status = macb_mdio_read(macb, MII_BMSR);
4132439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (!(status & BMSR_LSTATUS)) {
4142439e4bfSJean-Christophe PLAGNIOL-VILLARD 		/* Try to re-negotiate if we don't have link already. */
4152439e4bfSJean-Christophe PLAGNIOL-VILLARD 		macb_phy_reset(macb);
4162439e4bfSJean-Christophe PLAGNIOL-VILLARD 
417*ceef983bSAndreas Bießmann 		for (i = 0; i < MACB_AUTONEG_TIMEOUT / 100; i++) {
4182439e4bfSJean-Christophe PLAGNIOL-VILLARD 			status = macb_mdio_read(macb, MII_BMSR);
4192439e4bfSJean-Christophe PLAGNIOL-VILLARD 			if (status & BMSR_LSTATUS)
4202439e4bfSJean-Christophe PLAGNIOL-VILLARD 				break;
4212439e4bfSJean-Christophe PLAGNIOL-VILLARD 			udelay(100);
4222439e4bfSJean-Christophe PLAGNIOL-VILLARD 		}
4232439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
4242439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4252439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (!(status & BMSR_LSTATUS)) {
4262439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("%s: link down (status: 0x%04x)\n",
4272439e4bfSJean-Christophe PLAGNIOL-VILLARD 		       netdev->name, status);
4282439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return 0;
429d256be29SBo Shen 	}
430d256be29SBo Shen 
431d256be29SBo Shen 	/* First check for GMAC */
432d256be29SBo Shen 	if (macb_is_gem(macb)) {
433d256be29SBo Shen 		lpa = macb_mdio_read(macb, MII_STAT1000);
434d256be29SBo Shen 		if (lpa & (1 << 11)) {
435d256be29SBo Shen 			speed = 1000;
436d256be29SBo Shen 			duplex = 1;
4372439e4bfSJean-Christophe PLAGNIOL-VILLARD 		} else {
438d256be29SBo Shen 		       if (lpa & (1 << 10)) {
439d256be29SBo Shen 				speed = 1000;
440d256be29SBo Shen 				duplex = 1;
441d256be29SBo Shen 			} else {
442d256be29SBo Shen 				speed = 0;
443d256be29SBo Shen 			}
444d256be29SBo Shen 		}
445d256be29SBo Shen 
446d256be29SBo Shen 		if (speed == 1000) {
447d256be29SBo Shen 			printf("%s: link up, %dMbps %s-duplex (lpa: 0x%04x)\n",
448d256be29SBo Shen 			       netdev->name,
449d256be29SBo Shen 			       speed,
450d256be29SBo Shen 			       duplex ? "full" : "half",
451d256be29SBo Shen 			       lpa);
452d256be29SBo Shen 
453d256be29SBo Shen 			ncfgr = macb_readl(macb, NCFGR);
454d256be29SBo Shen 			ncfgr &= ~(GEM_BIT(GBE) | MACB_BIT(SPD) | MACB_BIT(FD));
455d256be29SBo Shen 			if (speed)
456d256be29SBo Shen 				ncfgr |= GEM_BIT(GBE);
457d256be29SBo Shen 			if (duplex)
458d256be29SBo Shen 				ncfgr |= MACB_BIT(FD);
459d256be29SBo Shen 			macb_writel(macb, NCFGR, ncfgr);
460d256be29SBo Shen 
461d256be29SBo Shen 			return 1;
462d256be29SBo Shen 		}
463d256be29SBo Shen 	}
464d256be29SBo Shen 
465d256be29SBo Shen 	/* fall back for EMAC checking */
4662439e4bfSJean-Christophe PLAGNIOL-VILLARD 	adv = macb_mdio_read(macb, MII_ADVERTISE);
4672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	lpa = macb_mdio_read(macb, MII_LPA);
4682439e4bfSJean-Christophe PLAGNIOL-VILLARD 	media = mii_nway_result(lpa & adv);
4692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	speed = (media & (ADVERTISE_100FULL | ADVERTISE_100HALF)
4702439e4bfSJean-Christophe PLAGNIOL-VILLARD 		 ? 1 : 0);
4712439e4bfSJean-Christophe PLAGNIOL-VILLARD 	duplex = (media & ADVERTISE_FULL) ? 1 : 0;
4722439e4bfSJean-Christophe PLAGNIOL-VILLARD 	printf("%s: link up, %sMbps %s-duplex (lpa: 0x%04x)\n",
4732439e4bfSJean-Christophe PLAGNIOL-VILLARD 	       netdev->name,
4742439e4bfSJean-Christophe PLAGNIOL-VILLARD 	       speed ? "100" : "10",
4752439e4bfSJean-Christophe PLAGNIOL-VILLARD 	       duplex ? "full" : "half",
4762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	       lpa);
4772439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	ncfgr = macb_readl(macb, NCFGR);
4792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	ncfgr &= ~(MACB_BIT(SPD) | MACB_BIT(FD));
4802439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (speed)
4812439e4bfSJean-Christophe PLAGNIOL-VILLARD 		ncfgr |= MACB_BIT(SPD);
4822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (duplex)
4832439e4bfSJean-Christophe PLAGNIOL-VILLARD 		ncfgr |= MACB_BIT(FD);
4842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb_writel(macb, NCFGR, ncfgr);
485d256be29SBo Shen 
4862439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 1;
4872439e4bfSJean-Christophe PLAGNIOL-VILLARD }
4882439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4892439e4bfSJean-Christophe PLAGNIOL-VILLARD static int macb_init(struct eth_device *netdev, bd_t *bd)
4902439e4bfSJean-Christophe PLAGNIOL-VILLARD {
4912439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct macb_device *macb = to_macb(netdev);
4922439e4bfSJean-Christophe PLAGNIOL-VILLARD 	unsigned long paddr;
4932439e4bfSJean-Christophe PLAGNIOL-VILLARD 	int i;
4942439e4bfSJean-Christophe PLAGNIOL-VILLARD 
4952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/*
4962439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * macb_halt should have been called at some point before now,
4972439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * so we'll assume the controller is idle.
4982439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 */
4992439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5002439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* initialize DMA descriptors */
5012439e4bfSJean-Christophe PLAGNIOL-VILLARD 	paddr = macb->rx_buffer_dma;
502*ceef983bSAndreas Bießmann 	for (i = 0; i < MACB_RX_RING_SIZE; i++) {
503*ceef983bSAndreas Bießmann 		if (i == (MACB_RX_RING_SIZE - 1))
5042439e4bfSJean-Christophe PLAGNIOL-VILLARD 			paddr |= RXADDR_WRAP;
5052439e4bfSJean-Christophe PLAGNIOL-VILLARD 		macb->rx_ring[i].addr = paddr;
5062439e4bfSJean-Christophe PLAGNIOL-VILLARD 		macb->rx_ring[i].ctrl = 0;
5072439e4bfSJean-Christophe PLAGNIOL-VILLARD 		paddr += 128;
5082439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
509*ceef983bSAndreas Bießmann 	for (i = 0; i < MACB_TX_RING_SIZE; i++) {
5102439e4bfSJean-Christophe PLAGNIOL-VILLARD 		macb->tx_ring[i].addr = 0;
511*ceef983bSAndreas Bießmann 		if (i == (MACB_TX_RING_SIZE - 1))
5122439e4bfSJean-Christophe PLAGNIOL-VILLARD 			macb->tx_ring[i].ctrl = TXBUF_USED | TXBUF_WRAP;
5132439e4bfSJean-Christophe PLAGNIOL-VILLARD 		else
5142439e4bfSJean-Christophe PLAGNIOL-VILLARD 			macb->tx_ring[i].ctrl = TXBUF_USED;
5152439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
516*ceef983bSAndreas Bießmann 	macb->rx_tail = 0;
517*ceef983bSAndreas Bießmann 	macb->tx_head = 0;
518*ceef983bSAndreas Bießmann 	macb->tx_tail = 0;
5192439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5202439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb_writel(macb, RBQP, macb->rx_ring_dma);
5212439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb_writel(macb, TBQP, macb->tx_ring_dma);
5222439e4bfSJean-Christophe PLAGNIOL-VILLARD 
523d256be29SBo Shen 	if (macb_is_gem(macb)) {
524d256be29SBo Shen #ifdef CONFIG_RGMII
525d256be29SBo Shen 		gem_writel(macb, UR, GEM_BIT(RGMII));
526d256be29SBo Shen #else
527d256be29SBo Shen 		gem_writel(macb, UR, 0);
528d256be29SBo Shen #endif
529d256be29SBo Shen 	} else {
5302439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* choose RMII or MII mode. This depends on the board */
5312439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_RMII
532d8f64b44SBo Shen #ifdef CONFIG_AT91FAMILY
5337263ef19SStelian Pop 	macb_writel(macb, USRIO, MACB_BIT(RMII) | MACB_BIT(CLKEN));
5347263ef19SStelian Pop #else
5352439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb_writel(macb, USRIO, 0);
5367263ef19SStelian Pop #endif
5377263ef19SStelian Pop #else
538d8f64b44SBo Shen #ifdef CONFIG_AT91FAMILY
5397263ef19SStelian Pop 	macb_writel(macb, USRIO, MACB_BIT(CLKEN));
5402439e4bfSJean-Christophe PLAGNIOL-VILLARD #else
5412439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb_writel(macb, USRIO, MACB_BIT(MII));
5422439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
5437263ef19SStelian Pop #endif /* CONFIG_RMII */
544d256be29SBo Shen 	}
5452439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5462439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (!macb_phy_init(macb))
547422b1a01SBen Warren 		return -1;
5482439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5492439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Enable TX and RX */
5502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE));
5512439e4bfSJean-Christophe PLAGNIOL-VILLARD 
552422b1a01SBen Warren 	return 0;
5532439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5542439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5552439e4bfSJean-Christophe PLAGNIOL-VILLARD static void macb_halt(struct eth_device *netdev)
5562439e4bfSJean-Christophe PLAGNIOL-VILLARD {
5572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct macb_device *macb = to_macb(netdev);
5582439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32 ncr, tsr;
5592439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5602439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Halt the controller and wait for any ongoing transmission to end. */
5612439e4bfSJean-Christophe PLAGNIOL-VILLARD 	ncr = macb_readl(macb, NCR);
5622439e4bfSJean-Christophe PLAGNIOL-VILLARD 	ncr |= MACB_BIT(THALT);
5632439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb_writel(macb, NCR, ncr);
5642439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5652439e4bfSJean-Christophe PLAGNIOL-VILLARD 	do {
5662439e4bfSJean-Christophe PLAGNIOL-VILLARD 		tsr = macb_readl(macb, TSR);
5672439e4bfSJean-Christophe PLAGNIOL-VILLARD 	} while (tsr & MACB_BIT(TGO));
5682439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/* Disable TX and RX, and clear statistics */
5702439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb_writel(macb, NCR, MACB_BIT(CLRSTAT));
5712439e4bfSJean-Christophe PLAGNIOL-VILLARD }
5722439e4bfSJean-Christophe PLAGNIOL-VILLARD 
5736bb46790SBen Warren static int macb_write_hwaddr(struct eth_device *dev)
5746bb46790SBen Warren {
5756bb46790SBen Warren 	struct macb_device *macb = to_macb(dev);
5766bb46790SBen Warren 	u32 hwaddr_bottom;
5776bb46790SBen Warren 	u16 hwaddr_top;
5786bb46790SBen Warren 
5796bb46790SBen Warren 	/* set hardware address */
5806c169c12Sandreas.devel@googlemail.com 	hwaddr_bottom = dev->enetaddr[0] | dev->enetaddr[1] << 8 |
5816c169c12Sandreas.devel@googlemail.com 			dev->enetaddr[2] << 16 | dev->enetaddr[3] << 24;
5826bb46790SBen Warren 	macb_writel(macb, SA1B, hwaddr_bottom);
5836c169c12Sandreas.devel@googlemail.com 	hwaddr_top = dev->enetaddr[4] | dev->enetaddr[5] << 8;
5846bb46790SBen Warren 	macb_writel(macb, SA1T, hwaddr_top);
5856bb46790SBen Warren 	return 0;
5866bb46790SBen Warren }
5876bb46790SBen Warren 
588d256be29SBo Shen static u32 macb_mdc_clk_div(int id, struct macb_device *macb)
589d256be29SBo Shen {
590d256be29SBo Shen 	u32 config;
591d256be29SBo Shen 	unsigned long macb_hz = get_macb_pclk_rate(id);
592d256be29SBo Shen 
593d256be29SBo Shen 	if (macb_hz < 20000000)
594d256be29SBo Shen 		config = MACB_BF(CLK, MACB_CLK_DIV8);
595d256be29SBo Shen 	else if (macb_hz < 40000000)
596d256be29SBo Shen 		config = MACB_BF(CLK, MACB_CLK_DIV16);
597d256be29SBo Shen 	else if (macb_hz < 80000000)
598d256be29SBo Shen 		config = MACB_BF(CLK, MACB_CLK_DIV32);
599d256be29SBo Shen 	else
600d256be29SBo Shen 		config = MACB_BF(CLK, MACB_CLK_DIV64);
601d256be29SBo Shen 
602d256be29SBo Shen 	return config;
603d256be29SBo Shen }
604d256be29SBo Shen 
605d256be29SBo Shen static u32 gem_mdc_clk_div(int id, struct macb_device *macb)
606d256be29SBo Shen {
607d256be29SBo Shen 	u32 config;
608d256be29SBo Shen 	unsigned long macb_hz = get_macb_pclk_rate(id);
609d256be29SBo Shen 
610d256be29SBo Shen 	if (macb_hz < 20000000)
611d256be29SBo Shen 		config = GEM_BF(CLK, GEM_CLK_DIV8);
612d256be29SBo Shen 	else if (macb_hz < 40000000)
613d256be29SBo Shen 		config = GEM_BF(CLK, GEM_CLK_DIV16);
614d256be29SBo Shen 	else if (macb_hz < 80000000)
615d256be29SBo Shen 		config = GEM_BF(CLK, GEM_CLK_DIV32);
616d256be29SBo Shen 	else if (macb_hz < 120000000)
617d256be29SBo Shen 		config = GEM_BF(CLK, GEM_CLK_DIV48);
618d256be29SBo Shen 	else if (macb_hz < 160000000)
619d256be29SBo Shen 		config = GEM_BF(CLK, GEM_CLK_DIV64);
620d256be29SBo Shen 	else
621d256be29SBo Shen 		config = GEM_BF(CLK, GEM_CLK_DIV96);
622d256be29SBo Shen 
623d256be29SBo Shen 	return config;
624d256be29SBo Shen }
625d256be29SBo Shen 
62632e4f6bfSBo Shen /*
62732e4f6bfSBo Shen  * Get the DMA bus width field of the network configuration register that we
62832e4f6bfSBo Shen  * should program. We find the width from decoding the design configuration
62932e4f6bfSBo Shen  * register to find the maximum supported data bus width.
63032e4f6bfSBo Shen  */
63132e4f6bfSBo Shen static u32 macb_dbw(struct macb_device *macb)
63232e4f6bfSBo Shen {
63332e4f6bfSBo Shen 	switch (GEM_BFEXT(DBWDEF, gem_readl(macb, DCFG1))) {
63432e4f6bfSBo Shen 	case 4:
63532e4f6bfSBo Shen 		return GEM_BF(DBW, GEM_DBW128);
63632e4f6bfSBo Shen 	case 2:
63732e4f6bfSBo Shen 		return GEM_BF(DBW, GEM_DBW64);
63832e4f6bfSBo Shen 	case 1:
63932e4f6bfSBo Shen 	default:
64032e4f6bfSBo Shen 		return GEM_BF(DBW, GEM_DBW32);
64132e4f6bfSBo Shen 	}
64232e4f6bfSBo Shen }
64332e4f6bfSBo Shen 
6442439e4bfSJean-Christophe PLAGNIOL-VILLARD int macb_eth_initialize(int id, void *regs, unsigned int phy_addr)
6452439e4bfSJean-Christophe PLAGNIOL-VILLARD {
6462439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct macb_device *macb;
6472439e4bfSJean-Christophe PLAGNIOL-VILLARD 	struct eth_device *netdev;
6482439e4bfSJean-Christophe PLAGNIOL-VILLARD 	u32 ncfgr;
6492439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6502439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb = malloc(sizeof(struct macb_device));
6512439e4bfSJean-Christophe PLAGNIOL-VILLARD 	if (!macb) {
6522439e4bfSJean-Christophe PLAGNIOL-VILLARD 		printf("Error: Failed to allocate memory for MACB%d\n", id);
6532439e4bfSJean-Christophe PLAGNIOL-VILLARD 		return -1;
6542439e4bfSJean-Christophe PLAGNIOL-VILLARD 	}
6552439e4bfSJean-Christophe PLAGNIOL-VILLARD 	memset(macb, 0, sizeof(struct macb_device));
6562439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6572439e4bfSJean-Christophe PLAGNIOL-VILLARD 	netdev = &macb->netdev;
6582439e4bfSJean-Christophe PLAGNIOL-VILLARD 
659*ceef983bSAndreas Bießmann 	macb->rx_buffer = dma_alloc_coherent(MACB_RX_BUFFER_SIZE,
6602439e4bfSJean-Christophe PLAGNIOL-VILLARD 					     &macb->rx_buffer_dma);
661*ceef983bSAndreas Bießmann 	macb->rx_ring = dma_alloc_coherent(MACB_RX_RING_SIZE
6622439e4bfSJean-Christophe PLAGNIOL-VILLARD 					   * sizeof(struct macb_dma_desc),
6632439e4bfSJean-Christophe PLAGNIOL-VILLARD 					   &macb->rx_ring_dma);
664*ceef983bSAndreas Bießmann 	macb->tx_ring = dma_alloc_coherent(MACB_TX_RING_SIZE
6652439e4bfSJean-Christophe PLAGNIOL-VILLARD 					   * sizeof(struct macb_dma_desc),
6662439e4bfSJean-Christophe PLAGNIOL-VILLARD 					   &macb->tx_ring_dma);
6672439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6682439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb->regs = regs;
6692439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb->phy_addr = phy_addr;
6702439e4bfSJean-Christophe PLAGNIOL-VILLARD 
671d256be29SBo Shen 	if (macb_is_gem(macb))
672d256be29SBo Shen 		sprintf(netdev->name, "gmac%d", id);
673d256be29SBo Shen 	else
6742439e4bfSJean-Christophe PLAGNIOL-VILLARD 		sprintf(netdev->name, "macb%d", id);
675d256be29SBo Shen 
6762439e4bfSJean-Christophe PLAGNIOL-VILLARD 	netdev->init = macb_init;
6772439e4bfSJean-Christophe PLAGNIOL-VILLARD 	netdev->halt = macb_halt;
6782439e4bfSJean-Christophe PLAGNIOL-VILLARD 	netdev->send = macb_send;
6792439e4bfSJean-Christophe PLAGNIOL-VILLARD 	netdev->recv = macb_recv;
6806bb46790SBen Warren 	netdev->write_hwaddr = macb_write_hwaddr;
6812439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6822439e4bfSJean-Christophe PLAGNIOL-VILLARD 	/*
6832439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * Do some basic initialization so that we at least can talk
6842439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 * to the PHY
6852439e4bfSJean-Christophe PLAGNIOL-VILLARD 	 */
686d256be29SBo Shen 	if (macb_is_gem(macb)) {
687d256be29SBo Shen 		ncfgr = gem_mdc_clk_div(id, macb);
68832e4f6bfSBo Shen 		ncfgr |= macb_dbw(macb);
689d256be29SBo Shen 	} else {
690d256be29SBo Shen 		ncfgr = macb_mdc_clk_div(id, macb);
691d256be29SBo Shen 	}
6922439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6932439e4bfSJean-Christophe PLAGNIOL-VILLARD 	macb_writel(macb, NCFGR, ncfgr);
6942439e4bfSJean-Christophe PLAGNIOL-VILLARD 
6952439e4bfSJean-Christophe PLAGNIOL-VILLARD 	eth_register(netdev);
6962439e4bfSJean-Christophe PLAGNIOL-VILLARD 
697b1a0006eSBo Shen #if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB)
6980f751d6eSSemih Hazar 	miiphy_register(netdev->name, macb_miiphy_read, macb_miiphy_write);
699b1a0006eSBo Shen 	macb->bus = miiphy_get_dev_by_name(netdev->name);
7000f751d6eSSemih Hazar #endif
7012439e4bfSJean-Christophe PLAGNIOL-VILLARD 	return 0;
7022439e4bfSJean-Christophe PLAGNIOL-VILLARD }
7032439e4bfSJean-Christophe PLAGNIOL-VILLARD 
7042439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif
705