12439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 22439e4bfSJean-Christophe PLAGNIOL-VILLARD * Copyright (C) 2005-2006 Atmel Corporation 32439e4bfSJean-Christophe PLAGNIOL-VILLARD * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 52439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 62439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 72439e4bfSJean-Christophe PLAGNIOL-VILLARD 82439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 92439e4bfSJean-Christophe PLAGNIOL-VILLARD * The u-boot networking stack is a little weird. It seems like the 102439e4bfSJean-Christophe PLAGNIOL-VILLARD * networking core allocates receive buffers up front without any 112439e4bfSJean-Christophe PLAGNIOL-VILLARD * regard to the hardware that's supposed to actually receive those 122439e4bfSJean-Christophe PLAGNIOL-VILLARD * packets. 132439e4bfSJean-Christophe PLAGNIOL-VILLARD * 142439e4bfSJean-Christophe PLAGNIOL-VILLARD * The MACB receives packets into 128-byte receive buffers, so the 152439e4bfSJean-Christophe PLAGNIOL-VILLARD * buffers allocated by the core isn't very practical to use. We'll 162439e4bfSJean-Christophe PLAGNIOL-VILLARD * allocate our own, but we need one such buffer in case a packet 172439e4bfSJean-Christophe PLAGNIOL-VILLARD * wraps around the DMA ring so that we have to copy it. 182439e4bfSJean-Christophe PLAGNIOL-VILLARD * 196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * Therefore, define CONFIG_SYS_RX_ETH_BUFFER to 1 in the board-specific 202439e4bfSJean-Christophe PLAGNIOL-VILLARD * configuration header. This way, the core allocates one RX buffer 212439e4bfSJean-Christophe PLAGNIOL-VILLARD * and one TX buffer, each of which can hold a ethernet packet of 222439e4bfSJean-Christophe PLAGNIOL-VILLARD * maximum size. 232439e4bfSJean-Christophe PLAGNIOL-VILLARD * 242439e4bfSJean-Christophe PLAGNIOL-VILLARD * For some reason, the networking core unconditionally specifies a 252439e4bfSJean-Christophe PLAGNIOL-VILLARD * 32-byte packet "alignment" (which really should be called 262439e4bfSJean-Christophe PLAGNIOL-VILLARD * "padding"). MACB shouldn't need that, but we'll refrain from any 272439e4bfSJean-Christophe PLAGNIOL-VILLARD * core modifications here... 282439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 292439e4bfSJean-Christophe PLAGNIOL-VILLARD 302439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 3189973f8aSBen Warren #include <netdev.h> 322439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 330f751d6eSSemih Hazar #include <miiphy.h> 342439e4bfSJean-Christophe PLAGNIOL-VILLARD 352439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <linux/mii.h> 362439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h> 372439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/dma-mapping.h> 382439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/arch/clk.h> 398314ccd8SBo Shen #include <asm-generic/errno.h> 402439e4bfSJean-Christophe PLAGNIOL-VILLARD 412439e4bfSJean-Christophe PLAGNIOL-VILLARD #include "macb.h" 422439e4bfSJean-Christophe PLAGNIOL-VILLARD 43ceef983bSAndreas Bießmann #define MACB_RX_BUFFER_SIZE 4096 44ceef983bSAndreas Bießmann #define MACB_RX_RING_SIZE (MACB_RX_BUFFER_SIZE / 128) 45ceef983bSAndreas Bießmann #define MACB_TX_RING_SIZE 16 46ceef983bSAndreas Bießmann #define MACB_TX_TIMEOUT 1000 47ceef983bSAndreas Bießmann #define MACB_AUTONEG_TIMEOUT 5000000 482439e4bfSJean-Christophe PLAGNIOL-VILLARD 492439e4bfSJean-Christophe PLAGNIOL-VILLARD struct macb_dma_desc { 502439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 addr; 512439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 ctrl; 522439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 532439e4bfSJean-Christophe PLAGNIOL-VILLARD 545ae0e382SWu, Josh #define DMA_DESC_BYTES(n) (n * sizeof(struct macb_dma_desc)) 555ae0e382SWu, Josh #define MACB_TX_DMA_DESC_SIZE (DMA_DESC_BYTES(MACB_TX_RING_SIZE)) 565ae0e382SWu, Josh #define MACB_RX_DMA_DESC_SIZE (DMA_DESC_BYTES(MACB_RX_RING_SIZE)) 57ade4ea4dSWu, Josh #define MACB_TX_DUMMY_DMA_DESC_SIZE (DMA_DESC_BYTES(1)) 585ae0e382SWu, Josh 592439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXADDR_USED 0x00000001 602439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXADDR_WRAP 0x00000002 612439e4bfSJean-Christophe PLAGNIOL-VILLARD 622439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_FRMLEN_MASK 0x00000fff 632439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_FRAME_START 0x00004000 642439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_FRAME_END 0x00008000 652439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_TYPEID_MATCH 0x00400000 662439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_ADDR4_MATCH 0x00800000 672439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_ADDR3_MATCH 0x01000000 682439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_ADDR2_MATCH 0x02000000 692439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_ADDR1_MATCH 0x04000000 702439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_BROADCAST 0x80000000 712439e4bfSJean-Christophe PLAGNIOL-VILLARD 722439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_FRMLEN_MASK 0x000007ff 732439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_FRAME_END 0x00008000 742439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_NOCRC 0x00010000 752439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_EXHAUSTED 0x08000000 762439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_UNDERRUN 0x10000000 772439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_MAXRETRY 0x20000000 782439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_WRAP 0x40000000 792439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_USED 0x80000000 802439e4bfSJean-Christophe PLAGNIOL-VILLARD 812439e4bfSJean-Christophe PLAGNIOL-VILLARD struct macb_device { 822439e4bfSJean-Christophe PLAGNIOL-VILLARD void *regs; 832439e4bfSJean-Christophe PLAGNIOL-VILLARD 842439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int rx_tail; 852439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int tx_head; 862439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int tx_tail; 872439e4bfSJean-Christophe PLAGNIOL-VILLARD 882439e4bfSJean-Christophe PLAGNIOL-VILLARD void *rx_buffer; 892439e4bfSJean-Christophe PLAGNIOL-VILLARD void *tx_buffer; 902439e4bfSJean-Christophe PLAGNIOL-VILLARD struct macb_dma_desc *rx_ring; 912439e4bfSJean-Christophe PLAGNIOL-VILLARD struct macb_dma_desc *tx_ring; 922439e4bfSJean-Christophe PLAGNIOL-VILLARD 932439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long rx_buffer_dma; 942439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long rx_ring_dma; 952439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long tx_ring_dma; 962439e4bfSJean-Christophe PLAGNIOL-VILLARD 97ade4ea4dSWu, Josh struct macb_dma_desc *dummy_desc; 98ade4ea4dSWu, Josh unsigned long dummy_desc_dma; 99ade4ea4dSWu, Josh 1002439e4bfSJean-Christophe PLAGNIOL-VILLARD const struct device *dev; 1012439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device netdev; 1022439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned short phy_addr; 103b1a0006eSBo Shen struct mii_dev *bus; 1042439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1052439e4bfSJean-Christophe PLAGNIOL-VILLARD #define to_macb(_nd) container_of(_nd, struct macb_device, netdev) 1062439e4bfSJean-Christophe PLAGNIOL-VILLARD 107d256be29SBo Shen static int macb_is_gem(struct macb_device *macb) 108d256be29SBo Shen { 109d256be29SBo Shen return MACB_BFEXT(IDNUM, macb_readl(macb, MID)) == 0x2; 110d256be29SBo Shen } 111d256be29SBo Shen 112*75b03cf1SGregory CLEMENT #ifndef cpu_is_sama5d2 113*75b03cf1SGregory CLEMENT #define cpu_is_sama5d2() 0 114*75b03cf1SGregory CLEMENT #endif 115*75b03cf1SGregory CLEMENT 116*75b03cf1SGregory CLEMENT #ifndef cpu_is_sama5d4 117*75b03cf1SGregory CLEMENT #define cpu_is_sama5d4() 0 118*75b03cf1SGregory CLEMENT #endif 119*75b03cf1SGregory CLEMENT 120*75b03cf1SGregory CLEMENT static int gem_is_gigabit_capable(struct macb_device *macb) 121*75b03cf1SGregory CLEMENT { 122*75b03cf1SGregory CLEMENT /* 123*75b03cf1SGregory CLEMENT * The GEM controllers embeded in SAMA5D2 and SAMA5D4 are 124*75b03cf1SGregory CLEMENT * configured to support only 10/100. 125*75b03cf1SGregory CLEMENT */ 126*75b03cf1SGregory CLEMENT return macb_is_gem(macb) && !cpu_is_sama5d2() && !cpu_is_sama5d4(); 127*75b03cf1SGregory CLEMENT } 128*75b03cf1SGregory CLEMENT 1292439e4bfSJean-Christophe PLAGNIOL-VILLARD static void macb_mdio_write(struct macb_device *macb, u8 reg, u16 value) 1302439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1312439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long netctl; 1322439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long netstat; 1332439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long frame; 1342439e4bfSJean-Christophe PLAGNIOL-VILLARD 1352439e4bfSJean-Christophe PLAGNIOL-VILLARD netctl = macb_readl(macb, NCR); 1362439e4bfSJean-Christophe PLAGNIOL-VILLARD netctl |= MACB_BIT(MPE); 1372439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, NCR, netctl); 1382439e4bfSJean-Christophe PLAGNIOL-VILLARD 1392439e4bfSJean-Christophe PLAGNIOL-VILLARD frame = (MACB_BF(SOF, 1) 1402439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACB_BF(RW, 1) 1412439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACB_BF(PHYA, macb->phy_addr) 1422439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACB_BF(REGA, reg) 1432439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACB_BF(CODE, 2) 1442439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACB_BF(DATA, value)); 1452439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, MAN, frame); 1462439e4bfSJean-Christophe PLAGNIOL-VILLARD 1472439e4bfSJean-Christophe PLAGNIOL-VILLARD do { 1482439e4bfSJean-Christophe PLAGNIOL-VILLARD netstat = macb_readl(macb, NSR); 1492439e4bfSJean-Christophe PLAGNIOL-VILLARD } while (!(netstat & MACB_BIT(IDLE))); 1502439e4bfSJean-Christophe PLAGNIOL-VILLARD 1512439e4bfSJean-Christophe PLAGNIOL-VILLARD netctl = macb_readl(macb, NCR); 1522439e4bfSJean-Christophe PLAGNIOL-VILLARD netctl &= ~MACB_BIT(MPE); 1532439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, NCR, netctl); 1542439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1552439e4bfSJean-Christophe PLAGNIOL-VILLARD 1562439e4bfSJean-Christophe PLAGNIOL-VILLARD static u16 macb_mdio_read(struct macb_device *macb, u8 reg) 1572439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1582439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long netctl; 1592439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long netstat; 1602439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long frame; 1612439e4bfSJean-Christophe PLAGNIOL-VILLARD 1622439e4bfSJean-Christophe PLAGNIOL-VILLARD netctl = macb_readl(macb, NCR); 1632439e4bfSJean-Christophe PLAGNIOL-VILLARD netctl |= MACB_BIT(MPE); 1642439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, NCR, netctl); 1652439e4bfSJean-Christophe PLAGNIOL-VILLARD 1662439e4bfSJean-Christophe PLAGNIOL-VILLARD frame = (MACB_BF(SOF, 1) 1672439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACB_BF(RW, 2) 1682439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACB_BF(PHYA, macb->phy_addr) 1692439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACB_BF(REGA, reg) 1702439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACB_BF(CODE, 2)); 1712439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, MAN, frame); 1722439e4bfSJean-Christophe PLAGNIOL-VILLARD 1732439e4bfSJean-Christophe PLAGNIOL-VILLARD do { 1742439e4bfSJean-Christophe PLAGNIOL-VILLARD netstat = macb_readl(macb, NSR); 1752439e4bfSJean-Christophe PLAGNIOL-VILLARD } while (!(netstat & MACB_BIT(IDLE))); 1762439e4bfSJean-Christophe PLAGNIOL-VILLARD 1772439e4bfSJean-Christophe PLAGNIOL-VILLARD frame = macb_readl(macb, MAN); 1782439e4bfSJean-Christophe PLAGNIOL-VILLARD 1792439e4bfSJean-Christophe PLAGNIOL-VILLARD netctl = macb_readl(macb, NCR); 1802439e4bfSJean-Christophe PLAGNIOL-VILLARD netctl &= ~MACB_BIT(MPE); 1812439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, NCR, netctl); 1822439e4bfSJean-Christophe PLAGNIOL-VILLARD 1832439e4bfSJean-Christophe PLAGNIOL-VILLARD return MACB_BFEXT(DATA, frame); 1842439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1852439e4bfSJean-Christophe PLAGNIOL-VILLARD 1861b8c18b9SJoe Hershberger void __weak arch_get_mdio_control(const char *name) 187416ce623SShiraz Hashim { 188416ce623SShiraz Hashim return; 189416ce623SShiraz Hashim } 190416ce623SShiraz Hashim 191b1a0006eSBo Shen #if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB) 1920f751d6eSSemih Hazar 1935700bb63SMike Frysinger int macb_miiphy_read(const char *devname, u8 phy_adr, u8 reg, u16 *value) 1940f751d6eSSemih Hazar { 1950f751d6eSSemih Hazar struct eth_device *dev = eth_get_dev_by_name(devname); 1960f751d6eSSemih Hazar struct macb_device *macb = to_macb(dev); 1970f751d6eSSemih Hazar 1980f751d6eSSemih Hazar if (macb->phy_addr != phy_adr) 1990f751d6eSSemih Hazar return -1; 2000f751d6eSSemih Hazar 201416ce623SShiraz Hashim arch_get_mdio_control(devname); 2020f751d6eSSemih Hazar *value = macb_mdio_read(macb, reg); 2030f751d6eSSemih Hazar 2040f751d6eSSemih Hazar return 0; 2050f751d6eSSemih Hazar } 2060f751d6eSSemih Hazar 2075700bb63SMike Frysinger int macb_miiphy_write(const char *devname, u8 phy_adr, u8 reg, u16 value) 2080f751d6eSSemih Hazar { 2090f751d6eSSemih Hazar struct eth_device *dev = eth_get_dev_by_name(devname); 2100f751d6eSSemih Hazar struct macb_device *macb = to_macb(dev); 2110f751d6eSSemih Hazar 2120f751d6eSSemih Hazar if (macb->phy_addr != phy_adr) 2130f751d6eSSemih Hazar return -1; 2140f751d6eSSemih Hazar 215416ce623SShiraz Hashim arch_get_mdio_control(devname); 2160f751d6eSSemih Hazar macb_mdio_write(macb, reg, value); 2170f751d6eSSemih Hazar 2180f751d6eSSemih Hazar return 0; 2190f751d6eSSemih Hazar } 2200f751d6eSSemih Hazar #endif 2210f751d6eSSemih Hazar 2225ae0e382SWu, Josh #define RX 1 2235ae0e382SWu, Josh #define TX 0 2245ae0e382SWu, Josh static inline void macb_invalidate_ring_desc(struct macb_device *macb, bool rx) 2255ae0e382SWu, Josh { 2265ae0e382SWu, Josh if (rx) 2275ae0e382SWu, Josh invalidate_dcache_range(macb->rx_ring_dma, macb->rx_ring_dma + 2285ae0e382SWu, Josh MACB_RX_DMA_DESC_SIZE); 2295ae0e382SWu, Josh else 2305ae0e382SWu, Josh invalidate_dcache_range(macb->tx_ring_dma, macb->tx_ring_dma + 2315ae0e382SWu, Josh MACB_TX_DMA_DESC_SIZE); 2325ae0e382SWu, Josh } 2335ae0e382SWu, Josh 2345ae0e382SWu, Josh static inline void macb_flush_ring_desc(struct macb_device *macb, bool rx) 2355ae0e382SWu, Josh { 2365ae0e382SWu, Josh if (rx) 2375ae0e382SWu, Josh flush_dcache_range(macb->rx_ring_dma, macb->rx_ring_dma + 2385ae0e382SWu, Josh MACB_RX_DMA_DESC_SIZE); 2395ae0e382SWu, Josh else 2405ae0e382SWu, Josh flush_dcache_range(macb->tx_ring_dma, macb->tx_ring_dma + 2415ae0e382SWu, Josh MACB_TX_DMA_DESC_SIZE); 2425ae0e382SWu, Josh } 2435ae0e382SWu, Josh 2445ae0e382SWu, Josh static inline void macb_flush_rx_buffer(struct macb_device *macb) 2455ae0e382SWu, Josh { 2465ae0e382SWu, Josh flush_dcache_range(macb->rx_buffer_dma, macb->rx_buffer_dma + 2475ae0e382SWu, Josh MACB_RX_BUFFER_SIZE); 2485ae0e382SWu, Josh } 2495ae0e382SWu, Josh 2505ae0e382SWu, Josh static inline void macb_invalidate_rx_buffer(struct macb_device *macb) 2515ae0e382SWu, Josh { 2525ae0e382SWu, Josh invalidate_dcache_range(macb->rx_buffer_dma, macb->rx_buffer_dma + 2535ae0e382SWu, Josh MACB_RX_BUFFER_SIZE); 2545ae0e382SWu, Josh } 2550f751d6eSSemih Hazar 2562439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_CMD_NET) 2572439e4bfSJean-Christophe PLAGNIOL-VILLARD 2589d9a89beSJoe Hershberger static int macb_send(struct eth_device *netdev, void *packet, int length) 2592439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2602439e4bfSJean-Christophe PLAGNIOL-VILLARD struct macb_device *macb = to_macb(netdev); 2612439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long paddr, ctrl; 2622439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int tx_head = macb->tx_head; 2632439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 2642439e4bfSJean-Christophe PLAGNIOL-VILLARD 2652439e4bfSJean-Christophe PLAGNIOL-VILLARD paddr = dma_map_single(packet, length, DMA_TO_DEVICE); 2662439e4bfSJean-Christophe PLAGNIOL-VILLARD 2672439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl = length & TXBUF_FRMLEN_MASK; 2682439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl |= TXBUF_FRAME_END; 269ceef983bSAndreas Bießmann if (tx_head == (MACB_TX_RING_SIZE - 1)) { 2702439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl |= TXBUF_WRAP; 2712439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->tx_head = 0; 272ceef983bSAndreas Bießmann } else { 2732439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->tx_head++; 274ceef983bSAndreas Bießmann } 2752439e4bfSJean-Christophe PLAGNIOL-VILLARD 2762439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->tx_ring[tx_head].ctrl = ctrl; 2772439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->tx_ring[tx_head].addr = paddr; 2782439e4bfSJean-Christophe PLAGNIOL-VILLARD barrier(); 2795ae0e382SWu, Josh macb_flush_ring_desc(macb, TX); 2805ae0e382SWu, Josh /* Do we need check paddr and length is dcache line aligned? */ 2815ae0e382SWu, Josh flush_dcache_range(paddr, paddr + length); 2822439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE) | MACB_BIT(TSTART)); 2832439e4bfSJean-Christophe PLAGNIOL-VILLARD 2842439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 2852439e4bfSJean-Christophe PLAGNIOL-VILLARD * I guess this is necessary because the networking core may 2862439e4bfSJean-Christophe PLAGNIOL-VILLARD * re-use the transmit buffer as soon as we return... 2872439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 288ceef983bSAndreas Bießmann for (i = 0; i <= MACB_TX_TIMEOUT; i++) { 2892439e4bfSJean-Christophe PLAGNIOL-VILLARD barrier(); 2905ae0e382SWu, Josh macb_invalidate_ring_desc(macb, TX); 2912439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl = macb->tx_ring[tx_head].ctrl; 2922439e4bfSJean-Christophe PLAGNIOL-VILLARD if (ctrl & TXBUF_USED) 2932439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 2942439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1); 2952439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2962439e4bfSJean-Christophe PLAGNIOL-VILLARD 2972439e4bfSJean-Christophe PLAGNIOL-VILLARD dma_unmap_single(packet, length, paddr); 2982439e4bfSJean-Christophe PLAGNIOL-VILLARD 299ceef983bSAndreas Bießmann if (i <= MACB_TX_TIMEOUT) { 3002439e4bfSJean-Christophe PLAGNIOL-VILLARD if (ctrl & TXBUF_UNDERRUN) 3012439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: TX underrun\n", netdev->name); 3022439e4bfSJean-Christophe PLAGNIOL-VILLARD if (ctrl & TXBUF_EXHAUSTED) 3032439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: TX buffers exhausted in mid frame\n", 3042439e4bfSJean-Christophe PLAGNIOL-VILLARD netdev->name); 3052439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 3062439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: TX timeout\n", netdev->name); 3072439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3082439e4bfSJean-Christophe PLAGNIOL-VILLARD 3092439e4bfSJean-Christophe PLAGNIOL-VILLARD /* No one cares anyway */ 3102439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 3112439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3122439e4bfSJean-Christophe PLAGNIOL-VILLARD 3132439e4bfSJean-Christophe PLAGNIOL-VILLARD static void reclaim_rx_buffers(struct macb_device *macb, 3142439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int new_tail) 3152439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3162439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int i; 3172439e4bfSJean-Christophe PLAGNIOL-VILLARD 3182439e4bfSJean-Christophe PLAGNIOL-VILLARD i = macb->rx_tail; 3195ae0e382SWu, Josh 3205ae0e382SWu, Josh macb_invalidate_ring_desc(macb, RX); 3212439e4bfSJean-Christophe PLAGNIOL-VILLARD while (i > new_tail) { 3222439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->rx_ring[i].addr &= ~RXADDR_USED; 3232439e4bfSJean-Christophe PLAGNIOL-VILLARD i++; 324ceef983bSAndreas Bießmann if (i > MACB_RX_RING_SIZE) 3252439e4bfSJean-Christophe PLAGNIOL-VILLARD i = 0; 3262439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3272439e4bfSJean-Christophe PLAGNIOL-VILLARD 3282439e4bfSJean-Christophe PLAGNIOL-VILLARD while (i < new_tail) { 3292439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->rx_ring[i].addr &= ~RXADDR_USED; 3302439e4bfSJean-Christophe PLAGNIOL-VILLARD i++; 3312439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3322439e4bfSJean-Christophe PLAGNIOL-VILLARD 3332439e4bfSJean-Christophe PLAGNIOL-VILLARD barrier(); 3345ae0e382SWu, Josh macb_flush_ring_desc(macb, RX); 3352439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->rx_tail = new_tail; 3362439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3372439e4bfSJean-Christophe PLAGNIOL-VILLARD 3382439e4bfSJean-Christophe PLAGNIOL-VILLARD static int macb_recv(struct eth_device *netdev) 3392439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3402439e4bfSJean-Christophe PLAGNIOL-VILLARD struct macb_device *macb = to_macb(netdev); 3412439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int rx_tail = macb->rx_tail; 3422439e4bfSJean-Christophe PLAGNIOL-VILLARD void *buffer; 3432439e4bfSJean-Christophe PLAGNIOL-VILLARD int length; 3442439e4bfSJean-Christophe PLAGNIOL-VILLARD int wrapped = 0; 3452439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 status; 3462439e4bfSJean-Christophe PLAGNIOL-VILLARD 3472439e4bfSJean-Christophe PLAGNIOL-VILLARD for (;;) { 3485ae0e382SWu, Josh macb_invalidate_ring_desc(macb, RX); 3495ae0e382SWu, Josh 3502439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(macb->rx_ring[rx_tail].addr & RXADDR_USED)) 3512439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 3522439e4bfSJean-Christophe PLAGNIOL-VILLARD 3532439e4bfSJean-Christophe PLAGNIOL-VILLARD status = macb->rx_ring[rx_tail].ctrl; 3542439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & RXBUF_FRAME_START) { 3552439e4bfSJean-Christophe PLAGNIOL-VILLARD if (rx_tail != macb->rx_tail) 3562439e4bfSJean-Christophe PLAGNIOL-VILLARD reclaim_rx_buffers(macb, rx_tail); 3572439e4bfSJean-Christophe PLAGNIOL-VILLARD wrapped = 0; 3582439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3592439e4bfSJean-Christophe PLAGNIOL-VILLARD 3602439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & RXBUF_FRAME_END) { 3612439e4bfSJean-Christophe PLAGNIOL-VILLARD buffer = macb->rx_buffer + 128 * macb->rx_tail; 3622439e4bfSJean-Christophe PLAGNIOL-VILLARD length = status & RXBUF_FRMLEN_MASK; 3635ae0e382SWu, Josh 3645ae0e382SWu, Josh macb_invalidate_rx_buffer(macb); 3652439e4bfSJean-Christophe PLAGNIOL-VILLARD if (wrapped) { 3662439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int headlen, taillen; 3672439e4bfSJean-Christophe PLAGNIOL-VILLARD 368ceef983bSAndreas Bießmann headlen = 128 * (MACB_RX_RING_SIZE 3692439e4bfSJean-Christophe PLAGNIOL-VILLARD - macb->rx_tail); 3702439e4bfSJean-Christophe PLAGNIOL-VILLARD taillen = length - headlen; 3711fd92db8SJoe Hershberger memcpy((void *)net_rx_packets[0], 3722439e4bfSJean-Christophe PLAGNIOL-VILLARD buffer, headlen); 3731fd92db8SJoe Hershberger memcpy((void *)net_rx_packets[0] + headlen, 3742439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->rx_buffer, taillen); 3751fd92db8SJoe Hershberger buffer = (void *)net_rx_packets[0]; 3762439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3772439e4bfSJean-Christophe PLAGNIOL-VILLARD 3781fd92db8SJoe Hershberger net_process_received_packet(buffer, length); 379ceef983bSAndreas Bießmann if (++rx_tail >= MACB_RX_RING_SIZE) 3802439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_tail = 0; 3812439e4bfSJean-Christophe PLAGNIOL-VILLARD reclaim_rx_buffers(macb, rx_tail); 3822439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 383ceef983bSAndreas Bießmann if (++rx_tail >= MACB_RX_RING_SIZE) { 3842439e4bfSJean-Christophe PLAGNIOL-VILLARD wrapped = 1; 3852439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_tail = 0; 3862439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3872439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3882439e4bfSJean-Christophe PLAGNIOL-VILLARD barrier(); 3892439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3902439e4bfSJean-Christophe PLAGNIOL-VILLARD 3912439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 3922439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3932439e4bfSJean-Christophe PLAGNIOL-VILLARD 3942439e4bfSJean-Christophe PLAGNIOL-VILLARD static void macb_phy_reset(struct macb_device *macb) 3952439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3962439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device *netdev = &macb->netdev; 3972439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 3982439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 status, adv; 3992439e4bfSJean-Christophe PLAGNIOL-VILLARD 4002439e4bfSJean-Christophe PLAGNIOL-VILLARD adv = ADVERTISE_CSMA | ADVERTISE_ALL; 4012439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_mdio_write(macb, MII_ADVERTISE, adv); 4022439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Starting autonegotiation...\n", netdev->name); 4032439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_mdio_write(macb, MII_BMCR, (BMCR_ANENABLE 4042439e4bfSJean-Christophe PLAGNIOL-VILLARD | BMCR_ANRESTART)); 4052439e4bfSJean-Christophe PLAGNIOL-VILLARD 406ceef983bSAndreas Bießmann for (i = 0; i < MACB_AUTONEG_TIMEOUT / 100; i++) { 4072439e4bfSJean-Christophe PLAGNIOL-VILLARD status = macb_mdio_read(macb, MII_BMSR); 4082439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & BMSR_ANEGCOMPLETE) 4092439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4102439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 4112439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4122439e4bfSJean-Christophe PLAGNIOL-VILLARD 4132439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & BMSR_ANEGCOMPLETE) 4142439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Autonegotiation complete\n", netdev->name); 4152439e4bfSJean-Christophe PLAGNIOL-VILLARD else 4162439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Autonegotiation timed out (status=0x%04x)\n", 4172439e4bfSJean-Christophe PLAGNIOL-VILLARD netdev->name, status); 4182439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4192439e4bfSJean-Christophe PLAGNIOL-VILLARD 420fc01ea1eSGunnar Rangoy #ifdef CONFIG_MACB_SEARCH_PHY 421fc01ea1eSGunnar Rangoy static int macb_phy_find(struct macb_device *macb) 422fc01ea1eSGunnar Rangoy { 423fc01ea1eSGunnar Rangoy int i; 424fc01ea1eSGunnar Rangoy u16 phy_id; 425fc01ea1eSGunnar Rangoy 426fc01ea1eSGunnar Rangoy /* Search for PHY... */ 427fc01ea1eSGunnar Rangoy for (i = 0; i < 32; i++) { 428fc01ea1eSGunnar Rangoy macb->phy_addr = i; 429fc01ea1eSGunnar Rangoy phy_id = macb_mdio_read(macb, MII_PHYSID1); 430fc01ea1eSGunnar Rangoy if (phy_id != 0xffff) { 431fc01ea1eSGunnar Rangoy printf("%s: PHY present at %d\n", macb->netdev.name, i); 432fc01ea1eSGunnar Rangoy return 1; 433fc01ea1eSGunnar Rangoy } 434fc01ea1eSGunnar Rangoy } 435fc01ea1eSGunnar Rangoy 436fc01ea1eSGunnar Rangoy /* PHY isn't up to snuff */ 4376ed0e940SAndreas Bießmann printf("%s: PHY not found\n", macb->netdev.name); 438fc01ea1eSGunnar Rangoy 439fc01ea1eSGunnar Rangoy return 0; 440fc01ea1eSGunnar Rangoy } 441fc01ea1eSGunnar Rangoy #endif /* CONFIG_MACB_SEARCH_PHY */ 442fc01ea1eSGunnar Rangoy 443fc01ea1eSGunnar Rangoy 4442439e4bfSJean-Christophe PLAGNIOL-VILLARD static int macb_phy_init(struct macb_device *macb) 4452439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4462439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device *netdev = &macb->netdev; 447b1a0006eSBo Shen #ifdef CONFIG_PHYLIB 448b1a0006eSBo Shen struct phy_device *phydev; 449b1a0006eSBo Shen #endif 4502439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 ncfgr; 4512439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 phy_id, status, adv, lpa; 4522439e4bfSJean-Christophe PLAGNIOL-VILLARD int media, speed, duplex; 4532439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 4542439e4bfSJean-Christophe PLAGNIOL-VILLARD 455416ce623SShiraz Hashim arch_get_mdio_control(netdev->name); 456fc01ea1eSGunnar Rangoy #ifdef CONFIG_MACB_SEARCH_PHY 457fc01ea1eSGunnar Rangoy /* Auto-detect phy_addr */ 458ceef983bSAndreas Bießmann if (!macb_phy_find(macb)) 459fc01ea1eSGunnar Rangoy return 0; 460fc01ea1eSGunnar Rangoy #endif /* CONFIG_MACB_SEARCH_PHY */ 461fc01ea1eSGunnar Rangoy 4622439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check if the PHY is up to snuff... */ 4632439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_id = macb_mdio_read(macb, MII_PHYSID1); 4642439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phy_id == 0xffff) { 4652439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: No PHY present\n", netdev->name); 4662439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 4672439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4682439e4bfSJean-Christophe PLAGNIOL-VILLARD 469b1a0006eSBo Shen #ifdef CONFIG_PHYLIB 4708314ccd8SBo Shen /* need to consider other phy interface mode */ 4718314ccd8SBo Shen phydev = phy_connect(macb->bus, macb->phy_addr, netdev, 4728314ccd8SBo Shen PHY_INTERFACE_MODE_RGMII); 4738314ccd8SBo Shen if (!phydev) { 4748314ccd8SBo Shen printf("phy_connect failed\n"); 4758314ccd8SBo Shen return -ENODEV; 4768314ccd8SBo Shen } 4778314ccd8SBo Shen 478b1a0006eSBo Shen phy_config(phydev); 479b1a0006eSBo Shen #endif 480b1a0006eSBo Shen 4812439e4bfSJean-Christophe PLAGNIOL-VILLARD status = macb_mdio_read(macb, MII_BMSR); 4822439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(status & BMSR_LSTATUS)) { 4832439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Try to re-negotiate if we don't have link already. */ 4842439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_phy_reset(macb); 4852439e4bfSJean-Christophe PLAGNIOL-VILLARD 486ceef983bSAndreas Bießmann for (i = 0; i < MACB_AUTONEG_TIMEOUT / 100; i++) { 4872439e4bfSJean-Christophe PLAGNIOL-VILLARD status = macb_mdio_read(macb, MII_BMSR); 4882439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & BMSR_LSTATUS) 4892439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4902439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 4912439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4922439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4932439e4bfSJean-Christophe PLAGNIOL-VILLARD 4942439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(status & BMSR_LSTATUS)) { 4952439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: link down (status: 0x%04x)\n", 4962439e4bfSJean-Christophe PLAGNIOL-VILLARD netdev->name, status); 4972439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 498d256be29SBo Shen } 499d256be29SBo Shen 500*75b03cf1SGregory CLEMENT /* First check for GMAC and that it is GiB capable */ 501*75b03cf1SGregory CLEMENT if (gem_is_gigabit_capable(macb)) { 502d256be29SBo Shen lpa = macb_mdio_read(macb, MII_STAT1000); 503d256be29SBo Shen 50447609577SAndreas Bießmann if (lpa & (LPA_1000FULL | LPA_1000HALF)) { 50547609577SAndreas Bießmann duplex = ((lpa & LPA_1000FULL) ? 1 : 0); 50647609577SAndreas Bießmann 50747609577SAndreas Bießmann printf("%s: link up, 1000Mbps %s-duplex (lpa: 0x%04x)\n", 508d256be29SBo Shen netdev->name, 509d256be29SBo Shen duplex ? "full" : "half", 510d256be29SBo Shen lpa); 511d256be29SBo Shen 512d256be29SBo Shen ncfgr = macb_readl(macb, NCFGR); 51347609577SAndreas Bießmann ncfgr &= ~(MACB_BIT(SPD) | MACB_BIT(FD)); 514d256be29SBo Shen ncfgr |= GEM_BIT(GBE); 51547609577SAndreas Bießmann 516d256be29SBo Shen if (duplex) 517d256be29SBo Shen ncfgr |= MACB_BIT(FD); 51847609577SAndreas Bießmann 519d256be29SBo Shen macb_writel(macb, NCFGR, ncfgr); 520d256be29SBo Shen 521d256be29SBo Shen return 1; 522d256be29SBo Shen } 523d256be29SBo Shen } 524d256be29SBo Shen 525d256be29SBo Shen /* fall back for EMAC checking */ 5262439e4bfSJean-Christophe PLAGNIOL-VILLARD adv = macb_mdio_read(macb, MII_ADVERTISE); 5272439e4bfSJean-Christophe PLAGNIOL-VILLARD lpa = macb_mdio_read(macb, MII_LPA); 5282439e4bfSJean-Christophe PLAGNIOL-VILLARD media = mii_nway_result(lpa & adv); 5292439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = (media & (ADVERTISE_100FULL | ADVERTISE_100HALF) 5302439e4bfSJean-Christophe PLAGNIOL-VILLARD ? 1 : 0); 5312439e4bfSJean-Christophe PLAGNIOL-VILLARD duplex = (media & ADVERTISE_FULL) ? 1 : 0; 5322439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: link up, %sMbps %s-duplex (lpa: 0x%04x)\n", 5332439e4bfSJean-Christophe PLAGNIOL-VILLARD netdev->name, 5342439e4bfSJean-Christophe PLAGNIOL-VILLARD speed ? "100" : "10", 5352439e4bfSJean-Christophe PLAGNIOL-VILLARD duplex ? "full" : "half", 5362439e4bfSJean-Christophe PLAGNIOL-VILLARD lpa); 5372439e4bfSJean-Christophe PLAGNIOL-VILLARD 5382439e4bfSJean-Christophe PLAGNIOL-VILLARD ncfgr = macb_readl(macb, NCFGR); 539c83cb5f6SBo Shen ncfgr &= ~(MACB_BIT(SPD) | MACB_BIT(FD) | GEM_BIT(GBE)); 5402439e4bfSJean-Christophe PLAGNIOL-VILLARD if (speed) 5412439e4bfSJean-Christophe PLAGNIOL-VILLARD ncfgr |= MACB_BIT(SPD); 5422439e4bfSJean-Christophe PLAGNIOL-VILLARD if (duplex) 5432439e4bfSJean-Christophe PLAGNIOL-VILLARD ncfgr |= MACB_BIT(FD); 5442439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, NCFGR, ncfgr); 545d256be29SBo Shen 5462439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 5472439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5482439e4bfSJean-Christophe PLAGNIOL-VILLARD 549ade4ea4dSWu, Josh static int gmac_init_multi_queues(struct macb_device *macb) 550ade4ea4dSWu, Josh { 551ade4ea4dSWu, Josh int i, num_queues = 1; 552ade4ea4dSWu, Josh u32 queue_mask; 553ade4ea4dSWu, Josh 554ade4ea4dSWu, Josh /* bit 0 is never set but queue 0 always exists */ 555ade4ea4dSWu, Josh queue_mask = gem_readl(macb, DCFG6) & 0xff; 556ade4ea4dSWu, Josh queue_mask |= 0x1; 557ade4ea4dSWu, Josh 558ade4ea4dSWu, Josh for (i = 1; i < MACB_MAX_QUEUES; i++) 559ade4ea4dSWu, Josh if (queue_mask & (1 << i)) 560ade4ea4dSWu, Josh num_queues++; 561ade4ea4dSWu, Josh 562ade4ea4dSWu, Josh macb->dummy_desc->ctrl = TXBUF_USED; 563ade4ea4dSWu, Josh macb->dummy_desc->addr = 0; 564ade4ea4dSWu, Josh flush_dcache_range(macb->dummy_desc_dma, macb->dummy_desc_dma + 565ade4ea4dSWu, Josh MACB_TX_DUMMY_DMA_DESC_SIZE); 566ade4ea4dSWu, Josh 567ade4ea4dSWu, Josh for (i = 1; i < num_queues; i++) 568ade4ea4dSWu, Josh gem_writel_queue_TBQP(macb, macb->dummy_desc_dma, i - 1); 569ade4ea4dSWu, Josh 570ade4ea4dSWu, Josh return 0; 571ade4ea4dSWu, Josh } 572ade4ea4dSWu, Josh 5732439e4bfSJean-Christophe PLAGNIOL-VILLARD static int macb_init(struct eth_device *netdev, bd_t *bd) 5742439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5752439e4bfSJean-Christophe PLAGNIOL-VILLARD struct macb_device *macb = to_macb(netdev); 5762439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long paddr; 5772439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 5782439e4bfSJean-Christophe PLAGNIOL-VILLARD 5792439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 5802439e4bfSJean-Christophe PLAGNIOL-VILLARD * macb_halt should have been called at some point before now, 5812439e4bfSJean-Christophe PLAGNIOL-VILLARD * so we'll assume the controller is idle. 5822439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 5832439e4bfSJean-Christophe PLAGNIOL-VILLARD 5842439e4bfSJean-Christophe PLAGNIOL-VILLARD /* initialize DMA descriptors */ 5852439e4bfSJean-Christophe PLAGNIOL-VILLARD paddr = macb->rx_buffer_dma; 586ceef983bSAndreas Bießmann for (i = 0; i < MACB_RX_RING_SIZE; i++) { 587ceef983bSAndreas Bießmann if (i == (MACB_RX_RING_SIZE - 1)) 5882439e4bfSJean-Christophe PLAGNIOL-VILLARD paddr |= RXADDR_WRAP; 5892439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->rx_ring[i].addr = paddr; 5902439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->rx_ring[i].ctrl = 0; 5912439e4bfSJean-Christophe PLAGNIOL-VILLARD paddr += 128; 5922439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5935ae0e382SWu, Josh macb_flush_ring_desc(macb, RX); 5945ae0e382SWu, Josh macb_flush_rx_buffer(macb); 5955ae0e382SWu, Josh 596ceef983bSAndreas Bießmann for (i = 0; i < MACB_TX_RING_SIZE; i++) { 5972439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->tx_ring[i].addr = 0; 598ceef983bSAndreas Bießmann if (i == (MACB_TX_RING_SIZE - 1)) 5992439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->tx_ring[i].ctrl = TXBUF_USED | TXBUF_WRAP; 6002439e4bfSJean-Christophe PLAGNIOL-VILLARD else 6012439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->tx_ring[i].ctrl = TXBUF_USED; 6022439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6035ae0e382SWu, Josh macb_flush_ring_desc(macb, TX); 6045ae0e382SWu, Josh 605ceef983bSAndreas Bießmann macb->rx_tail = 0; 606ceef983bSAndreas Bießmann macb->tx_head = 0; 607ceef983bSAndreas Bießmann macb->tx_tail = 0; 6082439e4bfSJean-Christophe PLAGNIOL-VILLARD 6092439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, RBQP, macb->rx_ring_dma); 6102439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, TBQP, macb->tx_ring_dma); 6112439e4bfSJean-Christophe PLAGNIOL-VILLARD 612d256be29SBo Shen if (macb_is_gem(macb)) { 613ade4ea4dSWu, Josh /* Check the multi queue and initialize the queue for tx */ 614ade4ea4dSWu, Josh gmac_init_multi_queues(macb); 615ade4ea4dSWu, Josh 616cabf61ceSBo Shen /* 617cabf61ceSBo Shen * When the GMAC IP with GE feature, this bit is used to 618cabf61ceSBo Shen * select interface between RGMII and GMII. 619cabf61ceSBo Shen * When the GMAC IP without GE feature, this bit is used 620cabf61ceSBo Shen * to select interface between RMII and MII. 621cabf61ceSBo Shen */ 622cabf61ceSBo Shen #if defined(CONFIG_RGMII) || defined(CONFIG_RMII) 623d256be29SBo Shen gem_writel(macb, UR, GEM_BIT(RGMII)); 624d256be29SBo Shen #else 625d256be29SBo Shen gem_writel(macb, UR, 0); 626d256be29SBo Shen #endif 627d256be29SBo Shen } else { 6282439e4bfSJean-Christophe PLAGNIOL-VILLARD /* choose RMII or MII mode. This depends on the board */ 6292439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_RMII 630d8f64b44SBo Shen #ifdef CONFIG_AT91FAMILY 6317263ef19SStelian Pop macb_writel(macb, USRIO, MACB_BIT(RMII) | MACB_BIT(CLKEN)); 6327263ef19SStelian Pop #else 6332439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, USRIO, 0); 6347263ef19SStelian Pop #endif 6357263ef19SStelian Pop #else 636d8f64b44SBo Shen #ifdef CONFIG_AT91FAMILY 6377263ef19SStelian Pop macb_writel(macb, USRIO, MACB_BIT(CLKEN)); 6382439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 6392439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, USRIO, MACB_BIT(MII)); 6402439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6417263ef19SStelian Pop #endif /* CONFIG_RMII */ 642d256be29SBo Shen } 6432439e4bfSJean-Christophe PLAGNIOL-VILLARD 6442439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!macb_phy_init(macb)) 645422b1a01SBen Warren return -1; 6462439e4bfSJean-Christophe PLAGNIOL-VILLARD 6472439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Enable TX and RX */ 6482439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE)); 6492439e4bfSJean-Christophe PLAGNIOL-VILLARD 650422b1a01SBen Warren return 0; 6512439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6522439e4bfSJean-Christophe PLAGNIOL-VILLARD 6532439e4bfSJean-Christophe PLAGNIOL-VILLARD static void macb_halt(struct eth_device *netdev) 6542439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6552439e4bfSJean-Christophe PLAGNIOL-VILLARD struct macb_device *macb = to_macb(netdev); 6562439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 ncr, tsr; 6572439e4bfSJean-Christophe PLAGNIOL-VILLARD 6582439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Halt the controller and wait for any ongoing transmission to end. */ 6592439e4bfSJean-Christophe PLAGNIOL-VILLARD ncr = macb_readl(macb, NCR); 6602439e4bfSJean-Christophe PLAGNIOL-VILLARD ncr |= MACB_BIT(THALT); 6612439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, NCR, ncr); 6622439e4bfSJean-Christophe PLAGNIOL-VILLARD 6632439e4bfSJean-Christophe PLAGNIOL-VILLARD do { 6642439e4bfSJean-Christophe PLAGNIOL-VILLARD tsr = macb_readl(macb, TSR); 6652439e4bfSJean-Christophe PLAGNIOL-VILLARD } while (tsr & MACB_BIT(TGO)); 6662439e4bfSJean-Christophe PLAGNIOL-VILLARD 6672439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Disable TX and RX, and clear statistics */ 6682439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, NCR, MACB_BIT(CLRSTAT)); 6692439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6702439e4bfSJean-Christophe PLAGNIOL-VILLARD 6716bb46790SBen Warren static int macb_write_hwaddr(struct eth_device *dev) 6726bb46790SBen Warren { 6736bb46790SBen Warren struct macb_device *macb = to_macb(dev); 6746bb46790SBen Warren u32 hwaddr_bottom; 6756bb46790SBen Warren u16 hwaddr_top; 6766bb46790SBen Warren 6776bb46790SBen Warren /* set hardware address */ 6786c169c12Sandreas.devel@googlemail.com hwaddr_bottom = dev->enetaddr[0] | dev->enetaddr[1] << 8 | 6796c169c12Sandreas.devel@googlemail.com dev->enetaddr[2] << 16 | dev->enetaddr[3] << 24; 6806bb46790SBen Warren macb_writel(macb, SA1B, hwaddr_bottom); 6816c169c12Sandreas.devel@googlemail.com hwaddr_top = dev->enetaddr[4] | dev->enetaddr[5] << 8; 6826bb46790SBen Warren macb_writel(macb, SA1T, hwaddr_top); 6836bb46790SBen Warren return 0; 6846bb46790SBen Warren } 6856bb46790SBen Warren 686d256be29SBo Shen static u32 macb_mdc_clk_div(int id, struct macb_device *macb) 687d256be29SBo Shen { 688d256be29SBo Shen u32 config; 689d256be29SBo Shen unsigned long macb_hz = get_macb_pclk_rate(id); 690d256be29SBo Shen 691d256be29SBo Shen if (macb_hz < 20000000) 692d256be29SBo Shen config = MACB_BF(CLK, MACB_CLK_DIV8); 693d256be29SBo Shen else if (macb_hz < 40000000) 694d256be29SBo Shen config = MACB_BF(CLK, MACB_CLK_DIV16); 695d256be29SBo Shen else if (macb_hz < 80000000) 696d256be29SBo Shen config = MACB_BF(CLK, MACB_CLK_DIV32); 697d256be29SBo Shen else 698d256be29SBo Shen config = MACB_BF(CLK, MACB_CLK_DIV64); 699d256be29SBo Shen 700d256be29SBo Shen return config; 701d256be29SBo Shen } 702d256be29SBo Shen 703d256be29SBo Shen static u32 gem_mdc_clk_div(int id, struct macb_device *macb) 704d256be29SBo Shen { 705d256be29SBo Shen u32 config; 706d256be29SBo Shen unsigned long macb_hz = get_macb_pclk_rate(id); 707d256be29SBo Shen 708d256be29SBo Shen if (macb_hz < 20000000) 709d256be29SBo Shen config = GEM_BF(CLK, GEM_CLK_DIV8); 710d256be29SBo Shen else if (macb_hz < 40000000) 711d256be29SBo Shen config = GEM_BF(CLK, GEM_CLK_DIV16); 712d256be29SBo Shen else if (macb_hz < 80000000) 713d256be29SBo Shen config = GEM_BF(CLK, GEM_CLK_DIV32); 714d256be29SBo Shen else if (macb_hz < 120000000) 715d256be29SBo Shen config = GEM_BF(CLK, GEM_CLK_DIV48); 716d256be29SBo Shen else if (macb_hz < 160000000) 717d256be29SBo Shen config = GEM_BF(CLK, GEM_CLK_DIV64); 718d256be29SBo Shen else 719d256be29SBo Shen config = GEM_BF(CLK, GEM_CLK_DIV96); 720d256be29SBo Shen 721d256be29SBo Shen return config; 722d256be29SBo Shen } 723d256be29SBo Shen 72432e4f6bfSBo Shen /* 72532e4f6bfSBo Shen * Get the DMA bus width field of the network configuration register that we 72632e4f6bfSBo Shen * should program. We find the width from decoding the design configuration 72732e4f6bfSBo Shen * register to find the maximum supported data bus width. 72832e4f6bfSBo Shen */ 72932e4f6bfSBo Shen static u32 macb_dbw(struct macb_device *macb) 73032e4f6bfSBo Shen { 73132e4f6bfSBo Shen switch (GEM_BFEXT(DBWDEF, gem_readl(macb, DCFG1))) { 73232e4f6bfSBo Shen case 4: 73332e4f6bfSBo Shen return GEM_BF(DBW, GEM_DBW128); 73432e4f6bfSBo Shen case 2: 73532e4f6bfSBo Shen return GEM_BF(DBW, GEM_DBW64); 73632e4f6bfSBo Shen case 1: 73732e4f6bfSBo Shen default: 73832e4f6bfSBo Shen return GEM_BF(DBW, GEM_DBW32); 73932e4f6bfSBo Shen } 74032e4f6bfSBo Shen } 74132e4f6bfSBo Shen 7422439e4bfSJean-Christophe PLAGNIOL-VILLARD int macb_eth_initialize(int id, void *regs, unsigned int phy_addr) 7432439e4bfSJean-Christophe PLAGNIOL-VILLARD { 7442439e4bfSJean-Christophe PLAGNIOL-VILLARD struct macb_device *macb; 7452439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device *netdev; 7462439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 ncfgr; 7472439e4bfSJean-Christophe PLAGNIOL-VILLARD 7482439e4bfSJean-Christophe PLAGNIOL-VILLARD macb = malloc(sizeof(struct macb_device)); 7492439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!macb) { 7502439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Error: Failed to allocate memory for MACB%d\n", id); 7512439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 7522439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7532439e4bfSJean-Christophe PLAGNIOL-VILLARD memset(macb, 0, sizeof(struct macb_device)); 7542439e4bfSJean-Christophe PLAGNIOL-VILLARD 7552439e4bfSJean-Christophe PLAGNIOL-VILLARD netdev = &macb->netdev; 7562439e4bfSJean-Christophe PLAGNIOL-VILLARD 757ceef983bSAndreas Bießmann macb->rx_buffer = dma_alloc_coherent(MACB_RX_BUFFER_SIZE, 7582439e4bfSJean-Christophe PLAGNIOL-VILLARD &macb->rx_buffer_dma); 7595ae0e382SWu, Josh macb->rx_ring = dma_alloc_coherent(MACB_RX_DMA_DESC_SIZE, 7602439e4bfSJean-Christophe PLAGNIOL-VILLARD &macb->rx_ring_dma); 7615ae0e382SWu, Josh macb->tx_ring = dma_alloc_coherent(MACB_TX_DMA_DESC_SIZE, 7622439e4bfSJean-Christophe PLAGNIOL-VILLARD &macb->tx_ring_dma); 763ade4ea4dSWu, Josh macb->dummy_desc = dma_alloc_coherent(MACB_TX_DUMMY_DMA_DESC_SIZE, 764ade4ea4dSWu, Josh &macb->dummy_desc_dma); 7652439e4bfSJean-Christophe PLAGNIOL-VILLARD 7665ae0e382SWu, Josh /* TODO: we need check the rx/tx_ring_dma is dcache line aligned */ 7675ae0e382SWu, Josh 7682439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->regs = regs; 7692439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->phy_addr = phy_addr; 7702439e4bfSJean-Christophe PLAGNIOL-VILLARD 771d256be29SBo Shen if (macb_is_gem(macb)) 772d256be29SBo Shen sprintf(netdev->name, "gmac%d", id); 773d256be29SBo Shen else 7742439e4bfSJean-Christophe PLAGNIOL-VILLARD sprintf(netdev->name, "macb%d", id); 775d256be29SBo Shen 7762439e4bfSJean-Christophe PLAGNIOL-VILLARD netdev->init = macb_init; 7772439e4bfSJean-Christophe PLAGNIOL-VILLARD netdev->halt = macb_halt; 7782439e4bfSJean-Christophe PLAGNIOL-VILLARD netdev->send = macb_send; 7792439e4bfSJean-Christophe PLAGNIOL-VILLARD netdev->recv = macb_recv; 7806bb46790SBen Warren netdev->write_hwaddr = macb_write_hwaddr; 7812439e4bfSJean-Christophe PLAGNIOL-VILLARD 7822439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 7832439e4bfSJean-Christophe PLAGNIOL-VILLARD * Do some basic initialization so that we at least can talk 7842439e4bfSJean-Christophe PLAGNIOL-VILLARD * to the PHY 7852439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 786d256be29SBo Shen if (macb_is_gem(macb)) { 787d256be29SBo Shen ncfgr = gem_mdc_clk_div(id, macb); 78832e4f6bfSBo Shen ncfgr |= macb_dbw(macb); 789d256be29SBo Shen } else { 790d256be29SBo Shen ncfgr = macb_mdc_clk_div(id, macb); 791d256be29SBo Shen } 7922439e4bfSJean-Christophe PLAGNIOL-VILLARD 7932439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, NCFGR, ncfgr); 7942439e4bfSJean-Christophe PLAGNIOL-VILLARD 7952439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register(netdev); 7962439e4bfSJean-Christophe PLAGNIOL-VILLARD 797b1a0006eSBo Shen #if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB) 7980f751d6eSSemih Hazar miiphy_register(netdev->name, macb_miiphy_read, macb_miiphy_write); 799b1a0006eSBo Shen macb->bus = miiphy_get_dev_by_name(netdev->name); 8000f751d6eSSemih Hazar #endif 8012439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 8022439e4bfSJean-Christophe PLAGNIOL-VILLARD } 8032439e4bfSJean-Christophe PLAGNIOL-VILLARD 8042439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 805