12439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 22439e4bfSJean-Christophe PLAGNIOL-VILLARD * Copyright (C) 2005-2006 Atmel Corporation 32439e4bfSJean-Christophe PLAGNIOL-VILLARD * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 52439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 62439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 7f1dcc19bSSimon Glass #include <dm.h> 82439e4bfSJean-Christophe PLAGNIOL-VILLARD 92439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 102439e4bfSJean-Christophe PLAGNIOL-VILLARD * The u-boot networking stack is a little weird. It seems like the 112439e4bfSJean-Christophe PLAGNIOL-VILLARD * networking core allocates receive buffers up front without any 122439e4bfSJean-Christophe PLAGNIOL-VILLARD * regard to the hardware that's supposed to actually receive those 132439e4bfSJean-Christophe PLAGNIOL-VILLARD * packets. 142439e4bfSJean-Christophe PLAGNIOL-VILLARD * 152439e4bfSJean-Christophe PLAGNIOL-VILLARD * The MACB receives packets into 128-byte receive buffers, so the 162439e4bfSJean-Christophe PLAGNIOL-VILLARD * buffers allocated by the core isn't very practical to use. We'll 172439e4bfSJean-Christophe PLAGNIOL-VILLARD * allocate our own, but we need one such buffer in case a packet 182439e4bfSJean-Christophe PLAGNIOL-VILLARD * wraps around the DMA ring so that we have to copy it. 192439e4bfSJean-Christophe PLAGNIOL-VILLARD * 206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * Therefore, define CONFIG_SYS_RX_ETH_BUFFER to 1 in the board-specific 212439e4bfSJean-Christophe PLAGNIOL-VILLARD * configuration header. This way, the core allocates one RX buffer 222439e4bfSJean-Christophe PLAGNIOL-VILLARD * and one TX buffer, each of which can hold a ethernet packet of 232439e4bfSJean-Christophe PLAGNIOL-VILLARD * maximum size. 242439e4bfSJean-Christophe PLAGNIOL-VILLARD * 252439e4bfSJean-Christophe PLAGNIOL-VILLARD * For some reason, the networking core unconditionally specifies a 262439e4bfSJean-Christophe PLAGNIOL-VILLARD * 32-byte packet "alignment" (which really should be called 272439e4bfSJean-Christophe PLAGNIOL-VILLARD * "padding"). MACB shouldn't need that, but we'll refrain from any 282439e4bfSJean-Christophe PLAGNIOL-VILLARD * core modifications here... 292439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 302439e4bfSJean-Christophe PLAGNIOL-VILLARD 312439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 32f1dcc19bSSimon Glass #ifndef CONFIG_DM_ETH 3389973f8aSBen Warren #include <netdev.h> 34f1dcc19bSSimon Glass #endif 352439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 360f751d6eSSemih Hazar #include <miiphy.h> 372439e4bfSJean-Christophe PLAGNIOL-VILLARD 382439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <linux/mii.h> 392439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h> 402439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/dma-mapping.h> 412439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/arch/clk.h> 425d97dff0SMasahiro Yamada #include <linux/errno.h> 432439e4bfSJean-Christophe PLAGNIOL-VILLARD 442439e4bfSJean-Christophe PLAGNIOL-VILLARD #include "macb.h" 452439e4bfSJean-Christophe PLAGNIOL-VILLARD 46a212b66dSWenyou Yang DECLARE_GLOBAL_DATA_PTR; 47a212b66dSWenyou Yang 48ceef983bSAndreas Bießmann #define MACB_RX_BUFFER_SIZE 4096 49ceef983bSAndreas Bießmann #define MACB_RX_RING_SIZE (MACB_RX_BUFFER_SIZE / 128) 50ceef983bSAndreas Bießmann #define MACB_TX_RING_SIZE 16 51ceef983bSAndreas Bießmann #define MACB_TX_TIMEOUT 1000 52ceef983bSAndreas Bießmann #define MACB_AUTONEG_TIMEOUT 5000000 532439e4bfSJean-Christophe PLAGNIOL-VILLARD 542439e4bfSJean-Christophe PLAGNIOL-VILLARD struct macb_dma_desc { 552439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 addr; 562439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 ctrl; 572439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 582439e4bfSJean-Christophe PLAGNIOL-VILLARD 595ae0e382SWu, Josh #define DMA_DESC_BYTES(n) (n * sizeof(struct macb_dma_desc)) 605ae0e382SWu, Josh #define MACB_TX_DMA_DESC_SIZE (DMA_DESC_BYTES(MACB_TX_RING_SIZE)) 615ae0e382SWu, Josh #define MACB_RX_DMA_DESC_SIZE (DMA_DESC_BYTES(MACB_RX_RING_SIZE)) 62ade4ea4dSWu, Josh #define MACB_TX_DUMMY_DMA_DESC_SIZE (DMA_DESC_BYTES(1)) 635ae0e382SWu, Josh 642439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXADDR_USED 0x00000001 652439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXADDR_WRAP 0x00000002 662439e4bfSJean-Christophe PLAGNIOL-VILLARD 672439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_FRMLEN_MASK 0x00000fff 682439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_FRAME_START 0x00004000 692439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_FRAME_END 0x00008000 702439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_TYPEID_MATCH 0x00400000 712439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_ADDR4_MATCH 0x00800000 722439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_ADDR3_MATCH 0x01000000 732439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_ADDR2_MATCH 0x02000000 742439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_ADDR1_MATCH 0x04000000 752439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RXBUF_BROADCAST 0x80000000 762439e4bfSJean-Christophe PLAGNIOL-VILLARD 772439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_FRMLEN_MASK 0x000007ff 782439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_FRAME_END 0x00008000 792439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_NOCRC 0x00010000 802439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_EXHAUSTED 0x08000000 812439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_UNDERRUN 0x10000000 822439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_MAXRETRY 0x20000000 832439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_WRAP 0x40000000 842439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TXBUF_USED 0x80000000 852439e4bfSJean-Christophe PLAGNIOL-VILLARD 862439e4bfSJean-Christophe PLAGNIOL-VILLARD struct macb_device { 872439e4bfSJean-Christophe PLAGNIOL-VILLARD void *regs; 882439e4bfSJean-Christophe PLAGNIOL-VILLARD 892439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int rx_tail; 902439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int tx_head; 912439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int tx_tail; 92d5555b70SSimon Glass unsigned int next_rx_tail; 93d5555b70SSimon Glass bool wrapped; 942439e4bfSJean-Christophe PLAGNIOL-VILLARD 952439e4bfSJean-Christophe PLAGNIOL-VILLARD void *rx_buffer; 962439e4bfSJean-Christophe PLAGNIOL-VILLARD void *tx_buffer; 972439e4bfSJean-Christophe PLAGNIOL-VILLARD struct macb_dma_desc *rx_ring; 982439e4bfSJean-Christophe PLAGNIOL-VILLARD struct macb_dma_desc *tx_ring; 992439e4bfSJean-Christophe PLAGNIOL-VILLARD 1002439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long rx_buffer_dma; 1012439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long rx_ring_dma; 1022439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long tx_ring_dma; 1032439e4bfSJean-Christophe PLAGNIOL-VILLARD 104ade4ea4dSWu, Josh struct macb_dma_desc *dummy_desc; 105ade4ea4dSWu, Josh unsigned long dummy_desc_dma; 106ade4ea4dSWu, Josh 1072439e4bfSJean-Christophe PLAGNIOL-VILLARD const struct device *dev; 108f1dcc19bSSimon Glass #ifndef CONFIG_DM_ETH 1092439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device netdev; 110f1dcc19bSSimon Glass #endif 1112439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned short phy_addr; 112b1a0006eSBo Shen struct mii_dev *bus; 113a212b66dSWenyou Yang 114a212b66dSWenyou Yang #ifdef CONFIG_DM_ETH 115a212b66dSWenyou Yang phy_interface_t phy_interface; 116a212b66dSWenyou Yang #endif 1172439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 118f1dcc19bSSimon Glass #ifndef CONFIG_DM_ETH 1192439e4bfSJean-Christophe PLAGNIOL-VILLARD #define to_macb(_nd) container_of(_nd, struct macb_device, netdev) 120f1dcc19bSSimon Glass #endif 1212439e4bfSJean-Christophe PLAGNIOL-VILLARD 122d256be29SBo Shen static int macb_is_gem(struct macb_device *macb) 123d256be29SBo Shen { 124d256be29SBo Shen return MACB_BFEXT(IDNUM, macb_readl(macb, MID)) == 0x2; 125d256be29SBo Shen } 126d256be29SBo Shen 12775b03cf1SGregory CLEMENT #ifndef cpu_is_sama5d2 12875b03cf1SGregory CLEMENT #define cpu_is_sama5d2() 0 12975b03cf1SGregory CLEMENT #endif 13075b03cf1SGregory CLEMENT 13175b03cf1SGregory CLEMENT #ifndef cpu_is_sama5d4 13275b03cf1SGregory CLEMENT #define cpu_is_sama5d4() 0 13375b03cf1SGregory CLEMENT #endif 13475b03cf1SGregory CLEMENT 13575b03cf1SGregory CLEMENT static int gem_is_gigabit_capable(struct macb_device *macb) 13675b03cf1SGregory CLEMENT { 13775b03cf1SGregory CLEMENT /* 1381cc0a9f4SRobert P. J. Day * The GEM controllers embedded in SAMA5D2 and SAMA5D4 are 13975b03cf1SGregory CLEMENT * configured to support only 10/100. 14075b03cf1SGregory CLEMENT */ 14175b03cf1SGregory CLEMENT return macb_is_gem(macb) && !cpu_is_sama5d2() && !cpu_is_sama5d4(); 14275b03cf1SGregory CLEMENT } 14375b03cf1SGregory CLEMENT 1442439e4bfSJean-Christophe PLAGNIOL-VILLARD static void macb_mdio_write(struct macb_device *macb, u8 reg, u16 value) 1452439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1462439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long netctl; 1472439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long netstat; 1482439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long frame; 1492439e4bfSJean-Christophe PLAGNIOL-VILLARD 1502439e4bfSJean-Christophe PLAGNIOL-VILLARD netctl = macb_readl(macb, NCR); 1512439e4bfSJean-Christophe PLAGNIOL-VILLARD netctl |= MACB_BIT(MPE); 1522439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, NCR, netctl); 1532439e4bfSJean-Christophe PLAGNIOL-VILLARD 1542439e4bfSJean-Christophe PLAGNIOL-VILLARD frame = (MACB_BF(SOF, 1) 1552439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACB_BF(RW, 1) 1562439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACB_BF(PHYA, macb->phy_addr) 1572439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACB_BF(REGA, reg) 1582439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACB_BF(CODE, 2) 1592439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACB_BF(DATA, value)); 1602439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, MAN, frame); 1612439e4bfSJean-Christophe PLAGNIOL-VILLARD 1622439e4bfSJean-Christophe PLAGNIOL-VILLARD do { 1632439e4bfSJean-Christophe PLAGNIOL-VILLARD netstat = macb_readl(macb, NSR); 1642439e4bfSJean-Christophe PLAGNIOL-VILLARD } while (!(netstat & MACB_BIT(IDLE))); 1652439e4bfSJean-Christophe PLAGNIOL-VILLARD 1662439e4bfSJean-Christophe PLAGNIOL-VILLARD netctl = macb_readl(macb, NCR); 1672439e4bfSJean-Christophe PLAGNIOL-VILLARD netctl &= ~MACB_BIT(MPE); 1682439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, NCR, netctl); 1692439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1702439e4bfSJean-Christophe PLAGNIOL-VILLARD 1712439e4bfSJean-Christophe PLAGNIOL-VILLARD static u16 macb_mdio_read(struct macb_device *macb, u8 reg) 1722439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1732439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long netctl; 1742439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long netstat; 1752439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long frame; 1762439e4bfSJean-Christophe PLAGNIOL-VILLARD 1772439e4bfSJean-Christophe PLAGNIOL-VILLARD netctl = macb_readl(macb, NCR); 1782439e4bfSJean-Christophe PLAGNIOL-VILLARD netctl |= MACB_BIT(MPE); 1792439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, NCR, netctl); 1802439e4bfSJean-Christophe PLAGNIOL-VILLARD 1812439e4bfSJean-Christophe PLAGNIOL-VILLARD frame = (MACB_BF(SOF, 1) 1822439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACB_BF(RW, 2) 1832439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACB_BF(PHYA, macb->phy_addr) 1842439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACB_BF(REGA, reg) 1852439e4bfSJean-Christophe PLAGNIOL-VILLARD | MACB_BF(CODE, 2)); 1862439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, MAN, frame); 1872439e4bfSJean-Christophe PLAGNIOL-VILLARD 1882439e4bfSJean-Christophe PLAGNIOL-VILLARD do { 1892439e4bfSJean-Christophe PLAGNIOL-VILLARD netstat = macb_readl(macb, NSR); 1902439e4bfSJean-Christophe PLAGNIOL-VILLARD } while (!(netstat & MACB_BIT(IDLE))); 1912439e4bfSJean-Christophe PLAGNIOL-VILLARD 1922439e4bfSJean-Christophe PLAGNIOL-VILLARD frame = macb_readl(macb, MAN); 1932439e4bfSJean-Christophe PLAGNIOL-VILLARD 1942439e4bfSJean-Christophe PLAGNIOL-VILLARD netctl = macb_readl(macb, NCR); 1952439e4bfSJean-Christophe PLAGNIOL-VILLARD netctl &= ~MACB_BIT(MPE); 1962439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, NCR, netctl); 1972439e4bfSJean-Christophe PLAGNIOL-VILLARD 1982439e4bfSJean-Christophe PLAGNIOL-VILLARD return MACB_BFEXT(DATA, frame); 1992439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2002439e4bfSJean-Christophe PLAGNIOL-VILLARD 2011b8c18b9SJoe Hershberger void __weak arch_get_mdio_control(const char *name) 202416ce623SShiraz Hashim { 203416ce623SShiraz Hashim return; 204416ce623SShiraz Hashim } 205416ce623SShiraz Hashim 206b1a0006eSBo Shen #if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB) 2070f751d6eSSemih Hazar 2085a49f174SJoe Hershberger int macb_miiphy_read(struct mii_dev *bus, int phy_adr, int devad, int reg) 2090f751d6eSSemih Hazar { 2105a49f174SJoe Hershberger u16 value = 0; 211f1dcc19bSSimon Glass #ifdef CONFIG_DM_ETH 2125a49f174SJoe Hershberger struct udevice *dev = eth_get_dev_by_name(bus->name); 213f1dcc19bSSimon Glass struct macb_device *macb = dev_get_priv(dev); 214f1dcc19bSSimon Glass #else 2155a49f174SJoe Hershberger struct eth_device *dev = eth_get_dev_by_name(bus->name); 2160f751d6eSSemih Hazar struct macb_device *macb = to_macb(dev); 217f1dcc19bSSimon Glass #endif 2180f751d6eSSemih Hazar 2190f751d6eSSemih Hazar if (macb->phy_addr != phy_adr) 2200f751d6eSSemih Hazar return -1; 2210f751d6eSSemih Hazar 2225a49f174SJoe Hershberger arch_get_mdio_control(bus->name); 2235a49f174SJoe Hershberger value = macb_mdio_read(macb, reg); 2240f751d6eSSemih Hazar 2255a49f174SJoe Hershberger return value; 2260f751d6eSSemih Hazar } 2270f751d6eSSemih Hazar 2285a49f174SJoe Hershberger int macb_miiphy_write(struct mii_dev *bus, int phy_adr, int devad, int reg, 2295a49f174SJoe Hershberger u16 value) 2300f751d6eSSemih Hazar { 231f1dcc19bSSimon Glass #ifdef CONFIG_DM_ETH 2325a49f174SJoe Hershberger struct udevice *dev = eth_get_dev_by_name(bus->name); 233f1dcc19bSSimon Glass struct macb_device *macb = dev_get_priv(dev); 234f1dcc19bSSimon Glass #else 2355a49f174SJoe Hershberger struct eth_device *dev = eth_get_dev_by_name(bus->name); 2360f751d6eSSemih Hazar struct macb_device *macb = to_macb(dev); 237f1dcc19bSSimon Glass #endif 2380f751d6eSSemih Hazar 2390f751d6eSSemih Hazar if (macb->phy_addr != phy_adr) 2400f751d6eSSemih Hazar return -1; 2410f751d6eSSemih Hazar 2425a49f174SJoe Hershberger arch_get_mdio_control(bus->name); 2430f751d6eSSemih Hazar macb_mdio_write(macb, reg, value); 2440f751d6eSSemih Hazar 2450f751d6eSSemih Hazar return 0; 2460f751d6eSSemih Hazar } 2470f751d6eSSemih Hazar #endif 2480f751d6eSSemih Hazar 2495ae0e382SWu, Josh #define RX 1 2505ae0e382SWu, Josh #define TX 0 2515ae0e382SWu, Josh static inline void macb_invalidate_ring_desc(struct macb_device *macb, bool rx) 2525ae0e382SWu, Josh { 2535ae0e382SWu, Josh if (rx) 254*592a7495SHeiko Schocher invalidate_dcache_range(macb->rx_ring_dma, 255*592a7495SHeiko Schocher ALIGN(macb->rx_ring_dma + MACB_RX_DMA_DESC_SIZE, 256*592a7495SHeiko Schocher PKTALIGN)); 2575ae0e382SWu, Josh else 258*592a7495SHeiko Schocher invalidate_dcache_range(macb->tx_ring_dma, 259*592a7495SHeiko Schocher ALIGN(macb->tx_ring_dma + MACB_TX_DMA_DESC_SIZE, 260*592a7495SHeiko Schocher PKTALIGN)); 2615ae0e382SWu, Josh } 2625ae0e382SWu, Josh 2635ae0e382SWu, Josh static inline void macb_flush_ring_desc(struct macb_device *macb, bool rx) 2645ae0e382SWu, Josh { 2655ae0e382SWu, Josh if (rx) 2665ae0e382SWu, Josh flush_dcache_range(macb->rx_ring_dma, macb->rx_ring_dma + 267*592a7495SHeiko Schocher ALIGN(MACB_RX_DMA_DESC_SIZE, PKTALIGN)); 2685ae0e382SWu, Josh else 2695ae0e382SWu, Josh flush_dcache_range(macb->tx_ring_dma, macb->tx_ring_dma + 270*592a7495SHeiko Schocher ALIGN(MACB_TX_DMA_DESC_SIZE, PKTALIGN)); 2715ae0e382SWu, Josh } 2725ae0e382SWu, Josh 2735ae0e382SWu, Josh static inline void macb_flush_rx_buffer(struct macb_device *macb) 2745ae0e382SWu, Josh { 2755ae0e382SWu, Josh flush_dcache_range(macb->rx_buffer_dma, macb->rx_buffer_dma + 276*592a7495SHeiko Schocher ALIGN(MACB_RX_BUFFER_SIZE, PKTALIGN)); 2775ae0e382SWu, Josh } 2785ae0e382SWu, Josh 2795ae0e382SWu, Josh static inline void macb_invalidate_rx_buffer(struct macb_device *macb) 2805ae0e382SWu, Josh { 2815ae0e382SWu, Josh invalidate_dcache_range(macb->rx_buffer_dma, macb->rx_buffer_dma + 282*592a7495SHeiko Schocher ALIGN(MACB_RX_BUFFER_SIZE, PKTALIGN)); 2835ae0e382SWu, Josh } 2840f751d6eSSemih Hazar 2852439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_CMD_NET) 2862439e4bfSJean-Christophe PLAGNIOL-VILLARD 287d5555b70SSimon Glass static int _macb_send(struct macb_device *macb, const char *name, void *packet, 288d5555b70SSimon Glass int length) 2892439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2902439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long paddr, ctrl; 2912439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int tx_head = macb->tx_head; 2922439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 2932439e4bfSJean-Christophe PLAGNIOL-VILLARD 2942439e4bfSJean-Christophe PLAGNIOL-VILLARD paddr = dma_map_single(packet, length, DMA_TO_DEVICE); 2952439e4bfSJean-Christophe PLAGNIOL-VILLARD 2962439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl = length & TXBUF_FRMLEN_MASK; 2972439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl |= TXBUF_FRAME_END; 298ceef983bSAndreas Bießmann if (tx_head == (MACB_TX_RING_SIZE - 1)) { 2992439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl |= TXBUF_WRAP; 3002439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->tx_head = 0; 301ceef983bSAndreas Bießmann } else { 3022439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->tx_head++; 303ceef983bSAndreas Bießmann } 3042439e4bfSJean-Christophe PLAGNIOL-VILLARD 3052439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->tx_ring[tx_head].ctrl = ctrl; 3062439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->tx_ring[tx_head].addr = paddr; 3072439e4bfSJean-Christophe PLAGNIOL-VILLARD barrier(); 3085ae0e382SWu, Josh macb_flush_ring_desc(macb, TX); 3095ae0e382SWu, Josh /* Do we need check paddr and length is dcache line aligned? */ 310f589f8ccSSimon Glass flush_dcache_range(paddr, paddr + ALIGN(length, ARCH_DMA_MINALIGN)); 3112439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE) | MACB_BIT(TSTART)); 3122439e4bfSJean-Christophe PLAGNIOL-VILLARD 3132439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 3142439e4bfSJean-Christophe PLAGNIOL-VILLARD * I guess this is necessary because the networking core may 3152439e4bfSJean-Christophe PLAGNIOL-VILLARD * re-use the transmit buffer as soon as we return... 3162439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 317ceef983bSAndreas Bießmann for (i = 0; i <= MACB_TX_TIMEOUT; i++) { 3182439e4bfSJean-Christophe PLAGNIOL-VILLARD barrier(); 3195ae0e382SWu, Josh macb_invalidate_ring_desc(macb, TX); 3202439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl = macb->tx_ring[tx_head].ctrl; 3212439e4bfSJean-Christophe PLAGNIOL-VILLARD if (ctrl & TXBUF_USED) 3222439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 3232439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1); 3242439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3252439e4bfSJean-Christophe PLAGNIOL-VILLARD 3262439e4bfSJean-Christophe PLAGNIOL-VILLARD dma_unmap_single(packet, length, paddr); 3272439e4bfSJean-Christophe PLAGNIOL-VILLARD 328ceef983bSAndreas Bießmann if (i <= MACB_TX_TIMEOUT) { 3292439e4bfSJean-Christophe PLAGNIOL-VILLARD if (ctrl & TXBUF_UNDERRUN) 330d5555b70SSimon Glass printf("%s: TX underrun\n", name); 3312439e4bfSJean-Christophe PLAGNIOL-VILLARD if (ctrl & TXBUF_EXHAUSTED) 332d5555b70SSimon Glass printf("%s: TX buffers exhausted in mid frame\n", name); 3332439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 334d5555b70SSimon Glass printf("%s: TX timeout\n", name); 3352439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3362439e4bfSJean-Christophe PLAGNIOL-VILLARD 3372439e4bfSJean-Christophe PLAGNIOL-VILLARD /* No one cares anyway */ 3382439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 3392439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3402439e4bfSJean-Christophe PLAGNIOL-VILLARD 3412439e4bfSJean-Christophe PLAGNIOL-VILLARD static void reclaim_rx_buffers(struct macb_device *macb, 3422439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int new_tail) 3432439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3442439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int i; 3452439e4bfSJean-Christophe PLAGNIOL-VILLARD 3462439e4bfSJean-Christophe PLAGNIOL-VILLARD i = macb->rx_tail; 3475ae0e382SWu, Josh 3485ae0e382SWu, Josh macb_invalidate_ring_desc(macb, RX); 3492439e4bfSJean-Christophe PLAGNIOL-VILLARD while (i > new_tail) { 3502439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->rx_ring[i].addr &= ~RXADDR_USED; 3512439e4bfSJean-Christophe PLAGNIOL-VILLARD i++; 352ceef983bSAndreas Bießmann if (i > MACB_RX_RING_SIZE) 3532439e4bfSJean-Christophe PLAGNIOL-VILLARD i = 0; 3542439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3552439e4bfSJean-Christophe PLAGNIOL-VILLARD 3562439e4bfSJean-Christophe PLAGNIOL-VILLARD while (i < new_tail) { 3572439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->rx_ring[i].addr &= ~RXADDR_USED; 3582439e4bfSJean-Christophe PLAGNIOL-VILLARD i++; 3592439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3602439e4bfSJean-Christophe PLAGNIOL-VILLARD 3612439e4bfSJean-Christophe PLAGNIOL-VILLARD barrier(); 3625ae0e382SWu, Josh macb_flush_ring_desc(macb, RX); 3632439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->rx_tail = new_tail; 3642439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3652439e4bfSJean-Christophe PLAGNIOL-VILLARD 366d5555b70SSimon Glass static int _macb_recv(struct macb_device *macb, uchar **packetp) 3672439e4bfSJean-Christophe PLAGNIOL-VILLARD { 368d5555b70SSimon Glass unsigned int next_rx_tail = macb->next_rx_tail; 3692439e4bfSJean-Christophe PLAGNIOL-VILLARD void *buffer; 3702439e4bfSJean-Christophe PLAGNIOL-VILLARD int length; 3712439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 status; 3722439e4bfSJean-Christophe PLAGNIOL-VILLARD 373d5555b70SSimon Glass macb->wrapped = false; 3742439e4bfSJean-Christophe PLAGNIOL-VILLARD for (;;) { 3755ae0e382SWu, Josh macb_invalidate_ring_desc(macb, RX); 3765ae0e382SWu, Josh 377d5555b70SSimon Glass if (!(macb->rx_ring[next_rx_tail].addr & RXADDR_USED)) 378d5555b70SSimon Glass return -EAGAIN; 3792439e4bfSJean-Christophe PLAGNIOL-VILLARD 380d5555b70SSimon Glass status = macb->rx_ring[next_rx_tail].ctrl; 3812439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & RXBUF_FRAME_START) { 382d5555b70SSimon Glass if (next_rx_tail != macb->rx_tail) 383d5555b70SSimon Glass reclaim_rx_buffers(macb, next_rx_tail); 384d5555b70SSimon Glass macb->wrapped = false; 3852439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3862439e4bfSJean-Christophe PLAGNIOL-VILLARD 3872439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & RXBUF_FRAME_END) { 3882439e4bfSJean-Christophe PLAGNIOL-VILLARD buffer = macb->rx_buffer + 128 * macb->rx_tail; 3892439e4bfSJean-Christophe PLAGNIOL-VILLARD length = status & RXBUF_FRMLEN_MASK; 3905ae0e382SWu, Josh 3915ae0e382SWu, Josh macb_invalidate_rx_buffer(macb); 392d5555b70SSimon Glass if (macb->wrapped) { 3932439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int headlen, taillen; 3942439e4bfSJean-Christophe PLAGNIOL-VILLARD 395ceef983bSAndreas Bießmann headlen = 128 * (MACB_RX_RING_SIZE 3962439e4bfSJean-Christophe PLAGNIOL-VILLARD - macb->rx_tail); 3972439e4bfSJean-Christophe PLAGNIOL-VILLARD taillen = length - headlen; 3981fd92db8SJoe Hershberger memcpy((void *)net_rx_packets[0], 3992439e4bfSJean-Christophe PLAGNIOL-VILLARD buffer, headlen); 4001fd92db8SJoe Hershberger memcpy((void *)net_rx_packets[0] + headlen, 4012439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->rx_buffer, taillen); 402d5555b70SSimon Glass *packetp = (void *)net_rx_packets[0]; 403d5555b70SSimon Glass } else { 404d5555b70SSimon Glass *packetp = buffer; 4052439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4062439e4bfSJean-Christophe PLAGNIOL-VILLARD 407d5555b70SSimon Glass if (++next_rx_tail >= MACB_RX_RING_SIZE) 408d5555b70SSimon Glass next_rx_tail = 0; 409d5555b70SSimon Glass macb->next_rx_tail = next_rx_tail; 410d5555b70SSimon Glass return length; 4112439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 412d5555b70SSimon Glass if (++next_rx_tail >= MACB_RX_RING_SIZE) { 413d5555b70SSimon Glass macb->wrapped = true; 414d5555b70SSimon Glass next_rx_tail = 0; 4152439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4162439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4172439e4bfSJean-Christophe PLAGNIOL-VILLARD barrier(); 4182439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4192439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4202439e4bfSJean-Christophe PLAGNIOL-VILLARD 421d5555b70SSimon Glass static void macb_phy_reset(struct macb_device *macb, const char *name) 4222439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4232439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 4242439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 status, adv; 4252439e4bfSJean-Christophe PLAGNIOL-VILLARD 4262439e4bfSJean-Christophe PLAGNIOL-VILLARD adv = ADVERTISE_CSMA | ADVERTISE_ALL; 4272439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_mdio_write(macb, MII_ADVERTISE, adv); 428d5555b70SSimon Glass printf("%s: Starting autonegotiation...\n", name); 4292439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_mdio_write(macb, MII_BMCR, (BMCR_ANENABLE 4302439e4bfSJean-Christophe PLAGNIOL-VILLARD | BMCR_ANRESTART)); 4312439e4bfSJean-Christophe PLAGNIOL-VILLARD 432ceef983bSAndreas Bießmann for (i = 0; i < MACB_AUTONEG_TIMEOUT / 100; i++) { 4332439e4bfSJean-Christophe PLAGNIOL-VILLARD status = macb_mdio_read(macb, MII_BMSR); 4342439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & BMSR_ANEGCOMPLETE) 4352439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4362439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 4372439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4382439e4bfSJean-Christophe PLAGNIOL-VILLARD 4392439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & BMSR_ANEGCOMPLETE) 440d5555b70SSimon Glass printf("%s: Autonegotiation complete\n", name); 4412439e4bfSJean-Christophe PLAGNIOL-VILLARD else 4422439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: Autonegotiation timed out (status=0x%04x)\n", 443d5555b70SSimon Glass name, status); 4442439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4452439e4bfSJean-Christophe PLAGNIOL-VILLARD 446fc01ea1eSGunnar Rangoy #ifdef CONFIG_MACB_SEARCH_PHY 447a212b66dSWenyou Yang static int macb_phy_find(struct macb_device *macb, const char *name) 448fc01ea1eSGunnar Rangoy { 449fc01ea1eSGunnar Rangoy int i; 450fc01ea1eSGunnar Rangoy u16 phy_id; 451fc01ea1eSGunnar Rangoy 452fc01ea1eSGunnar Rangoy /* Search for PHY... */ 453fc01ea1eSGunnar Rangoy for (i = 0; i < 32; i++) { 454fc01ea1eSGunnar Rangoy macb->phy_addr = i; 455fc01ea1eSGunnar Rangoy phy_id = macb_mdio_read(macb, MII_PHYSID1); 456fc01ea1eSGunnar Rangoy if (phy_id != 0xffff) { 457a212b66dSWenyou Yang printf("%s: PHY present at %d\n", name, i); 458fc01ea1eSGunnar Rangoy return 1; 459fc01ea1eSGunnar Rangoy } 460fc01ea1eSGunnar Rangoy } 461fc01ea1eSGunnar Rangoy 462fc01ea1eSGunnar Rangoy /* PHY isn't up to snuff */ 463a212b66dSWenyou Yang printf("%s: PHY not found\n", name); 464fc01ea1eSGunnar Rangoy 465fc01ea1eSGunnar Rangoy return 0; 466fc01ea1eSGunnar Rangoy } 467fc01ea1eSGunnar Rangoy #endif /* CONFIG_MACB_SEARCH_PHY */ 468fc01ea1eSGunnar Rangoy 469a212b66dSWenyou Yang #ifdef CONFIG_DM_ETH 470a212b66dSWenyou Yang static int macb_phy_init(struct udevice *dev, const char *name) 471a212b66dSWenyou Yang #else 472d5555b70SSimon Glass static int macb_phy_init(struct macb_device *macb, const char *name) 473a212b66dSWenyou Yang #endif 4742439e4bfSJean-Christophe PLAGNIOL-VILLARD { 475a212b66dSWenyou Yang #ifdef CONFIG_DM_ETH 476a212b66dSWenyou Yang struct macb_device *macb = dev_get_priv(dev); 477a212b66dSWenyou Yang #endif 478b1a0006eSBo Shen #ifdef CONFIG_PHYLIB 479b1a0006eSBo Shen struct phy_device *phydev; 480b1a0006eSBo Shen #endif 4812439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 ncfgr; 4822439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 phy_id, status, adv, lpa; 4832439e4bfSJean-Christophe PLAGNIOL-VILLARD int media, speed, duplex; 4842439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 4852439e4bfSJean-Christophe PLAGNIOL-VILLARD 486d5555b70SSimon Glass arch_get_mdio_control(name); 487fc01ea1eSGunnar Rangoy #ifdef CONFIG_MACB_SEARCH_PHY 488fc01ea1eSGunnar Rangoy /* Auto-detect phy_addr */ 489a212b66dSWenyou Yang if (!macb_phy_find(macb, name)) 490fc01ea1eSGunnar Rangoy return 0; 491fc01ea1eSGunnar Rangoy #endif /* CONFIG_MACB_SEARCH_PHY */ 492fc01ea1eSGunnar Rangoy 4932439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check if the PHY is up to snuff... */ 4942439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_id = macb_mdio_read(macb, MII_PHYSID1); 4952439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phy_id == 0xffff) { 496d5555b70SSimon Glass printf("%s: No PHY present\n", name); 4972439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 4982439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4992439e4bfSJean-Christophe PLAGNIOL-VILLARD 500b1a0006eSBo Shen #ifdef CONFIG_PHYLIB 501a212b66dSWenyou Yang #ifdef CONFIG_DM_ETH 502a212b66dSWenyou Yang phydev = phy_connect(macb->bus, macb->phy_addr, dev, 503a212b66dSWenyou Yang macb->phy_interface); 504a212b66dSWenyou Yang #else 5058314ccd8SBo Shen /* need to consider other phy interface mode */ 506d5555b70SSimon Glass phydev = phy_connect(macb->bus, macb->phy_addr, &macb->netdev, 5078314ccd8SBo Shen PHY_INTERFACE_MODE_RGMII); 508a212b66dSWenyou Yang #endif 5098314ccd8SBo Shen if (!phydev) { 5108314ccd8SBo Shen printf("phy_connect failed\n"); 5118314ccd8SBo Shen return -ENODEV; 5128314ccd8SBo Shen } 5138314ccd8SBo Shen 514b1a0006eSBo Shen phy_config(phydev); 515b1a0006eSBo Shen #endif 516b1a0006eSBo Shen 5172439e4bfSJean-Christophe PLAGNIOL-VILLARD status = macb_mdio_read(macb, MII_BMSR); 5182439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(status & BMSR_LSTATUS)) { 5192439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Try to re-negotiate if we don't have link already. */ 520d5555b70SSimon Glass macb_phy_reset(macb, name); 5212439e4bfSJean-Christophe PLAGNIOL-VILLARD 522ceef983bSAndreas Bießmann for (i = 0; i < MACB_AUTONEG_TIMEOUT / 100; i++) { 5232439e4bfSJean-Christophe PLAGNIOL-VILLARD status = macb_mdio_read(macb, MII_BMSR); 5242439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & BMSR_LSTATUS) 5252439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 5262439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); 5272439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5282439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5292439e4bfSJean-Christophe PLAGNIOL-VILLARD 5302439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(status & BMSR_LSTATUS)) { 5312439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: link down (status: 0x%04x)\n", 532d5555b70SSimon Glass name, status); 5332439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 534d256be29SBo Shen } 535d256be29SBo Shen 53675b03cf1SGregory CLEMENT /* First check for GMAC and that it is GiB capable */ 53775b03cf1SGregory CLEMENT if (gem_is_gigabit_capable(macb)) { 538d256be29SBo Shen lpa = macb_mdio_read(macb, MII_STAT1000); 539d256be29SBo Shen 54047609577SAndreas Bießmann if (lpa & (LPA_1000FULL | LPA_1000HALF)) { 54147609577SAndreas Bießmann duplex = ((lpa & LPA_1000FULL) ? 1 : 0); 54247609577SAndreas Bießmann 54347609577SAndreas Bießmann printf("%s: link up, 1000Mbps %s-duplex (lpa: 0x%04x)\n", 544d5555b70SSimon Glass name, 545d256be29SBo Shen duplex ? "full" : "half", 546d256be29SBo Shen lpa); 547d256be29SBo Shen 548d256be29SBo Shen ncfgr = macb_readl(macb, NCFGR); 54947609577SAndreas Bießmann ncfgr &= ~(MACB_BIT(SPD) | MACB_BIT(FD)); 550d256be29SBo Shen ncfgr |= GEM_BIT(GBE); 55147609577SAndreas Bießmann 552d256be29SBo Shen if (duplex) 553d256be29SBo Shen ncfgr |= MACB_BIT(FD); 55447609577SAndreas Bießmann 555d256be29SBo Shen macb_writel(macb, NCFGR, ncfgr); 556d256be29SBo Shen 557d256be29SBo Shen return 1; 558d256be29SBo Shen } 559d256be29SBo Shen } 560d256be29SBo Shen 561d256be29SBo Shen /* fall back for EMAC checking */ 5622439e4bfSJean-Christophe PLAGNIOL-VILLARD adv = macb_mdio_read(macb, MII_ADVERTISE); 5632439e4bfSJean-Christophe PLAGNIOL-VILLARD lpa = macb_mdio_read(macb, MII_LPA); 5642439e4bfSJean-Christophe PLAGNIOL-VILLARD media = mii_nway_result(lpa & adv); 5652439e4bfSJean-Christophe PLAGNIOL-VILLARD speed = (media & (ADVERTISE_100FULL | ADVERTISE_100HALF) 5662439e4bfSJean-Christophe PLAGNIOL-VILLARD ? 1 : 0); 5672439e4bfSJean-Christophe PLAGNIOL-VILLARD duplex = (media & ADVERTISE_FULL) ? 1 : 0; 5682439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: link up, %sMbps %s-duplex (lpa: 0x%04x)\n", 569d5555b70SSimon Glass name, 5702439e4bfSJean-Christophe PLAGNIOL-VILLARD speed ? "100" : "10", 5712439e4bfSJean-Christophe PLAGNIOL-VILLARD duplex ? "full" : "half", 5722439e4bfSJean-Christophe PLAGNIOL-VILLARD lpa); 5732439e4bfSJean-Christophe PLAGNIOL-VILLARD 5742439e4bfSJean-Christophe PLAGNIOL-VILLARD ncfgr = macb_readl(macb, NCFGR); 575c83cb5f6SBo Shen ncfgr &= ~(MACB_BIT(SPD) | MACB_BIT(FD) | GEM_BIT(GBE)); 5762439e4bfSJean-Christophe PLAGNIOL-VILLARD if (speed) 5772439e4bfSJean-Christophe PLAGNIOL-VILLARD ncfgr |= MACB_BIT(SPD); 5782439e4bfSJean-Christophe PLAGNIOL-VILLARD if (duplex) 5792439e4bfSJean-Christophe PLAGNIOL-VILLARD ncfgr |= MACB_BIT(FD); 5802439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, NCFGR, ncfgr); 581d256be29SBo Shen 5822439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 5832439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5842439e4bfSJean-Christophe PLAGNIOL-VILLARD 585ade4ea4dSWu, Josh static int gmac_init_multi_queues(struct macb_device *macb) 586ade4ea4dSWu, Josh { 587ade4ea4dSWu, Josh int i, num_queues = 1; 588ade4ea4dSWu, Josh u32 queue_mask; 589ade4ea4dSWu, Josh 590ade4ea4dSWu, Josh /* bit 0 is never set but queue 0 always exists */ 591ade4ea4dSWu, Josh queue_mask = gem_readl(macb, DCFG6) & 0xff; 592ade4ea4dSWu, Josh queue_mask |= 0x1; 593ade4ea4dSWu, Josh 594ade4ea4dSWu, Josh for (i = 1; i < MACB_MAX_QUEUES; i++) 595ade4ea4dSWu, Josh if (queue_mask & (1 << i)) 596ade4ea4dSWu, Josh num_queues++; 597ade4ea4dSWu, Josh 598ade4ea4dSWu, Josh macb->dummy_desc->ctrl = TXBUF_USED; 599ade4ea4dSWu, Josh macb->dummy_desc->addr = 0; 600ade4ea4dSWu, Josh flush_dcache_range(macb->dummy_desc_dma, macb->dummy_desc_dma + 601*592a7495SHeiko Schocher ALIGN(MACB_TX_DUMMY_DMA_DESC_SIZE, PKTALIGN)); 602ade4ea4dSWu, Josh 603ade4ea4dSWu, Josh for (i = 1; i < num_queues; i++) 604ade4ea4dSWu, Josh gem_writel_queue_TBQP(macb, macb->dummy_desc_dma, i - 1); 605ade4ea4dSWu, Josh 606ade4ea4dSWu, Josh return 0; 607ade4ea4dSWu, Josh } 608ade4ea4dSWu, Josh 609a212b66dSWenyou Yang #ifdef CONFIG_DM_ETH 610a212b66dSWenyou Yang static int _macb_init(struct udevice *dev, const char *name) 611a212b66dSWenyou Yang #else 612d5555b70SSimon Glass static int _macb_init(struct macb_device *macb, const char *name) 613a212b66dSWenyou Yang #endif 6142439e4bfSJean-Christophe PLAGNIOL-VILLARD { 615a212b66dSWenyou Yang #ifdef CONFIG_DM_ETH 616a212b66dSWenyou Yang struct macb_device *macb = dev_get_priv(dev); 617a212b66dSWenyou Yang #endif 6182439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long paddr; 6192439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 6202439e4bfSJean-Christophe PLAGNIOL-VILLARD 6212439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 6222439e4bfSJean-Christophe PLAGNIOL-VILLARD * macb_halt should have been called at some point before now, 6232439e4bfSJean-Christophe PLAGNIOL-VILLARD * so we'll assume the controller is idle. 6242439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 6252439e4bfSJean-Christophe PLAGNIOL-VILLARD 6262439e4bfSJean-Christophe PLAGNIOL-VILLARD /* initialize DMA descriptors */ 6272439e4bfSJean-Christophe PLAGNIOL-VILLARD paddr = macb->rx_buffer_dma; 628ceef983bSAndreas Bießmann for (i = 0; i < MACB_RX_RING_SIZE; i++) { 629ceef983bSAndreas Bießmann if (i == (MACB_RX_RING_SIZE - 1)) 6302439e4bfSJean-Christophe PLAGNIOL-VILLARD paddr |= RXADDR_WRAP; 6312439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->rx_ring[i].addr = paddr; 6322439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->rx_ring[i].ctrl = 0; 6332439e4bfSJean-Christophe PLAGNIOL-VILLARD paddr += 128; 6342439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6355ae0e382SWu, Josh macb_flush_ring_desc(macb, RX); 6365ae0e382SWu, Josh macb_flush_rx_buffer(macb); 6375ae0e382SWu, Josh 638ceef983bSAndreas Bießmann for (i = 0; i < MACB_TX_RING_SIZE; i++) { 6392439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->tx_ring[i].addr = 0; 640ceef983bSAndreas Bießmann if (i == (MACB_TX_RING_SIZE - 1)) 6412439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->tx_ring[i].ctrl = TXBUF_USED | TXBUF_WRAP; 6422439e4bfSJean-Christophe PLAGNIOL-VILLARD else 6432439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->tx_ring[i].ctrl = TXBUF_USED; 6442439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6455ae0e382SWu, Josh macb_flush_ring_desc(macb, TX); 6465ae0e382SWu, Josh 647ceef983bSAndreas Bießmann macb->rx_tail = 0; 648ceef983bSAndreas Bießmann macb->tx_head = 0; 649ceef983bSAndreas Bießmann macb->tx_tail = 0; 650d5555b70SSimon Glass macb->next_rx_tail = 0; 6512439e4bfSJean-Christophe PLAGNIOL-VILLARD 6522439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, RBQP, macb->rx_ring_dma); 6532439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, TBQP, macb->tx_ring_dma); 6542439e4bfSJean-Christophe PLAGNIOL-VILLARD 655d256be29SBo Shen if (macb_is_gem(macb)) { 656ade4ea4dSWu, Josh /* Check the multi queue and initialize the queue for tx */ 657ade4ea4dSWu, Josh gmac_init_multi_queues(macb); 658ade4ea4dSWu, Josh 659cabf61ceSBo Shen /* 660cabf61ceSBo Shen * When the GMAC IP with GE feature, this bit is used to 661cabf61ceSBo Shen * select interface between RGMII and GMII. 662cabf61ceSBo Shen * When the GMAC IP without GE feature, this bit is used 663cabf61ceSBo Shen * to select interface between RMII and MII. 664cabf61ceSBo Shen */ 665a212b66dSWenyou Yang #ifdef CONFIG_DM_ETH 666a212b66dSWenyou Yang if (macb->phy_interface == PHY_INTERFACE_MODE_RMII) 667a212b66dSWenyou Yang gem_writel(macb, UR, GEM_BIT(RGMII)); 668a212b66dSWenyou Yang else 669a212b66dSWenyou Yang gem_writel(macb, UR, 0); 670a212b66dSWenyou Yang #else 671cabf61ceSBo Shen #if defined(CONFIG_RGMII) || defined(CONFIG_RMII) 672d256be29SBo Shen gem_writel(macb, UR, GEM_BIT(RGMII)); 673d256be29SBo Shen #else 674d256be29SBo Shen gem_writel(macb, UR, 0); 675d256be29SBo Shen #endif 676a212b66dSWenyou Yang #endif 677d256be29SBo Shen } else { 6782439e4bfSJean-Christophe PLAGNIOL-VILLARD /* choose RMII or MII mode. This depends on the board */ 679a212b66dSWenyou Yang #ifdef CONFIG_DM_ETH 680a212b66dSWenyou Yang #ifdef CONFIG_AT91FAMILY 681a212b66dSWenyou Yang if (macb->phy_interface == PHY_INTERFACE_MODE_RMII) { 682a212b66dSWenyou Yang macb_writel(macb, USRIO, 683a212b66dSWenyou Yang MACB_BIT(RMII) | MACB_BIT(CLKEN)); 684a212b66dSWenyou Yang } else { 685a212b66dSWenyou Yang macb_writel(macb, USRIO, MACB_BIT(CLKEN)); 686a212b66dSWenyou Yang } 687a212b66dSWenyou Yang #else 688a212b66dSWenyou Yang if (macb->phy_interface == PHY_INTERFACE_MODE_RMII) 689a212b66dSWenyou Yang macb_writel(macb, USRIO, 0); 690a212b66dSWenyou Yang else 691a212b66dSWenyou Yang macb_writel(macb, USRIO, MACB_BIT(MII)); 692a212b66dSWenyou Yang #endif 693a212b66dSWenyou Yang #else 6942439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_RMII 695d8f64b44SBo Shen #ifdef CONFIG_AT91FAMILY 6967263ef19SStelian Pop macb_writel(macb, USRIO, MACB_BIT(RMII) | MACB_BIT(CLKEN)); 6977263ef19SStelian Pop #else 6982439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, USRIO, 0); 6997263ef19SStelian Pop #endif 7007263ef19SStelian Pop #else 701d8f64b44SBo Shen #ifdef CONFIG_AT91FAMILY 7027263ef19SStelian Pop macb_writel(macb, USRIO, MACB_BIT(CLKEN)); 7032439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 7042439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, USRIO, MACB_BIT(MII)); 7052439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 7067263ef19SStelian Pop #endif /* CONFIG_RMII */ 707a212b66dSWenyou Yang #endif 708d256be29SBo Shen } 7092439e4bfSJean-Christophe PLAGNIOL-VILLARD 710a212b66dSWenyou Yang #ifdef CONFIG_DM_ETH 711a212b66dSWenyou Yang if (!macb_phy_init(dev, name)) 712a212b66dSWenyou Yang #else 713d5555b70SSimon Glass if (!macb_phy_init(macb, name)) 714a212b66dSWenyou Yang #endif 715422b1a01SBen Warren return -1; 7162439e4bfSJean-Christophe PLAGNIOL-VILLARD 7172439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Enable TX and RX */ 7182439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, NCR, MACB_BIT(TE) | MACB_BIT(RE)); 7192439e4bfSJean-Christophe PLAGNIOL-VILLARD 720422b1a01SBen Warren return 0; 7212439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7222439e4bfSJean-Christophe PLAGNIOL-VILLARD 723d5555b70SSimon Glass static void _macb_halt(struct macb_device *macb) 7242439e4bfSJean-Christophe PLAGNIOL-VILLARD { 7252439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 ncr, tsr; 7262439e4bfSJean-Christophe PLAGNIOL-VILLARD 7272439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Halt the controller and wait for any ongoing transmission to end. */ 7282439e4bfSJean-Christophe PLAGNIOL-VILLARD ncr = macb_readl(macb, NCR); 7292439e4bfSJean-Christophe PLAGNIOL-VILLARD ncr |= MACB_BIT(THALT); 7302439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, NCR, ncr); 7312439e4bfSJean-Christophe PLAGNIOL-VILLARD 7322439e4bfSJean-Christophe PLAGNIOL-VILLARD do { 7332439e4bfSJean-Christophe PLAGNIOL-VILLARD tsr = macb_readl(macb, TSR); 7342439e4bfSJean-Christophe PLAGNIOL-VILLARD } while (tsr & MACB_BIT(TGO)); 7352439e4bfSJean-Christophe PLAGNIOL-VILLARD 7362439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Disable TX and RX, and clear statistics */ 7372439e4bfSJean-Christophe PLAGNIOL-VILLARD macb_writel(macb, NCR, MACB_BIT(CLRSTAT)); 7382439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7392439e4bfSJean-Christophe PLAGNIOL-VILLARD 740d5555b70SSimon Glass static int _macb_write_hwaddr(struct macb_device *macb, unsigned char *enetaddr) 7416bb46790SBen Warren { 7426bb46790SBen Warren u32 hwaddr_bottom; 7436bb46790SBen Warren u16 hwaddr_top; 7446bb46790SBen Warren 7456bb46790SBen Warren /* set hardware address */ 746d5555b70SSimon Glass hwaddr_bottom = enetaddr[0] | enetaddr[1] << 8 | 747d5555b70SSimon Glass enetaddr[2] << 16 | enetaddr[3] << 24; 7486bb46790SBen Warren macb_writel(macb, SA1B, hwaddr_bottom); 749d5555b70SSimon Glass hwaddr_top = enetaddr[4] | enetaddr[5] << 8; 7506bb46790SBen Warren macb_writel(macb, SA1T, hwaddr_top); 7516bb46790SBen Warren return 0; 7526bb46790SBen Warren } 7536bb46790SBen Warren 754d256be29SBo Shen static u32 macb_mdc_clk_div(int id, struct macb_device *macb) 755d256be29SBo Shen { 756d256be29SBo Shen u32 config; 757d256be29SBo Shen unsigned long macb_hz = get_macb_pclk_rate(id); 758d256be29SBo Shen 759d256be29SBo Shen if (macb_hz < 20000000) 760d256be29SBo Shen config = MACB_BF(CLK, MACB_CLK_DIV8); 761d256be29SBo Shen else if (macb_hz < 40000000) 762d256be29SBo Shen config = MACB_BF(CLK, MACB_CLK_DIV16); 763d256be29SBo Shen else if (macb_hz < 80000000) 764d256be29SBo Shen config = MACB_BF(CLK, MACB_CLK_DIV32); 765d256be29SBo Shen else 766d256be29SBo Shen config = MACB_BF(CLK, MACB_CLK_DIV64); 767d256be29SBo Shen 768d256be29SBo Shen return config; 769d256be29SBo Shen } 770d256be29SBo Shen 771d256be29SBo Shen static u32 gem_mdc_clk_div(int id, struct macb_device *macb) 772d256be29SBo Shen { 773d256be29SBo Shen u32 config; 774d256be29SBo Shen unsigned long macb_hz = get_macb_pclk_rate(id); 775d256be29SBo Shen 776d256be29SBo Shen if (macb_hz < 20000000) 777d256be29SBo Shen config = GEM_BF(CLK, GEM_CLK_DIV8); 778d256be29SBo Shen else if (macb_hz < 40000000) 779d256be29SBo Shen config = GEM_BF(CLK, GEM_CLK_DIV16); 780d256be29SBo Shen else if (macb_hz < 80000000) 781d256be29SBo Shen config = GEM_BF(CLK, GEM_CLK_DIV32); 782d256be29SBo Shen else if (macb_hz < 120000000) 783d256be29SBo Shen config = GEM_BF(CLK, GEM_CLK_DIV48); 784d256be29SBo Shen else if (macb_hz < 160000000) 785d256be29SBo Shen config = GEM_BF(CLK, GEM_CLK_DIV64); 786d256be29SBo Shen else 787d256be29SBo Shen config = GEM_BF(CLK, GEM_CLK_DIV96); 788d256be29SBo Shen 789d256be29SBo Shen return config; 790d256be29SBo Shen } 791d256be29SBo Shen 79232e4f6bfSBo Shen /* 79332e4f6bfSBo Shen * Get the DMA bus width field of the network configuration register that we 79432e4f6bfSBo Shen * should program. We find the width from decoding the design configuration 79532e4f6bfSBo Shen * register to find the maximum supported data bus width. 79632e4f6bfSBo Shen */ 79732e4f6bfSBo Shen static u32 macb_dbw(struct macb_device *macb) 79832e4f6bfSBo Shen { 79932e4f6bfSBo Shen switch (GEM_BFEXT(DBWDEF, gem_readl(macb, DCFG1))) { 80032e4f6bfSBo Shen case 4: 80132e4f6bfSBo Shen return GEM_BF(DBW, GEM_DBW128); 80232e4f6bfSBo Shen case 2: 80332e4f6bfSBo Shen return GEM_BF(DBW, GEM_DBW64); 80432e4f6bfSBo Shen case 1: 80532e4f6bfSBo Shen default: 80632e4f6bfSBo Shen return GEM_BF(DBW, GEM_DBW32); 80732e4f6bfSBo Shen } 80832e4f6bfSBo Shen } 80932e4f6bfSBo Shen 810d5555b70SSimon Glass static void _macb_eth_initialize(struct macb_device *macb) 8112439e4bfSJean-Christophe PLAGNIOL-VILLARD { 812d5555b70SSimon Glass int id = 0; /* This is not used by functions we call */ 8132439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 ncfgr; 8142439e4bfSJean-Christophe PLAGNIOL-VILLARD 815d5555b70SSimon Glass /* TODO: we need check the rx/tx_ring_dma is dcache line aligned */ 816ceef983bSAndreas Bießmann macb->rx_buffer = dma_alloc_coherent(MACB_RX_BUFFER_SIZE, 8172439e4bfSJean-Christophe PLAGNIOL-VILLARD &macb->rx_buffer_dma); 8185ae0e382SWu, Josh macb->rx_ring = dma_alloc_coherent(MACB_RX_DMA_DESC_SIZE, 8192439e4bfSJean-Christophe PLAGNIOL-VILLARD &macb->rx_ring_dma); 8205ae0e382SWu, Josh macb->tx_ring = dma_alloc_coherent(MACB_TX_DMA_DESC_SIZE, 8212439e4bfSJean-Christophe PLAGNIOL-VILLARD &macb->tx_ring_dma); 822ade4ea4dSWu, Josh macb->dummy_desc = dma_alloc_coherent(MACB_TX_DUMMY_DMA_DESC_SIZE, 823ade4ea4dSWu, Josh &macb->dummy_desc_dma); 8242439e4bfSJean-Christophe PLAGNIOL-VILLARD 825d5555b70SSimon Glass /* 826d5555b70SSimon Glass * Do some basic initialization so that we at least can talk 827d5555b70SSimon Glass * to the PHY 828d5555b70SSimon Glass */ 829d5555b70SSimon Glass if (macb_is_gem(macb)) { 830d5555b70SSimon Glass ncfgr = gem_mdc_clk_div(id, macb); 831d5555b70SSimon Glass ncfgr |= macb_dbw(macb); 832d5555b70SSimon Glass } else { 833d5555b70SSimon Glass ncfgr = macb_mdc_clk_div(id, macb); 834d5555b70SSimon Glass } 835d5555b70SSimon Glass 836d5555b70SSimon Glass macb_writel(macb, NCFGR, ncfgr); 837d5555b70SSimon Glass } 838d5555b70SSimon Glass 839f1dcc19bSSimon Glass #ifndef CONFIG_DM_ETH 840d5555b70SSimon Glass static int macb_send(struct eth_device *netdev, void *packet, int length) 841d5555b70SSimon Glass { 842d5555b70SSimon Glass struct macb_device *macb = to_macb(netdev); 843d5555b70SSimon Glass 844d5555b70SSimon Glass return _macb_send(macb, netdev->name, packet, length); 845d5555b70SSimon Glass } 846d5555b70SSimon Glass 847d5555b70SSimon Glass static int macb_recv(struct eth_device *netdev) 848d5555b70SSimon Glass { 849d5555b70SSimon Glass struct macb_device *macb = to_macb(netdev); 850d5555b70SSimon Glass uchar *packet; 851d5555b70SSimon Glass int length; 852d5555b70SSimon Glass 853d5555b70SSimon Glass macb->wrapped = false; 854d5555b70SSimon Glass for (;;) { 855d5555b70SSimon Glass macb->next_rx_tail = macb->rx_tail; 856d5555b70SSimon Glass length = _macb_recv(macb, &packet); 857d5555b70SSimon Glass if (length >= 0) { 858d5555b70SSimon Glass net_process_received_packet(packet, length); 859d5555b70SSimon Glass reclaim_rx_buffers(macb, macb->next_rx_tail); 860d5555b70SSimon Glass } else if (length < 0) { 861d5555b70SSimon Glass return length; 862d5555b70SSimon Glass } 863d5555b70SSimon Glass } 864d5555b70SSimon Glass } 865d5555b70SSimon Glass 866d5555b70SSimon Glass static int macb_init(struct eth_device *netdev, bd_t *bd) 867d5555b70SSimon Glass { 868d5555b70SSimon Glass struct macb_device *macb = to_macb(netdev); 869d5555b70SSimon Glass 870d5555b70SSimon Glass return _macb_init(macb, netdev->name); 871d5555b70SSimon Glass } 872d5555b70SSimon Glass 873d5555b70SSimon Glass static void macb_halt(struct eth_device *netdev) 874d5555b70SSimon Glass { 875d5555b70SSimon Glass struct macb_device *macb = to_macb(netdev); 876d5555b70SSimon Glass 877d5555b70SSimon Glass return _macb_halt(macb); 878d5555b70SSimon Glass } 879d5555b70SSimon Glass 880d5555b70SSimon Glass static int macb_write_hwaddr(struct eth_device *netdev) 881d5555b70SSimon Glass { 882d5555b70SSimon Glass struct macb_device *macb = to_macb(netdev); 883d5555b70SSimon Glass 884d5555b70SSimon Glass return _macb_write_hwaddr(macb, netdev->enetaddr); 885d5555b70SSimon Glass } 886d5555b70SSimon Glass 887d5555b70SSimon Glass int macb_eth_initialize(int id, void *regs, unsigned int phy_addr) 888d5555b70SSimon Glass { 889d5555b70SSimon Glass struct macb_device *macb; 890d5555b70SSimon Glass struct eth_device *netdev; 891d5555b70SSimon Glass 892d5555b70SSimon Glass macb = malloc(sizeof(struct macb_device)); 893d5555b70SSimon Glass if (!macb) { 894d5555b70SSimon Glass printf("Error: Failed to allocate memory for MACB%d\n", id); 895d5555b70SSimon Glass return -1; 896d5555b70SSimon Glass } 897d5555b70SSimon Glass memset(macb, 0, sizeof(struct macb_device)); 898d5555b70SSimon Glass 899d5555b70SSimon Glass netdev = &macb->netdev; 9005ae0e382SWu, Josh 9012439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->regs = regs; 9022439e4bfSJean-Christophe PLAGNIOL-VILLARD macb->phy_addr = phy_addr; 9032439e4bfSJean-Christophe PLAGNIOL-VILLARD 904d256be29SBo Shen if (macb_is_gem(macb)) 905d256be29SBo Shen sprintf(netdev->name, "gmac%d", id); 906d256be29SBo Shen else 9072439e4bfSJean-Christophe PLAGNIOL-VILLARD sprintf(netdev->name, "macb%d", id); 908d256be29SBo Shen 9092439e4bfSJean-Christophe PLAGNIOL-VILLARD netdev->init = macb_init; 9102439e4bfSJean-Christophe PLAGNIOL-VILLARD netdev->halt = macb_halt; 9112439e4bfSJean-Christophe PLAGNIOL-VILLARD netdev->send = macb_send; 9122439e4bfSJean-Christophe PLAGNIOL-VILLARD netdev->recv = macb_recv; 9136bb46790SBen Warren netdev->write_hwaddr = macb_write_hwaddr; 9142439e4bfSJean-Christophe PLAGNIOL-VILLARD 915d5555b70SSimon Glass _macb_eth_initialize(macb); 9162439e4bfSJean-Christophe PLAGNIOL-VILLARD 9172439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register(netdev); 9182439e4bfSJean-Christophe PLAGNIOL-VILLARD 919b1a0006eSBo Shen #if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB) 9205a49f174SJoe Hershberger int retval; 9215a49f174SJoe Hershberger struct mii_dev *mdiodev = mdio_alloc(); 9225a49f174SJoe Hershberger if (!mdiodev) 9235a49f174SJoe Hershberger return -ENOMEM; 9245a49f174SJoe Hershberger strncpy(mdiodev->name, netdev->name, MDIO_NAME_LEN); 9255a49f174SJoe Hershberger mdiodev->read = macb_miiphy_read; 9265a49f174SJoe Hershberger mdiodev->write = macb_miiphy_write; 9275a49f174SJoe Hershberger 9285a49f174SJoe Hershberger retval = mdio_register(mdiodev); 9295a49f174SJoe Hershberger if (retval < 0) 9305a49f174SJoe Hershberger return retval; 931b1a0006eSBo Shen macb->bus = miiphy_get_dev_by_name(netdev->name); 9320f751d6eSSemih Hazar #endif 9332439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 9342439e4bfSJean-Christophe PLAGNIOL-VILLARD } 935f1dcc19bSSimon Glass #endif /* !CONFIG_DM_ETH */ 936f1dcc19bSSimon Glass 937f1dcc19bSSimon Glass #ifdef CONFIG_DM_ETH 938f1dcc19bSSimon Glass 939f1dcc19bSSimon Glass static int macb_start(struct udevice *dev) 940f1dcc19bSSimon Glass { 941a212b66dSWenyou Yang return _macb_init(dev, dev->name); 942f1dcc19bSSimon Glass } 943f1dcc19bSSimon Glass 944f1dcc19bSSimon Glass static int macb_send(struct udevice *dev, void *packet, int length) 945f1dcc19bSSimon Glass { 946f1dcc19bSSimon Glass struct macb_device *macb = dev_get_priv(dev); 947f1dcc19bSSimon Glass 948f1dcc19bSSimon Glass return _macb_send(macb, dev->name, packet, length); 949f1dcc19bSSimon Glass } 950f1dcc19bSSimon Glass 951f1dcc19bSSimon Glass static int macb_recv(struct udevice *dev, int flags, uchar **packetp) 952f1dcc19bSSimon Glass { 953f1dcc19bSSimon Glass struct macb_device *macb = dev_get_priv(dev); 954f1dcc19bSSimon Glass 955f1dcc19bSSimon Glass macb->next_rx_tail = macb->rx_tail; 956f1dcc19bSSimon Glass macb->wrapped = false; 957f1dcc19bSSimon Glass 958f1dcc19bSSimon Glass return _macb_recv(macb, packetp); 959f1dcc19bSSimon Glass } 960f1dcc19bSSimon Glass 961f1dcc19bSSimon Glass static int macb_free_pkt(struct udevice *dev, uchar *packet, int length) 962f1dcc19bSSimon Glass { 963f1dcc19bSSimon Glass struct macb_device *macb = dev_get_priv(dev); 964f1dcc19bSSimon Glass 965f1dcc19bSSimon Glass reclaim_rx_buffers(macb, macb->next_rx_tail); 966f1dcc19bSSimon Glass 967f1dcc19bSSimon Glass return 0; 968f1dcc19bSSimon Glass } 969f1dcc19bSSimon Glass 970f1dcc19bSSimon Glass static void macb_stop(struct udevice *dev) 971f1dcc19bSSimon Glass { 972f1dcc19bSSimon Glass struct macb_device *macb = dev_get_priv(dev); 973f1dcc19bSSimon Glass 974f1dcc19bSSimon Glass _macb_halt(macb); 975f1dcc19bSSimon Glass } 976f1dcc19bSSimon Glass 977f1dcc19bSSimon Glass static int macb_write_hwaddr(struct udevice *dev) 978f1dcc19bSSimon Glass { 979f1dcc19bSSimon Glass struct eth_pdata *plat = dev_get_platdata(dev); 980f1dcc19bSSimon Glass struct macb_device *macb = dev_get_priv(dev); 981f1dcc19bSSimon Glass 982f1dcc19bSSimon Glass return _macb_write_hwaddr(macb, plat->enetaddr); 983f1dcc19bSSimon Glass } 984f1dcc19bSSimon Glass 985f1dcc19bSSimon Glass static const struct eth_ops macb_eth_ops = { 986f1dcc19bSSimon Glass .start = macb_start, 987f1dcc19bSSimon Glass .send = macb_send, 988f1dcc19bSSimon Glass .recv = macb_recv, 989f1dcc19bSSimon Glass .stop = macb_stop, 990f1dcc19bSSimon Glass .free_pkt = macb_free_pkt, 991f1dcc19bSSimon Glass .write_hwaddr = macb_write_hwaddr, 992f1dcc19bSSimon Glass }; 993f1dcc19bSSimon Glass 994f1dcc19bSSimon Glass static int macb_eth_probe(struct udevice *dev) 995f1dcc19bSSimon Glass { 996f1dcc19bSSimon Glass struct eth_pdata *pdata = dev_get_platdata(dev); 997f1dcc19bSSimon Glass struct macb_device *macb = dev_get_priv(dev); 998f1dcc19bSSimon Glass 999a212b66dSWenyou Yang #ifdef CONFIG_DM_ETH 1000a212b66dSWenyou Yang const char *phy_mode; 1001a212b66dSWenyou Yang 1002a212b66dSWenyou Yang phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL); 1003a212b66dSWenyou Yang if (phy_mode) 1004a212b66dSWenyou Yang macb->phy_interface = phy_get_interface_by_name(phy_mode); 1005a212b66dSWenyou Yang if (macb->phy_interface == -1) { 1006a212b66dSWenyou Yang debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode); 1007a212b66dSWenyou Yang return -EINVAL; 1008a212b66dSWenyou Yang } 1009a212b66dSWenyou Yang #endif 1010a212b66dSWenyou Yang 1011f1dcc19bSSimon Glass macb->regs = (void *)pdata->iobase; 1012f1dcc19bSSimon Glass 1013f1dcc19bSSimon Glass _macb_eth_initialize(macb); 1014f1dcc19bSSimon Glass #if defined(CONFIG_CMD_MII) || defined(CONFIG_PHYLIB) 10155a49f174SJoe Hershberger int retval; 10165a49f174SJoe Hershberger struct mii_dev *mdiodev = mdio_alloc(); 10175a49f174SJoe Hershberger if (!mdiodev) 10185a49f174SJoe Hershberger return -ENOMEM; 10195a49f174SJoe Hershberger strncpy(mdiodev->name, dev->name, MDIO_NAME_LEN); 10205a49f174SJoe Hershberger mdiodev->read = macb_miiphy_read; 10215a49f174SJoe Hershberger mdiodev->write = macb_miiphy_write; 10225a49f174SJoe Hershberger 10235a49f174SJoe Hershberger retval = mdio_register(mdiodev); 10245a49f174SJoe Hershberger if (retval < 0) 10255a49f174SJoe Hershberger return retval; 1026f1dcc19bSSimon Glass macb->bus = miiphy_get_dev_by_name(dev->name); 1027f1dcc19bSSimon Glass #endif 1028f1dcc19bSSimon Glass 1029f1dcc19bSSimon Glass return 0; 1030f1dcc19bSSimon Glass } 1031f1dcc19bSSimon Glass 1032f1dcc19bSSimon Glass static int macb_eth_ofdata_to_platdata(struct udevice *dev) 1033f1dcc19bSSimon Glass { 1034f1dcc19bSSimon Glass struct eth_pdata *pdata = dev_get_platdata(dev); 1035f1dcc19bSSimon Glass 1036f1dcc19bSSimon Glass pdata->iobase = dev_get_addr(dev); 1037f1dcc19bSSimon Glass return 0; 1038f1dcc19bSSimon Glass } 1039f1dcc19bSSimon Glass 1040f1dcc19bSSimon Glass static const struct udevice_id macb_eth_ids[] = { 1041f1dcc19bSSimon Glass { .compatible = "cdns,macb" }, 1042f1dcc19bSSimon Glass { } 1043f1dcc19bSSimon Glass }; 1044f1dcc19bSSimon Glass 1045f1dcc19bSSimon Glass U_BOOT_DRIVER(eth_macb) = { 1046f1dcc19bSSimon Glass .name = "eth_macb", 1047f1dcc19bSSimon Glass .id = UCLASS_ETH, 1048f1dcc19bSSimon Glass .of_match = macb_eth_ids, 1049f1dcc19bSSimon Glass .ofdata_to_platdata = macb_eth_ofdata_to_platdata, 1050f1dcc19bSSimon Glass .probe = macb_eth_probe, 1051f1dcc19bSSimon Glass .ops = &macb_eth_ops, 1052f1dcc19bSSimon Glass .priv_auto_alloc_size = sizeof(struct macb_device), 1053f1dcc19bSSimon Glass .platdata_auto_alloc_size = sizeof(struct eth_pdata), 1054f1dcc19bSSimon Glass }; 1055f1dcc19bSSimon Glass #endif 10562439e4bfSJean-Christophe PLAGNIOL-VILLARD 10572439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 1058