1*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /*------------------------------------------------------------------------ 2*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * lan91c96.h 3*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 4*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2002 5*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Sysgo Real-Time Solutions, GmbH <www.elinos.com> 6*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Rolf Offermanns <rof@sysgo.de> 7*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Copyright (C) 2001 Standard Microsystems Corporation (SMSC) 8*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Developed by Simple Network Magic Corporation (SNMC) 9*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Copyright (C) 1996 by Erik Stahlman (ES) 10*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 11*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * This program is free software; you can redistribute it and/or modify 12*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * it under the terms of the GNU General Public License as published by 13*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * the Free Software Foundation; either version 2 of the License, or 14*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * (at your option) any later version. 15*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 16*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * This program is distributed in the hope that it will be useful, 17*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * but WITHOUT ANY WARRANTY; without even the implied warranty of 18*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 19*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * GNU General Public License for more details. 20*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 21*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * You should have received a copy of the GNU General Public License 22*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * along with this program; if not, write to the Free Software 23*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 24*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 25*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * This file contains register information and access macros for 26*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * the LAN91C96 single chip ethernet controller. It is a modified 27*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * version of the smc9111.h file. 28*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 29*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Information contained in this file was obtained from the LAN91C96 30*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * manual from SMC. To get a copy, if you really want one, you can find 31*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * information under www.smsc.com. 32*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 33*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Authors 34*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Erik Stahlman ( erik@vt.edu ) 35*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Daris A Nevil ( dnevil@snmc.com ) 36*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 37*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * History 38*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 04/30/03 Mathijs Haarman Modified smc91111.h (u-boot version) 39*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * for lan91c96 40*2439e4bfSJean-Christophe PLAGNIOL-VILLARD *------------------------------------------------------------------------- 41*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 42*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifndef _LAN91C96_H_ 43*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define _LAN91C96_H_ 44*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 45*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/types.h> 46*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h> 47*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <config.h> 48*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 49*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 50*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * This function may be called by the board specific initialisation code 51*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * in order to override the default mac address. 52*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 53*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 54*2439e4bfSJean-Christophe PLAGNIOL-VILLARD void smc_set_mac_addr(const unsigned char *addr); 55*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 56*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 57*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* I want some simple types */ 58*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 59*2439e4bfSJean-Christophe PLAGNIOL-VILLARD typedef unsigned char byte; 60*2439e4bfSJean-Christophe PLAGNIOL-VILLARD typedef unsigned short word; 61*2439e4bfSJean-Christophe PLAGNIOL-VILLARD typedef unsigned long int dword; 62*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 63*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 64*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * DEBUGGING LEVELS 65*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 66*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0 for normal operation 67*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1 for slightly more details 68*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * >2 for various levels of increasingly useless information 69*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 2 for interrupt tracking, status flags 70*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 3 for packet info 71*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 4 for complete packet dumps 72*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 73*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /*#define SMC_DEBUG 0 */ 74*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 75*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Because of bank switching, the LAN91xxx uses only 16 I/O ports */ 76*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 77*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_IO_EXTENT 16 78*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 79*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_PXA250 80*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 81*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_LUBBOCK 82*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_IO_SHIFT 2 83*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef USE_32_BIT 84*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 85*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 86*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_IO_SHIFT 0 87*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 88*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 89*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMCREG(r) (SMC_BASE_ADDRESS+((r)<<SMC_IO_SHIFT)) 90*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 91*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_inl(r) (*((volatile dword *)SMCREG(r))) 92*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_inw(r) (*((volatile word *)SMCREG(r))) 93*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_inb(p) ({ \ 94*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int __p = p; \ 95*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int __v = SMC_inw(__p & ~1); \ 96*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (__p & 1) __v >>= 8; \ 97*2439e4bfSJean-Christophe PLAGNIOL-VILLARD else __v &= 0xff; \ 98*2439e4bfSJean-Christophe PLAGNIOL-VILLARD __v; }) 99*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 100*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_outl(d,r) (*((volatile dword *)SMCREG(r)) = d) 101*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_outw(d,r) (*((volatile word *)SMCREG(r)) = d) 102*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_outb(d,r) ({ word __d = (byte)(d); \ 103*2439e4bfSJean-Christophe PLAGNIOL-VILLARD word __w = SMC_inw((r)&~1); \ 104*2439e4bfSJean-Christophe PLAGNIOL-VILLARD __w &= ((r)&1) ? 0x00FF : 0xFF00; \ 105*2439e4bfSJean-Christophe PLAGNIOL-VILLARD __w |= ((r)&1) ? __d<<8 : __d; \ 106*2439e4bfSJean-Christophe PLAGNIOL-VILLARD SMC_outw(__w,(r)&~1); \ 107*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }) 108*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 109*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_outsl(r,b,l) ({ int __i; \ 110*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dword *__b2; \ 111*2439e4bfSJean-Christophe PLAGNIOL-VILLARD __b2 = (dword *) b; \ 112*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (__i = 0; __i < l; __i++) { \ 113*2439e4bfSJean-Christophe PLAGNIOL-VILLARD SMC_outl( *(__b2 + __i), r ); \ 114*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } \ 115*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }) 116*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 117*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_outsw(r,b,l) ({ int __i; \ 118*2439e4bfSJean-Christophe PLAGNIOL-VILLARD word *__b2; \ 119*2439e4bfSJean-Christophe PLAGNIOL-VILLARD __b2 = (word *) b; \ 120*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (__i = 0; __i < l; __i++) { \ 121*2439e4bfSJean-Christophe PLAGNIOL-VILLARD SMC_outw( *(__b2 + __i), r ); \ 122*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } \ 123*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }) 124*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 125*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_insl(r,b,l) ({ int __i ; \ 126*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dword *__b2; \ 127*2439e4bfSJean-Christophe PLAGNIOL-VILLARD __b2 = (dword *) b; \ 128*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (__i = 0; __i < l; __i++) { \ 129*2439e4bfSJean-Christophe PLAGNIOL-VILLARD *(__b2 + __i) = SMC_inl(r); \ 130*2439e4bfSJean-Christophe PLAGNIOL-VILLARD SMC_inl(0); \ 131*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; \ 132*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }) 133*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 134*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_insw(r,b,l) ({ int __i ; \ 135*2439e4bfSJean-Christophe PLAGNIOL-VILLARD word *__b2; \ 136*2439e4bfSJean-Christophe PLAGNIOL-VILLARD __b2 = (word *) b; \ 137*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (__i = 0; __i < l; __i++) { \ 138*2439e4bfSJean-Christophe PLAGNIOL-VILLARD *(__b2 + __i) = SMC_inw(r); \ 139*2439e4bfSJean-Christophe PLAGNIOL-VILLARD SMC_inw(0); \ 140*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; \ 141*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }) 142*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 143*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_insb(r,b,l) ({ int __i ; \ 144*2439e4bfSJean-Christophe PLAGNIOL-VILLARD byte *__b2; \ 145*2439e4bfSJean-Christophe PLAGNIOL-VILLARD __b2 = (byte *) b; \ 146*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (__i = 0; __i < l; __i++) { \ 147*2439e4bfSJean-Christophe PLAGNIOL-VILLARD *(__b2 + __i) = SMC_inb(r); \ 148*2439e4bfSJean-Christophe PLAGNIOL-VILLARD SMC_inb(0); \ 149*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; \ 150*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }) 151*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 152*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #else /* if not CONFIG_PXA250 */ 153*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 154*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 155*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * We have only 16 Bit PCMCIA access on Socket 0 156*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 157*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 158*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_inw(r) (*((volatile word *)(SMC_BASE_ADDRESS+(r)))) 159*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_inb(r) (((r)&1) ? SMC_inw((r)&~1)>>8 : SMC_inw(r)&0xFF) 160*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 161*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_outw(d,r) (*((volatile word *)(SMC_BASE_ADDRESS+(r))) = d) 162*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_outb(d,r) ({ word __d = (byte)(d); \ 163*2439e4bfSJean-Christophe PLAGNIOL-VILLARD word __w = SMC_inw((r)&~1); \ 164*2439e4bfSJean-Christophe PLAGNIOL-VILLARD __w &= ((r)&1) ? 0x00FF : 0xFF00; \ 165*2439e4bfSJean-Christophe PLAGNIOL-VILLARD __w |= ((r)&1) ? __d<<8 : __d; \ 166*2439e4bfSJean-Christophe PLAGNIOL-VILLARD SMC_outw(__w,(r)&~1); \ 167*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }) 168*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if 0 169*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_outsw(r,b,l) outsw(SMC_BASE_ADDRESS+(r), (b), (l)) 170*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 171*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_outsw(r,b,l) ({ int __i; \ 172*2439e4bfSJean-Christophe PLAGNIOL-VILLARD word *__b2; \ 173*2439e4bfSJean-Christophe PLAGNIOL-VILLARD __b2 = (word *) b; \ 174*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (__i = 0; __i < l; __i++) { \ 175*2439e4bfSJean-Christophe PLAGNIOL-VILLARD SMC_outw( *(__b2 + __i), r); \ 176*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } \ 177*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }) 178*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 179*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 180*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #if 0 181*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_insw(r,b,l) insw(SMC_BASE_ADDRESS+(r), (b), (l)) 182*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 183*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_insw(r,b,l) ({ int __i ; \ 184*2439e4bfSJean-Christophe PLAGNIOL-VILLARD word *__b2; \ 185*2439e4bfSJean-Christophe PLAGNIOL-VILLARD __b2 = (word *) b; \ 186*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (__i = 0; __i < l; __i++) { \ 187*2439e4bfSJean-Christophe PLAGNIOL-VILLARD *(__b2 + __i) = SMC_inw(r); \ 188*2439e4bfSJean-Christophe PLAGNIOL-VILLARD SMC_inw(0); \ 189*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; \ 190*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }) 191*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 192*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 193*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 194*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 195*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 196*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 197*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Bank Select Field 198*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 199*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 200*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_BANK_SELECT 14 /* Bank Select Register */ 201*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_BANKSELECT (0x3UC << 0) 202*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define BANK0 0x00 203*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define BANK1 0x01 204*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define BANK2 0x02 205*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define BANK3 0x03 206*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define BANK4 0x04 207*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 208*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 209*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 210*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * EEPROM Addresses. 211*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 212*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 213*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EEPROM_MAC_OFFSET_1 0x6020 214*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EEPROM_MAC_OFFSET_2 0x6021 215*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EEPROM_MAC_OFFSET_3 0x6022 216*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 217*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 218*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 219*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Bank 0 Register Map in I/O Space 220*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 221*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 222*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_TCR 0 /* Transmit Control Register */ 223*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_EPH_STATUS 2 /* EPH Status Register */ 224*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_RCR 4 /* Receive Control Register */ 225*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_COUNTER 6 /* Counter Register */ 226*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MIR 8 /* Memory Information Register */ 227*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MCR 10 /* Memory Configuration Register */ 228*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 229*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 230*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 231*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Transmit Control Register - Bank 0 - Offset 0 232*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 233*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 234*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_TCR_TXENA (0x1U << 0) 235*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_TCR_LOOP (0x1U << 1) 236*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_TCR_FORCOL (0x1U << 2) 237*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_TCR_TXP_EN (0x1U << 3) 238*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_TCR_PAD_EN (0x1U << 7) 239*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_TCR_NOCRC (0x1U << 8) 240*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_TCR_MON_CSN (0x1U << 10) 241*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_TCR_FDUPLX (0x1U << 11) 242*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_TCR_STP_SQET (0x1U << 12) 243*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_TCR_EPH_LOOP (0x1U << 13) 244*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_TCR_ETEN_TYPE (0x1U << 14) 245*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_TCR_FDSE (0x1U << 15) 246*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 247*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 248*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 249*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * EPH Status Register - Bank 0 - Offset 2 250*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 251*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 252*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_EPHSR_TX_SUC (0x1U << 0) 253*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_EPHSR_SNGL_COL (0x1U << 1) 254*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_EPHSR_MUL_COL (0x1U << 2) 255*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_EPHSR_LTX_MULT (0x1U << 3) 256*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_EPHSR_16COL (0x1U << 4) 257*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_EPHSR_SQET (0x1U << 5) 258*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_EPHSR_LTX_BRD (0x1U << 6) 259*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_EPHSR_TX_DEFR (0x1U << 7) 260*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_EPHSR_WAKEUP (0x1U << 8) 261*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_EPHSR_LATCOL (0x1U << 9) 262*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_EPHSR_LOST_CARR (0x1U << 10) 263*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_EPHSR_EXC_DEF (0x1U << 11) 264*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_EPHSR_CTR_ROL (0x1U << 12) 265*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 266*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_EPHSR_LINK_OK (0x1U << 14) 267*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_EPHSR_TX_UNRN (0x1U << 15) 268*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 269*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_EPHSR_ERRORS (LAN91C96_EPHSR_SNGL_COL | \ 270*2439e4bfSJean-Christophe PLAGNIOL-VILLARD LAN91C96_EPHSR_MUL_COL | \ 271*2439e4bfSJean-Christophe PLAGNIOL-VILLARD LAN91C96_EPHSR_16COL | \ 272*2439e4bfSJean-Christophe PLAGNIOL-VILLARD LAN91C96_EPHSR_SQET | \ 273*2439e4bfSJean-Christophe PLAGNIOL-VILLARD LAN91C96_EPHSR_TX_DEFR | \ 274*2439e4bfSJean-Christophe PLAGNIOL-VILLARD LAN91C96_EPHSR_LATCOL | \ 275*2439e4bfSJean-Christophe PLAGNIOL-VILLARD LAN91C96_EPHSR_LOST_CARR | \ 276*2439e4bfSJean-Christophe PLAGNIOL-VILLARD LAN91C96_EPHSR_EXC_DEF | \ 277*2439e4bfSJean-Christophe PLAGNIOL-VILLARD LAN91C96_EPHSR_LINK_OK | \ 278*2439e4bfSJean-Christophe PLAGNIOL-VILLARD LAN91C96_EPHSR_TX_UNRN) 279*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 280*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 281*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 282*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Receive Control Register - Bank 0 - Offset 4 283*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 284*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 285*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_RCR_RX_ABORT (0x1U << 0) 286*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_RCR_PRMS (0x1U << 1) 287*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_RCR_ALMUL (0x1U << 2) 288*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_RCR_RXEN (0x1U << 8) 289*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_RCR_STRIP_CRC (0x1U << 9) 290*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_RCR_FILT_CAR (0x1U << 14) 291*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_RCR_SOFT_RST (0x1U << 15) 292*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 293*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 294*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 295*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Counter Register - Bank 0 - Offset 6 296*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 297*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 298*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ECR_SNGL_COL (0xFU << 0) 299*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ECR_MULT_COL (0xFU << 5) 300*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ECR_DEF_TX (0xFU << 8) 301*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ECR_EXC_DEF_TX (0xFU << 12) 302*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 303*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 304*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 305*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Memory Information Register - Bank 0 - OFfset 8 306*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 307*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 308*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MIR_SIZE (0x18 << 0) /* 6144 bytes */ 309*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 310*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 311*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 312*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Memory Configuration Register - Bank 0 - Offset 10 313*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 314*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 315*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MCR_MEM_RES (0xFFU << 0) 316*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MCR_MEM_MULT (0x3U << 9) 317*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MCR_HIGH_ID (0x3U << 12) 318*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 319*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MCR_TRANSMIT_PAGES 0x6 320*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 321*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 322*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 323*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Bank 1 Register Map in I/O Space 324*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 325*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 326*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CONFIG 0 /* Configuration Register */ 327*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_BASE 2 /* Base Address Register */ 328*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_IA0 4 /* Individual Address Register - 0 */ 329*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_IA1 5 /* Individual Address Register - 1 */ 330*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_IA2 6 /* Individual Address Register - 2 */ 331*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_IA3 7 /* Individual Address Register - 3 */ 332*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_IA4 8 /* Individual Address Register - 4 */ 333*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_IA5 9 /* Individual Address Register - 5 */ 334*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_GEN_PURPOSE 10 /* General Address Registers */ 335*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CONTROL 12 /* Control Register */ 336*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 337*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 338*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 339*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Configuration Register - Bank 1 - Offset 0 340*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 341*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 342*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CR_INT_SEL0 (0x1U << 1) 343*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CR_INT_SEL1 (0x1U << 2) 344*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CR_RES (0x3U << 3) 345*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CR_DIS_LINK (0x1U << 6) 346*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CR_16BIT (0x1U << 7) 347*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CR_AUI_SELECT (0x1U << 8) 348*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CR_SET_SQLCH (0x1U << 9) 349*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CR_FULL_STEP (0x1U << 10) 350*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CR_NO_WAIT (0x1U << 12) 351*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 352*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 353*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 354*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Base Address Register - Bank 1 - Offset 2 355*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 356*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 357*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_BAR_RA_BITS (0x27U << 0) 358*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_BAR_ROM_SIZE (0x1U << 6) 359*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_BAR_A_BITS (0xFFU << 8) 360*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 361*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 362*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 363*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Control Register - Bank 1 - Offset 12 364*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 365*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 366*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CTR_STORE (0x1U << 0) 367*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CTR_RELOAD (0x1U << 1) 368*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CTR_EEPROM (0x1U << 2) 369*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CTR_TE_ENABLE (0x1U << 5) 370*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CTR_CR_ENABLE (0x1U << 6) 371*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CTR_LE_ENABLE (0x1U << 7) 372*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CTR_BIT_8 (0x1U << 8) 373*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CTR_AUTO_RELEASE (0x1U << 11) 374*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CTR_WAKEUP_EN (0x1U << 12) 375*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CTR_PWRDN (0x1U << 13) 376*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CTR_RCV_BAD (0x1U << 14) 377*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 378*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 379*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 380*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Bank 2 Register Map in I/O Space 381*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 382*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 383*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MMU 0 /* MMU Command Register */ 384*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_AUTO_TX_START 1 /* Auto Tx Start Register */ 385*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_PNR 2 /* Packet Number Register */ 386*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ARR 3 /* Allocation Result Register */ 387*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_FIFO 4 /* FIFO Ports Register */ 388*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_POINTER 6 /* Pointer Register */ 389*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_DATA_HIGH 8 /* Data High Register */ 390*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_DATA_LOW 10 /* Data Low Register */ 391*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_INT_STATS 12 /* Interrupt Status Register - RO */ 392*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_INT_ACK 12 /* Interrupt Acknowledge Register -WO */ 393*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_INT_MASK 13 /* Interrupt Mask Register */ 394*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 395*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 396*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 397*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * MMU Command Register - Bank 2 - Offset 0 398*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 399*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 400*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MMUCR_NO_BUSY (0x1U << 0) 401*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MMUCR_N1 (0x1U << 1) 402*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MMUCR_N2 (0x1U << 2) 403*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MMUCR_COMMAND (0xFU << 4) 404*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MMUCR_ALLOC_TX (0x2U << 4) /* WXYZ = 0010 */ 405*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MMUCR_RESET_MMU (0x4U << 4) /* WXYZ = 0100 */ 406*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MMUCR_REMOVE_RX (0x6U << 4) /* WXYZ = 0110 */ 407*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MMUCR_REMOVE_TX (0x7U << 4) /* WXYZ = 0111 */ 408*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MMUCR_RELEASE_RX (0x8U << 4) /* WXYZ = 1000 */ 409*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MMUCR_RELEASE_TX (0xAU << 4) /* WXYZ = 1010 */ 410*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MMUCR_ENQUEUE (0xCU << 4) /* WXYZ = 1100 */ 411*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MMUCR_RESET_TX (0xEU << 4) /* WXYZ = 1110 */ 412*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 413*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 414*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 415*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Auto Tx Start Register - Bank 2 - Offset 1 416*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 417*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 418*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_AUTOTX (0xFFU << 0) 419*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 420*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 421*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 422*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Packet Number Register - Bank 2 - Offset 2 423*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 424*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 425*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_PNR_TX (0x1FU << 0) 426*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 427*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 428*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 429*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Allocation Result Register - Bank 2 - Offset 3 430*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 431*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 432*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ARR_ALLOC_PN (0x7FU << 0) 433*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ARR_FAILED (0x1U << 7) 434*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 435*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 436*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 437*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * FIFO Ports Register - Bank 2 - Offset 4 438*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 439*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 440*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_FIFO_TX_DONE_PN (0x1FU << 0) 441*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_FIFO_TEMPTY (0x1U << 7) 442*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_FIFO_RX_DONE_PN (0x1FU << 8) 443*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_FIFO_RXEMPTY (0x1U << 15) 444*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 445*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 446*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 447*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Pointer Register - Bank 2 - Offset 6 448*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 449*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 450*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_PTR_LOW (0xFFU << 0) 451*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_PTR_HIGH (0x7U << 8) 452*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_PTR_AUTO_TX (0x1U << 11) 453*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_PTR_ETEN (0x1U << 12) 454*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_PTR_READ (0x1U << 13) 455*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_PTR_AUTO_INCR (0x1U << 14) 456*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_PTR_RCV (0x1U << 15) 457*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 458*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_PTR_RX_FRAME (LAN91C96_PTR_RCV | \ 459*2439e4bfSJean-Christophe PLAGNIOL-VILLARD LAN91C96_PTR_AUTO_INCR | \ 460*2439e4bfSJean-Christophe PLAGNIOL-VILLARD LAN91C96_PTR_READ) 461*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 462*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 463*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 464*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Data Register - Bank 2 - Offset 8 465*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 466*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 467*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CONTROL_CRC (0x1U << 4) /* CRC bit */ 468*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_CONTROL_ODD (0x1U << 5) /* ODD bit */ 469*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 470*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 471*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 472*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Interrupt Status Register - Bank 2 - Offset 12 473*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 474*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 475*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_IST_RCV_INT (0x1U << 0) 476*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_IST_TX_INT (0x1U << 1) 477*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_IST_TX_EMPTY_INT (0x1U << 2) 478*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_IST_ALLOC_INT (0x1U << 3) 479*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_IST_RX_OVRN_INT (0x1U << 4) 480*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_IST_EPH_INT (0x1U << 5) 481*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_IST_ERCV_INT (0x1U << 6) 482*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_IST_RX_IDLE_INT (0x1U << 7) 483*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 484*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 485*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 486*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Interrupt Acknowledge Register - Bank 2 - Offset 12 487*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 488*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 489*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ACK_TX_INT (0x1U << 1) 490*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ACK_TX_EMPTY_INT (0x1U << 2) 491*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ACK_RX_OVRN_INT (0x1U << 4) 492*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ACK_ERCV_INT (0x1U << 6) 493*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 494*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 495*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 496*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Interrupt Mask Register - Bank 2 - Offset 13 497*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 498*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 499*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MSK_RCV_INT (0x1U << 0) 500*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MSK_TX_INT (0x1U << 1) 501*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MSK_TX_EMPTY_INT (0x1U << 2) 502*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MSK_ALLOC_INT (0x1U << 3) 503*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MSK_RX_OVRN_INT (0x1U << 4) 504*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MSK_EPH_INT (0x1U << 5) 505*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MSK_ERCV_INT (0x1U << 6) 506*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MSK_TX_IDLE_INT (0x1U << 7) 507*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 508*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 509*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 510*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Bank 3 Register Map in I/O Space 511*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ************************************************************************** 512*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 513*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MGMT_MDO (0x1U << 0) 514*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MGMT_MDI (0x1U << 1) 515*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MGMT_MCLK (0x1U << 2) 516*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MGMT_MDOE (0x1U << 3) 517*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MGMT_LOW_ID (0x3U << 4) 518*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MGMT_IOS0 (0x1U << 8) 519*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MGMT_IOS1 (0x1U << 9) 520*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MGMT_IOS2 (0x1U << 10) 521*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MGMT_nXNDEC (0x1U << 11) 522*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MGMT_HIGH_ID (0x3U << 12) 523*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 524*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 525*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 526*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Revision Register - Bank 3 - Offset 10 527*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 528*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 529*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_REV_REVID (0xFU << 0) 530*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_REV_CHIPID (0xFU << 4) 531*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 532*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 533*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 534*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Early RCV Register - Bank 3 - Offset 12 535*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 536*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 537*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ERCV_THRESHOLD (0x1FU << 0) 538*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ERCV_RCV_DISCRD (0x1U << 7) 539*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 540*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 541*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 542*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * PCMCIA Configuration Registers 543*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 544*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 545*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ECOR 0x8000 /* Ethernet Configuration Register */ 546*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ECSR 0x8002 /* Ethernet Configuration and Status */ 547*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 548*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 549*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 550*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * PCMCIA Ethernet Configuration Option Register (ECOR) 551*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 552*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 553*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ECOR_ENABLE (0x1U << 0) 554*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ECOR_WR_ATTRIB (0x1U << 2) 555*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ECOR_LEVEL_REQ (0x1U << 6) 556*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ECOR_SRESET (0x1U << 7) 557*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 558*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 559*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 560*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * PCMCIA Ethernet Configuration and Status Register (ECSR) 561*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 562*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 563*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ECSR_INTR (0x1U << 1) 564*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ECSR_PWRDWN (0x1U << 2) 565*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ECSR_IOIS8 (0x1U << 5) 566*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 567*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 568*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 569*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Receive Frame Status Word - See page 38 of the LAN91C96 specification. 570*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 571*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 572*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_TOO_SHORT (0x1U << 10) 573*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_TOO_LONG (0x1U << 11) 574*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ODD_FRM (0x1U << 12) 575*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_BAD_CRC (0x1U << 13) 576*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_BROD_CAST (0x1U << 14) 577*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_ALGN_ERR (0x1U << 15) 578*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 579*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define FRAME_FILTER (LAN91C96_TOO_SHORT | LAN91C96_TOO_LONG | LAN91C96_BAD_CRC | LAN91C96_ALGN_ERR) 580*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 581*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 582*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 583*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Default MAC Address 584*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 585*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 586*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_DEF_HI 0x0800 587*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_DEF_MED 0x3333 588*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAC_DEF_LO 0x0100 589*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 590*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 591*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 592*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Default I/O Signature - 0x33 593*2439e4bfSJean-Christophe PLAGNIOL-VILLARD **************************************************************************** 594*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 595*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_LOW_SIGNATURE (0x33U << 0) 596*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_HIGH_SIGNATURE (0x33U << 8) 597*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_SIGNATURE (LAN91C96_HIGH_SIGNATURE | LAN91C96_LOW_SIGNATURE) 598*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 599*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define LAN91C96_MAX_PAGES 6 /* Maximum number of 256 pages. */ 600*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETHERNET_MAX_LENGTH 1514 601*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 602*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 603*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /*------------------------------------------------------------------------- 604*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * I define some macros to make it easier to do somewhat common 605*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * or slightly complicated, repeated tasks. 606*2439e4bfSJean-Christophe PLAGNIOL-VILLARD *------------------------------------------------------------------------- 607*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 608*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 609*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* select a register bank, 0 to 3 */ 610*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 611*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_SELECT_BANK(x) { SMC_outw( x, LAN91C96_BANK_SELECT ); } 612*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 613*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* this enables an interrupt in the interrupt mask register */ 614*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_ENABLE_INT(x) {\ 615*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char mask;\ 616*2439e4bfSJean-Christophe PLAGNIOL-VILLARD SMC_SELECT_BANK(2);\ 617*2439e4bfSJean-Christophe PLAGNIOL-VILLARD mask = SMC_inb( LAN91C96_INT_MASK );\ 618*2439e4bfSJean-Christophe PLAGNIOL-VILLARD mask |= (x);\ 619*2439e4bfSJean-Christophe PLAGNIOL-VILLARD SMC_outb( mask, LAN91C96_INT_MASK ); \ 620*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 621*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 622*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* this disables an interrupt from the interrupt mask register */ 623*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 624*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_DISABLE_INT(x) {\ 625*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char mask;\ 626*2439e4bfSJean-Christophe PLAGNIOL-VILLARD SMC_SELECT_BANK(2);\ 627*2439e4bfSJean-Christophe PLAGNIOL-VILLARD mask = SMC_inb( LAN91C96_INT_MASK );\ 628*2439e4bfSJean-Christophe PLAGNIOL-VILLARD mask &= ~(x);\ 629*2439e4bfSJean-Christophe PLAGNIOL-VILLARD SMC_outb( mask, LAN91C96_INT_MASK ); \ 630*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 631*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 632*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /*---------------------------------------------------------------------- 633*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * Define the interrupts that I want to receive from the card 634*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * 635*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * I want: 636*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * LAN91C96_IST_EPH_INT, for nasty errors 637*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * LAN91C96_IST_RCV_INT, for happy received packets 638*2439e4bfSJean-Christophe PLAGNIOL-VILLARD * LAN91C96_IST_RX_OVRN_INT, because I have to kick the receiver 639*2439e4bfSJean-Christophe PLAGNIOL-VILLARD *------------------------------------------------------------------------- 640*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 641*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SMC_INTERRUPT_MASK (LAN91C96_IST_EPH_INT | LAN91C96_IST_RX_OVRN_INT | LAN91C96_IST_RCV_INT) 642*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 643*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* _LAN91C96_H_ */ 644