1*c4775476SKuo-Jung Su /* 2*c4775476SKuo-Jung Su * Faraday 10/100Mbps Ethernet Controller 3*c4775476SKuo-Jung Su * 4*c4775476SKuo-Jung Su * (C) Copyright 2010 Faraday Technology 5*c4775476SKuo-Jung Su * Dante Su <dantesu@faraday-tech.com> 6*c4775476SKuo-Jung Su * 7*c4775476SKuo-Jung Su * This file is released under the terms of GPL v2 and any later version. 8*c4775476SKuo-Jung Su * See the file COPYING in the root directory of the source tree for details. 9*c4775476SKuo-Jung Su */ 10*c4775476SKuo-Jung Su 11*c4775476SKuo-Jung Su #ifndef _FTMAC110_H 12*c4775476SKuo-Jung Su #define _FTMAC110_H 13*c4775476SKuo-Jung Su 14*c4775476SKuo-Jung Su struct ftmac110_regs { 15*c4775476SKuo-Jung Su uint32_t isr; /* 0x00: Interrups Status Register */ 16*c4775476SKuo-Jung Su uint32_t imr; /* 0x04: Interrupt Mask Register */ 17*c4775476SKuo-Jung Su uint32_t mac[2]; /* 0x08: MAC Address */ 18*c4775476SKuo-Jung Su uint32_t mht[2]; /* 0x10: Multicast Hash Table Register */ 19*c4775476SKuo-Jung Su uint32_t txpd; /* 0x18: Tx Poll Demand Register */ 20*c4775476SKuo-Jung Su uint32_t rxpd; /* 0x1c: Rx Poll Demand Register */ 21*c4775476SKuo-Jung Su uint32_t txba; /* 0x20: Tx Ring Base Address Register */ 22*c4775476SKuo-Jung Su uint32_t rxba; /* 0x24: Rx Ring Base Address Register */ 23*c4775476SKuo-Jung Su uint32_t itc; /* 0x28: Interrupt Timer Control Register */ 24*c4775476SKuo-Jung Su uint32_t aptc; /* 0x2C: Automatic Polling Timer Control Register */ 25*c4775476SKuo-Jung Su uint32_t dblac; /* 0x30: DMA Burst Length&Arbitration Control */ 26*c4775476SKuo-Jung Su uint32_t revr; /* 0x34: Revision Register */ 27*c4775476SKuo-Jung Su uint32_t fear; /* 0x38: Feature Register */ 28*c4775476SKuo-Jung Su uint32_t rsvd[19]; 29*c4775476SKuo-Jung Su uint32_t maccr; /* 0x88: MAC Control Register */ 30*c4775476SKuo-Jung Su uint32_t macsr; /* 0x8C: MAC Status Register */ 31*c4775476SKuo-Jung Su uint32_t phycr; /* 0x90: PHY Control Register */ 32*c4775476SKuo-Jung Su uint32_t phydr; /* 0x94: PHY Data Register */ 33*c4775476SKuo-Jung Su uint32_t fcr; /* 0x98: Flow Control Register */ 34*c4775476SKuo-Jung Su uint32_t bpr; /* 0x9C: Back Pressure Register */ 35*c4775476SKuo-Jung Su }; 36*c4775476SKuo-Jung Su 37*c4775476SKuo-Jung Su /* 38*c4775476SKuo-Jung Su * Interrupt status/mask register(ISR/IMR) bits 39*c4775476SKuo-Jung Su */ 40*c4775476SKuo-Jung Su #define ISR_ALL 0x3ff 41*c4775476SKuo-Jung Su #define ISR_PHYSTCHG (1 << 9) /* phy status change */ 42*c4775476SKuo-Jung Su #define ISR_AHBERR (1 << 8) /* bus error */ 43*c4775476SKuo-Jung Su #define ISR_RXLOST (1 << 7) /* rx lost */ 44*c4775476SKuo-Jung Su #define ISR_RXFIFO (1 << 6) /* rx to fifo */ 45*c4775476SKuo-Jung Su #define ISR_TXLOST (1 << 5) /* tx lost */ 46*c4775476SKuo-Jung Su #define ISR_TXOK (1 << 4) /* tx to ethernet */ 47*c4775476SKuo-Jung Su #define ISR_NOTXBUF (1 << 3) /* out of tx buffer */ 48*c4775476SKuo-Jung Su #define ISR_TXFIFO (1 << 2) /* tx to fifo */ 49*c4775476SKuo-Jung Su #define ISR_NORXBUF (1 << 1) /* out of rx buffer */ 50*c4775476SKuo-Jung Su #define ISR_RXOK (1 << 0) /* rx to buffer */ 51*c4775476SKuo-Jung Su 52*c4775476SKuo-Jung Su /* 53*c4775476SKuo-Jung Su * MACCR control bits 54*c4775476SKuo-Jung Su */ 55*c4775476SKuo-Jung Su #define MACCR_100M (1 << 18) /* 100Mbps mode */ 56*c4775476SKuo-Jung Su #define MACCR_RXBCST (1 << 17) /* rx broadcast packet */ 57*c4775476SKuo-Jung Su #define MACCR_RXMCST (1 << 16) /* rx multicast packet */ 58*c4775476SKuo-Jung Su #define MACCR_FD (1 << 15) /* full duplex */ 59*c4775476SKuo-Jung Su #define MACCR_CRCAPD (1 << 14) /* tx crc append */ 60*c4775476SKuo-Jung Su #define MACCR_RXALL (1 << 12) /* rx all packets */ 61*c4775476SKuo-Jung Su #define MACCR_RXFTL (1 << 11) /* rx packet even it's > 1518 byte */ 62*c4775476SKuo-Jung Su #define MACCR_RXRUNT (1 << 10) /* rx packet even it's < 64 byte */ 63*c4775476SKuo-Jung Su #define MACCR_RXMCSTHT (1 << 9) /* rx multicast hash table */ 64*c4775476SKuo-Jung Su #define MACCR_RXEN (1 << 8) /* rx enable */ 65*c4775476SKuo-Jung Su #define MACCR_RXINHDTX (1 << 6) /* rx in half duplex tx */ 66*c4775476SKuo-Jung Su #define MACCR_TXEN (1 << 5) /* tx enable */ 67*c4775476SKuo-Jung Su #define MACCR_CRCDIS (1 << 4) /* tx packet even it's crc error */ 68*c4775476SKuo-Jung Su #define MACCR_LOOPBACK (1 << 3) /* loop-back */ 69*c4775476SKuo-Jung Su #define MACCR_RESET (1 << 2) /* reset */ 70*c4775476SKuo-Jung Su #define MACCR_RXDMAEN (1 << 1) /* rx dma enable */ 71*c4775476SKuo-Jung Su #define MACCR_TXDMAEN (1 << 0) /* tx dma enable */ 72*c4775476SKuo-Jung Su 73*c4775476SKuo-Jung Su /* 74*c4775476SKuo-Jung Su * PHYCR control bits 75*c4775476SKuo-Jung Su */ 76*c4775476SKuo-Jung Su #define PHYCR_READ (1 << 26) 77*c4775476SKuo-Jung Su #define PHYCR_WRITE (1 << 27) 78*c4775476SKuo-Jung Su #define PHYCR_REG_SHIFT 21 79*c4775476SKuo-Jung Su #define PHYCR_ADDR_SHIFT 16 80*c4775476SKuo-Jung Su 81*c4775476SKuo-Jung Su /* 82*c4775476SKuo-Jung Su * ITC control bits 83*c4775476SKuo-Jung Su */ 84*c4775476SKuo-Jung Su 85*c4775476SKuo-Jung Su /* Tx Cycle Length */ 86*c4775476SKuo-Jung Su #define ITC_TX_CYCLONG (1 << 15) /* 100Mbps=81.92us; 10Mbps=819.2us */ 87*c4775476SKuo-Jung Su #define ITC_TX_CYCNORM (0 << 15) /* 100Mbps=5.12us; 10Mbps=51.2us */ 88*c4775476SKuo-Jung Su /* Tx Threshold: Aggregate n interrupts as 1 interrupt */ 89*c4775476SKuo-Jung Su #define ITC_TX_THR(n) (((n) & 0x7) << 12) 90*c4775476SKuo-Jung Su /* Tx Interrupt Timeout = n * Tx Cycle */ 91*c4775476SKuo-Jung Su #define ITC_TX_ITMO(n) (((n) & 0xf) << 8) 92*c4775476SKuo-Jung Su /* Rx Cycle Length */ 93*c4775476SKuo-Jung Su #define ITC_RX_CYCLONG (1 << 7) /* 100Mbps=81.92us; 10Mbps=819.2us */ 94*c4775476SKuo-Jung Su #define ITC_RX_CYCNORM (0 << 7) /* 100Mbps=5.12us; 10Mbps=51.2us */ 95*c4775476SKuo-Jung Su /* Rx Threshold: Aggregate n interrupts as 1 interrupt */ 96*c4775476SKuo-Jung Su #define ITC_RX_THR(n) (((n) & 0x7) << 4) 97*c4775476SKuo-Jung Su /* Rx Interrupt Timeout = n * Rx Cycle */ 98*c4775476SKuo-Jung Su #define ITC_RX_ITMO(n) (((n) & 0xf) << 0) 99*c4775476SKuo-Jung Su 100*c4775476SKuo-Jung Su #define ITC_DEFAULT \ 101*c4775476SKuo-Jung Su (ITC_TX_THR(1) | ITC_TX_ITMO(0) | ITC_RX_THR(1) | ITC_RX_ITMO(0)) 102*c4775476SKuo-Jung Su 103*c4775476SKuo-Jung Su /* 104*c4775476SKuo-Jung Su * APTC contrl bits 105*c4775476SKuo-Jung Su */ 106*c4775476SKuo-Jung Su 107*c4775476SKuo-Jung Su /* Tx Cycle Length */ 108*c4775476SKuo-Jung Su #define APTC_TX_CYCLONG (1 << 12) /* 100Mbps=81.92us; 10Mbps=819.2us */ 109*c4775476SKuo-Jung Su #define APTC_TX_CYCNORM (0 << 12) /* 100Mbps=5.12us; 10Mbps=51.2us */ 110*c4775476SKuo-Jung Su /* Tx Poll Timeout = n * Tx Cycle, 0=No auto polling */ 111*c4775476SKuo-Jung Su #define APTC_TX_PTMO(n) (((n) & 0xf) << 8) 112*c4775476SKuo-Jung Su /* Rx Cycle Length */ 113*c4775476SKuo-Jung Su #define APTC_RX_CYCLONG (1 << 4) /* 100Mbps=81.92us; 10Mbps=819.2us */ 114*c4775476SKuo-Jung Su #define APTC_RX_CYCNORM (0 << 4) /* 100Mbps=5.12us; 10Mbps=51.2us */ 115*c4775476SKuo-Jung Su /* Rx Poll Timeout = n * Rx Cycle, 0=No auto polling */ 116*c4775476SKuo-Jung Su #define APTC_RX_PTMO(n) (((n) & 0xf) << 0) 117*c4775476SKuo-Jung Su 118*c4775476SKuo-Jung Su #define APTC_DEFAULT (APTC_TX_PTMO(0) | APTC_RX_PTMO(1)) 119*c4775476SKuo-Jung Su 120*c4775476SKuo-Jung Su /* 121*c4775476SKuo-Jung Su * DBLAC contrl bits 122*c4775476SKuo-Jung Su */ 123*c4775476SKuo-Jung Su #define DBLAC_BURST_MAX_ANY (0 << 14) /* un-limited */ 124*c4775476SKuo-Jung Su #define DBLAC_BURST_MAX_32X4 (2 << 14) /* max = 32 x 4 bytes */ 125*c4775476SKuo-Jung Su #define DBLAC_BURST_MAX_64X4 (3 << 14) /* max = 64 x 4 bytes */ 126*c4775476SKuo-Jung Su #define DBLAC_RXTHR_EN (1 << 9) /* enable rx threshold arbitration */ 127*c4775476SKuo-Jung Su #define DBLAC_RXTHR_HIGH(n) (((n) & 0x7) << 6) /* upper bound = n/8 fifo */ 128*c4775476SKuo-Jung Su #define DBLAC_RXTHR_LOW(n) (((n) & 0x7) << 3) /* lower bound = n/8 fifo */ 129*c4775476SKuo-Jung Su #define DBLAC_BURST_CAP16 (1 << 2) /* support burst 16 */ 130*c4775476SKuo-Jung Su #define DBLAC_BURST_CAP8 (1 << 1) /* support burst 8 */ 131*c4775476SKuo-Jung Su #define DBLAC_BURST_CAP4 (1 << 0) /* support burst 4 */ 132*c4775476SKuo-Jung Su 133*c4775476SKuo-Jung Su #define DBLAC_DEFAULT \ 134*c4775476SKuo-Jung Su (DBLAC_RXTHR_EN | DBLAC_RXTHR_HIGH(6) | DBLAC_RXTHR_LOW(2)) 135*c4775476SKuo-Jung Su 136*c4775476SKuo-Jung Su /* 137*c4775476SKuo-Jung Su * descriptor structure 138*c4775476SKuo-Jung Su */ 139*c4775476SKuo-Jung Su struct ftmac110_rxd { 140*c4775476SKuo-Jung Su uint32_t ct[2]; 141*c4775476SKuo-Jung Su uint32_t buf; 142*c4775476SKuo-Jung Su void *vbuf; /* reserved */ 143*c4775476SKuo-Jung Su }; 144*c4775476SKuo-Jung Su 145*c4775476SKuo-Jung Su #define FTMAC110_RXCT0_OWNER BIT_MASK(31) /* owner: 1=HW, 0=SW */ 146*c4775476SKuo-Jung Su #define FTMAC110_RXCT0_FRS BIT_MASK(29) /* first pkt desc */ 147*c4775476SKuo-Jung Su #define FTMAC110_RXCT0_LRS BIT_MASK(28) /* last pkt desc */ 148*c4775476SKuo-Jung Su #define FTMAC110_RXCT0_ODDNB BIT_MASK(22) /* odd nibble */ 149*c4775476SKuo-Jung Su #define FTMAC110_RXCT0_RUNT BIT_MASK(21) /* runt pkt */ 150*c4775476SKuo-Jung Su #define FTMAC110_RXCT0_FTL BIT_MASK(20) /* frame too long */ 151*c4775476SKuo-Jung Su #define FTMAC110_RXCT0_CRC BIT_MASK(19) /* pkt crc error */ 152*c4775476SKuo-Jung Su #define FTMAC110_RXCT0_ERR BIT_MASK(18) /* bus error */ 153*c4775476SKuo-Jung Su #define FTMAC110_RXCT0_ERRMASK (0x1f << 18) /* all errors */ 154*c4775476SKuo-Jung Su #define FTMAC110_RXCT0_BCST BIT_MASK(17) /* Bcst pkt */ 155*c4775476SKuo-Jung Su #define FTMAC110_RXCT0_MCST BIT_MASK(16) /* Mcst pkt */ 156*c4775476SKuo-Jung Su #define FTMAC110_RXCT0_LEN(x) ((x) & 0x7ff) 157*c4775476SKuo-Jung Su 158*c4775476SKuo-Jung Su #define FTMAC110_RXCT1_END BIT_MASK(31) 159*c4775476SKuo-Jung Su #define FTMAC110_RXCT1_BUFSZ(x) ((x) & 0x7ff) 160*c4775476SKuo-Jung Su 161*c4775476SKuo-Jung Su struct ftmac110_txd { 162*c4775476SKuo-Jung Su uint32_t ct[2]; 163*c4775476SKuo-Jung Su uint32_t buf; 164*c4775476SKuo-Jung Su void *vbuf; /* reserved */ 165*c4775476SKuo-Jung Su }; 166*c4775476SKuo-Jung Su 167*c4775476SKuo-Jung Su #define FTMAC110_TXCT0_OWNER BIT_MASK(31) /* owner: 1=HW, 0=SW */ 168*c4775476SKuo-Jung Su #define FTMAC110_TXCT0_COL 0x00000003 /* collision */ 169*c4775476SKuo-Jung Su 170*c4775476SKuo-Jung Su #define FTMAC110_TXCT1_END BIT_MASK(31) /* end of ring */ 171*c4775476SKuo-Jung Su #define FTMAC110_TXCT1_TXIC BIT_MASK(30) /* tx done interrupt */ 172*c4775476SKuo-Jung Su #define FTMAC110_TXCT1_TX2FIC BIT_MASK(29) /* tx fifo interrupt */ 173*c4775476SKuo-Jung Su #define FTMAC110_TXCT1_FTS BIT_MASK(28) /* first pkt desc */ 174*c4775476SKuo-Jung Su #define FTMAC110_TXCT1_LTS BIT_MASK(27) /* last pkt desc */ 175*c4775476SKuo-Jung Su #define FTMAC110_TXCT1_LEN(x) ((x) & 0x7ff) 176*c4775476SKuo-Jung Su 177*c4775476SKuo-Jung Su #endif /* FTMAC110_H */ 178