xref: /rk3399_rockchip-uboot/drivers/net/ftmac110.c (revision c4775476d211a4be027e45c14ef961de7312d5f6)
1*c4775476SKuo-Jung Su /*
2*c4775476SKuo-Jung Su  * Faraday 10/100Mbps Ethernet Controller
3*c4775476SKuo-Jung Su  *
4*c4775476SKuo-Jung Su  * (C) Copyright 2010 Faraday Technology
5*c4775476SKuo-Jung Su  * Dante Su <dantesu@faraday-tech.com>
6*c4775476SKuo-Jung Su  *
7*c4775476SKuo-Jung Su  * This file is released under the terms of GPL v2 and any later version.
8*c4775476SKuo-Jung Su  * See the file COPYING in the root directory of the source tree for details.
9*c4775476SKuo-Jung Su  */
10*c4775476SKuo-Jung Su 
11*c4775476SKuo-Jung Su #include <common.h>
12*c4775476SKuo-Jung Su #include <command.h>
13*c4775476SKuo-Jung Su #include <malloc.h>
14*c4775476SKuo-Jung Su #include <net.h>
15*c4775476SKuo-Jung Su #include <asm/errno.h>
16*c4775476SKuo-Jung Su #include <asm/io.h>
17*c4775476SKuo-Jung Su #include <asm/dma-mapping.h>
18*c4775476SKuo-Jung Su 
19*c4775476SKuo-Jung Su #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
20*c4775476SKuo-Jung Su #include <miiphy.h>
21*c4775476SKuo-Jung Su #endif
22*c4775476SKuo-Jung Su 
23*c4775476SKuo-Jung Su #include "ftmac110.h"
24*c4775476SKuo-Jung Su 
25*c4775476SKuo-Jung Su #define CFG_RXDES_NUM   8
26*c4775476SKuo-Jung Su #define CFG_TXDES_NUM   2
27*c4775476SKuo-Jung Su #define CFG_XBUF_SIZE   1536
28*c4775476SKuo-Jung Su 
29*c4775476SKuo-Jung Su #define CFG_MDIORD_TIMEOUT  (CONFIG_SYS_HZ >> 1) /* 500 ms */
30*c4775476SKuo-Jung Su #define CFG_MDIOWR_TIMEOUT  (CONFIG_SYS_HZ >> 1) /* 500 ms */
31*c4775476SKuo-Jung Su #define CFG_LINKUP_TIMEOUT  (CONFIG_SYS_HZ << 2) /* 4 sec */
32*c4775476SKuo-Jung Su 
33*c4775476SKuo-Jung Su /*
34*c4775476SKuo-Jung Su  * FTMAC110 DMA design issue
35*c4775476SKuo-Jung Su  *
36*c4775476SKuo-Jung Su  * Its DMA engine has a weird restriction that its Rx DMA engine
37*c4775476SKuo-Jung Su  * accepts only 16-bits aligned address, 32-bits aligned is not
38*c4775476SKuo-Jung Su  * acceptable. However this restriction does not apply to Tx DMA.
39*c4775476SKuo-Jung Su  *
40*c4775476SKuo-Jung Su  * Conclusion:
41*c4775476SKuo-Jung Su  * (1) Tx DMA Buffer Address:
42*c4775476SKuo-Jung Su  *     1 bytes aligned: Invalid
43*c4775476SKuo-Jung Su  *     2 bytes aligned: O.K
44*c4775476SKuo-Jung Su  *     4 bytes aligned: O.K (-> u-boot ZeroCopy is possible)
45*c4775476SKuo-Jung Su  * (2) Rx DMA Buffer Address:
46*c4775476SKuo-Jung Su  *     1 bytes aligned: Invalid
47*c4775476SKuo-Jung Su  *     2 bytes aligned: O.K
48*c4775476SKuo-Jung Su  *     4 bytes aligned: Invalid
49*c4775476SKuo-Jung Su  */
50*c4775476SKuo-Jung Su 
51*c4775476SKuo-Jung Su struct ftmac110_chip {
52*c4775476SKuo-Jung Su 	void __iomem *regs;
53*c4775476SKuo-Jung Su 	uint32_t imr;
54*c4775476SKuo-Jung Su 	uint32_t maccr;
55*c4775476SKuo-Jung Su 	uint32_t lnkup;
56*c4775476SKuo-Jung Su 	uint32_t phy_addr;
57*c4775476SKuo-Jung Su 
58*c4775476SKuo-Jung Su 	struct ftmac110_rxd *rxd;
59*c4775476SKuo-Jung Su 	ulong                rxd_dma;
60*c4775476SKuo-Jung Su 	uint32_t             rxd_idx;
61*c4775476SKuo-Jung Su 
62*c4775476SKuo-Jung Su 	struct ftmac110_txd *txd;
63*c4775476SKuo-Jung Su 	ulong                txd_dma;
64*c4775476SKuo-Jung Su 	uint32_t             txd_idx;
65*c4775476SKuo-Jung Su };
66*c4775476SKuo-Jung Su 
67*c4775476SKuo-Jung Su static int ftmac110_reset(struct eth_device *dev);
68*c4775476SKuo-Jung Su 
69*c4775476SKuo-Jung Su static uint16_t mdio_read(struct eth_device *dev,
70*c4775476SKuo-Jung Su 	uint8_t phyaddr, uint8_t phyreg)
71*c4775476SKuo-Jung Su {
72*c4775476SKuo-Jung Su 	struct ftmac110_chip *chip = dev->priv;
73*c4775476SKuo-Jung Su 	struct ftmac110_regs __iomem *regs = chip->regs;
74*c4775476SKuo-Jung Su 	uint32_t tmp, ts;
75*c4775476SKuo-Jung Su 	uint16_t ret = 0xffff;
76*c4775476SKuo-Jung Su 
77*c4775476SKuo-Jung Su 	tmp = PHYCR_READ
78*c4775476SKuo-Jung Su 		| (phyaddr << PHYCR_ADDR_SHIFT)
79*c4775476SKuo-Jung Su 		| (phyreg  << PHYCR_REG_SHIFT);
80*c4775476SKuo-Jung Su 
81*c4775476SKuo-Jung Su 	writel(tmp, &regs->phycr);
82*c4775476SKuo-Jung Su 
83*c4775476SKuo-Jung Su 	for (ts = get_timer(0); get_timer(ts) < CFG_MDIORD_TIMEOUT; ) {
84*c4775476SKuo-Jung Su 		tmp = readl(&regs->phycr);
85*c4775476SKuo-Jung Su 		if (tmp & PHYCR_READ)
86*c4775476SKuo-Jung Su 			continue;
87*c4775476SKuo-Jung Su 		break;
88*c4775476SKuo-Jung Su 	}
89*c4775476SKuo-Jung Su 
90*c4775476SKuo-Jung Su 	if (tmp & PHYCR_READ)
91*c4775476SKuo-Jung Su 		printf("ftmac110: mdio read timeout\n");
92*c4775476SKuo-Jung Su 	else
93*c4775476SKuo-Jung Su 		ret = (uint16_t)(tmp & 0xffff);
94*c4775476SKuo-Jung Su 
95*c4775476SKuo-Jung Su 	return ret;
96*c4775476SKuo-Jung Su }
97*c4775476SKuo-Jung Su 
98*c4775476SKuo-Jung Su static void mdio_write(struct eth_device *dev,
99*c4775476SKuo-Jung Su 	uint8_t phyaddr, uint8_t phyreg, uint16_t phydata)
100*c4775476SKuo-Jung Su {
101*c4775476SKuo-Jung Su 	struct ftmac110_chip *chip = dev->priv;
102*c4775476SKuo-Jung Su 	struct ftmac110_regs __iomem *regs = chip->regs;
103*c4775476SKuo-Jung Su 	uint32_t tmp, ts;
104*c4775476SKuo-Jung Su 
105*c4775476SKuo-Jung Su 	tmp = PHYCR_WRITE
106*c4775476SKuo-Jung Su 		| (phyaddr << PHYCR_ADDR_SHIFT)
107*c4775476SKuo-Jung Su 		| (phyreg  << PHYCR_REG_SHIFT);
108*c4775476SKuo-Jung Su 
109*c4775476SKuo-Jung Su 	writel(phydata, &regs->phydr);
110*c4775476SKuo-Jung Su 	writel(tmp, &regs->phycr);
111*c4775476SKuo-Jung Su 
112*c4775476SKuo-Jung Su 	for (ts = get_timer(0); get_timer(ts) < CFG_MDIOWR_TIMEOUT; ) {
113*c4775476SKuo-Jung Su 		if (readl(&regs->phycr) & PHYCR_WRITE)
114*c4775476SKuo-Jung Su 			continue;
115*c4775476SKuo-Jung Su 		break;
116*c4775476SKuo-Jung Su 	}
117*c4775476SKuo-Jung Su 
118*c4775476SKuo-Jung Su 	if (readl(&regs->phycr) & PHYCR_WRITE)
119*c4775476SKuo-Jung Su 		printf("ftmac110: mdio write timeout\n");
120*c4775476SKuo-Jung Su }
121*c4775476SKuo-Jung Su 
122*c4775476SKuo-Jung Su static uint32_t ftmac110_phyqry(struct eth_device *dev)
123*c4775476SKuo-Jung Su {
124*c4775476SKuo-Jung Su 	ulong ts;
125*c4775476SKuo-Jung Su 	uint32_t maccr;
126*c4775476SKuo-Jung Su 	uint16_t pa, tmp, bmsr, bmcr;
127*c4775476SKuo-Jung Su 	struct ftmac110_chip *chip = dev->priv;
128*c4775476SKuo-Jung Su 
129*c4775476SKuo-Jung Su 	/* Default = 100Mbps Full */
130*c4775476SKuo-Jung Su 	maccr = MACCR_100M | MACCR_FD;
131*c4775476SKuo-Jung Su 
132*c4775476SKuo-Jung Su 	/* 1. find the phy device  */
133*c4775476SKuo-Jung Su 	for (pa = 0; pa < 32; ++pa) {
134*c4775476SKuo-Jung Su 		tmp = mdio_read(dev, pa, MII_PHYSID1);
135*c4775476SKuo-Jung Su 		if (tmp == 0xFFFF || tmp == 0x0000)
136*c4775476SKuo-Jung Su 			continue;
137*c4775476SKuo-Jung Su 		chip->phy_addr = pa;
138*c4775476SKuo-Jung Su 		break;
139*c4775476SKuo-Jung Su 	}
140*c4775476SKuo-Jung Su 	if (pa >= 32) {
141*c4775476SKuo-Jung Su 		puts("ftmac110: phy device not found!\n");
142*c4775476SKuo-Jung Su 		goto exit;
143*c4775476SKuo-Jung Su 	}
144*c4775476SKuo-Jung Su 
145*c4775476SKuo-Jung Su 	/* 2. wait until link-up & auto-negotiation complete */
146*c4775476SKuo-Jung Su 	chip->lnkup = 0;
147*c4775476SKuo-Jung Su 	bmcr = mdio_read(dev, chip->phy_addr, MII_BMCR);
148*c4775476SKuo-Jung Su 	ts = get_timer(0);
149*c4775476SKuo-Jung Su 	do {
150*c4775476SKuo-Jung Su 		bmsr = mdio_read(dev, chip->phy_addr, MII_BMSR);
151*c4775476SKuo-Jung Su 		chip->lnkup = (bmsr & BMSR_LSTATUS) ? 1 : 0;
152*c4775476SKuo-Jung Su 		if (!chip->lnkup)
153*c4775476SKuo-Jung Su 			continue;
154*c4775476SKuo-Jung Su 		if (!(bmcr & BMCR_ANENABLE) || (bmsr & BMSR_ANEGCOMPLETE))
155*c4775476SKuo-Jung Su 			break;
156*c4775476SKuo-Jung Su 	} while (get_timer(ts) < CFG_LINKUP_TIMEOUT);
157*c4775476SKuo-Jung Su 	if (!chip->lnkup) {
158*c4775476SKuo-Jung Su 		puts("ftmac110: link down\n");
159*c4775476SKuo-Jung Su 		goto exit;
160*c4775476SKuo-Jung Su 	}
161*c4775476SKuo-Jung Su 	if (!(bmcr & BMCR_ANENABLE))
162*c4775476SKuo-Jung Su 		puts("ftmac110: auto negotiation disabled\n");
163*c4775476SKuo-Jung Su 	else if (!(bmsr & BMSR_ANEGCOMPLETE))
164*c4775476SKuo-Jung Su 		puts("ftmac110: auto negotiation timeout\n");
165*c4775476SKuo-Jung Su 
166*c4775476SKuo-Jung Su 	/* 3. derive MACCR */
167*c4775476SKuo-Jung Su 	if ((bmcr & BMCR_ANENABLE) && (bmsr & BMSR_ANEGCOMPLETE)) {
168*c4775476SKuo-Jung Su 		tmp  = mdio_read(dev, chip->phy_addr, MII_ADVERTISE);
169*c4775476SKuo-Jung Su 		tmp &= mdio_read(dev, chip->phy_addr, MII_LPA);
170*c4775476SKuo-Jung Su 		if (tmp & LPA_100FULL)      /* 100Mbps full-duplex */
171*c4775476SKuo-Jung Su 			maccr = MACCR_100M | MACCR_FD;
172*c4775476SKuo-Jung Su 		else if (tmp & LPA_100HALF) /* 100Mbps half-duplex */
173*c4775476SKuo-Jung Su 			maccr = MACCR_100M;
174*c4775476SKuo-Jung Su 		else if (tmp & LPA_10FULL)  /* 10Mbps full-duplex */
175*c4775476SKuo-Jung Su 			maccr = MACCR_FD;
176*c4775476SKuo-Jung Su 		else if (tmp & LPA_10HALF)  /* 10Mbps half-duplex */
177*c4775476SKuo-Jung Su 			maccr = 0;
178*c4775476SKuo-Jung Su 	} else {
179*c4775476SKuo-Jung Su 		if (bmcr & BMCR_SPEED100)
180*c4775476SKuo-Jung Su 			maccr = MACCR_100M;
181*c4775476SKuo-Jung Su 		else
182*c4775476SKuo-Jung Su 			maccr = 0;
183*c4775476SKuo-Jung Su 		if (bmcr & BMCR_FULLDPLX)
184*c4775476SKuo-Jung Su 			maccr |= MACCR_FD;
185*c4775476SKuo-Jung Su 	}
186*c4775476SKuo-Jung Su 
187*c4775476SKuo-Jung Su exit:
188*c4775476SKuo-Jung Su 	printf("ftmac110: %d Mbps, %s\n",
189*c4775476SKuo-Jung Su 	       (maccr & MACCR_100M) ? 100 : 10,
190*c4775476SKuo-Jung Su 	       (maccr & MACCR_FD) ? "Full" : "half");
191*c4775476SKuo-Jung Su 	return maccr;
192*c4775476SKuo-Jung Su }
193*c4775476SKuo-Jung Su 
194*c4775476SKuo-Jung Su static int ftmac110_reset(struct eth_device *dev)
195*c4775476SKuo-Jung Su {
196*c4775476SKuo-Jung Su 	uint8_t *a;
197*c4775476SKuo-Jung Su 	uint32_t i, maccr;
198*c4775476SKuo-Jung Su 	struct ftmac110_chip *chip = dev->priv;
199*c4775476SKuo-Jung Su 	struct ftmac110_regs __iomem *regs = chip->regs;
200*c4775476SKuo-Jung Su 
201*c4775476SKuo-Jung Su 	/* 1. MAC reset */
202*c4775476SKuo-Jung Su 	writel(MACCR_RESET, &regs->maccr);
203*c4775476SKuo-Jung Su 	for (i = get_timer(0); get_timer(i) < 1000; ) {
204*c4775476SKuo-Jung Su 		if (readl(&regs->maccr) & MACCR_RESET)
205*c4775476SKuo-Jung Su 			continue;
206*c4775476SKuo-Jung Su 		break;
207*c4775476SKuo-Jung Su 	}
208*c4775476SKuo-Jung Su 	if (readl(&regs->maccr) & MACCR_RESET) {
209*c4775476SKuo-Jung Su 		printf("ftmac110: reset failed\n");
210*c4775476SKuo-Jung Su 		return -ENXIO;
211*c4775476SKuo-Jung Su 	}
212*c4775476SKuo-Jung Su 
213*c4775476SKuo-Jung Su 	/* 1-1. Init tx ring */
214*c4775476SKuo-Jung Su 	for (i = 0; i < CFG_TXDES_NUM; ++i) {
215*c4775476SKuo-Jung Su 		/* owned by SW */
216*c4775476SKuo-Jung Su 		chip->txd[i].ct[0] = 0;
217*c4775476SKuo-Jung Su 	}
218*c4775476SKuo-Jung Su 	chip->txd_idx = 0;
219*c4775476SKuo-Jung Su 
220*c4775476SKuo-Jung Su 	/* 1-2. Init rx ring */
221*c4775476SKuo-Jung Su 	for (i = 0; i < CFG_RXDES_NUM; ++i) {
222*c4775476SKuo-Jung Su 		/* owned by HW */
223*c4775476SKuo-Jung Su 		chip->rxd[i].ct[0] = cpu_to_le32(FTMAC110_RXCT0_OWNER);
224*c4775476SKuo-Jung Su 	}
225*c4775476SKuo-Jung Su 	chip->rxd_idx = 0;
226*c4775476SKuo-Jung Su 
227*c4775476SKuo-Jung Su 	/* 2. PHY status query */
228*c4775476SKuo-Jung Su 	maccr = ftmac110_phyqry(dev);
229*c4775476SKuo-Jung Su 
230*c4775476SKuo-Jung Su 	/* 3. Fix up the MACCR value */
231*c4775476SKuo-Jung Su 	chip->maccr = maccr | MACCR_CRCAPD | MACCR_RXALL | MACCR_RXRUNT
232*c4775476SKuo-Jung Su 		| MACCR_RXEN | MACCR_TXEN | MACCR_RXDMAEN | MACCR_TXDMAEN;
233*c4775476SKuo-Jung Su 
234*c4775476SKuo-Jung Su 	/* 4. MAC address setup */
235*c4775476SKuo-Jung Su 	a = dev->enetaddr;
236*c4775476SKuo-Jung Su 	writel(a[1] | (a[0] << 8), &regs->mac[0]);
237*c4775476SKuo-Jung Su 	writel(a[5] | (a[4] << 8) | (a[3] << 16)
238*c4775476SKuo-Jung Su 		| (a[2] << 24), &regs->mac[1]);
239*c4775476SKuo-Jung Su 
240*c4775476SKuo-Jung Su 	/* 5. MAC registers setup */
241*c4775476SKuo-Jung Su 	writel(chip->rxd_dma, &regs->rxba);
242*c4775476SKuo-Jung Su 	writel(chip->txd_dma, &regs->txba);
243*c4775476SKuo-Jung Su 	/* interrupt at each tx/rx */
244*c4775476SKuo-Jung Su 	writel(ITC_DEFAULT, &regs->itc);
245*c4775476SKuo-Jung Su 	/* no tx pool, rx poll = 1 normal cycle */
246*c4775476SKuo-Jung Su 	writel(APTC_DEFAULT, &regs->aptc);
247*c4775476SKuo-Jung Su 	/* rx threshold = [6/8 fifo, 2/8 fifo] */
248*c4775476SKuo-Jung Su 	writel(DBLAC_DEFAULT, &regs->dblac);
249*c4775476SKuo-Jung Su 	/* disable & clear all interrupt status */
250*c4775476SKuo-Jung Su 	chip->imr = 0;
251*c4775476SKuo-Jung Su 	writel(ISR_ALL, &regs->isr);
252*c4775476SKuo-Jung Su 	writel(chip->imr, &regs->imr);
253*c4775476SKuo-Jung Su 	/* enable mac */
254*c4775476SKuo-Jung Su 	writel(chip->maccr, &regs->maccr);
255*c4775476SKuo-Jung Su 
256*c4775476SKuo-Jung Su 	return 0;
257*c4775476SKuo-Jung Su }
258*c4775476SKuo-Jung Su 
259*c4775476SKuo-Jung Su static int ftmac110_probe(struct eth_device *dev, bd_t *bis)
260*c4775476SKuo-Jung Su {
261*c4775476SKuo-Jung Su 	debug("ftmac110: probe\n");
262*c4775476SKuo-Jung Su 
263*c4775476SKuo-Jung Su 	if (ftmac110_reset(dev))
264*c4775476SKuo-Jung Su 		return -1;
265*c4775476SKuo-Jung Su 
266*c4775476SKuo-Jung Su 	return 0;
267*c4775476SKuo-Jung Su }
268*c4775476SKuo-Jung Su 
269*c4775476SKuo-Jung Su static void ftmac110_halt(struct eth_device *dev)
270*c4775476SKuo-Jung Su {
271*c4775476SKuo-Jung Su 	struct ftmac110_chip *chip = dev->priv;
272*c4775476SKuo-Jung Su 	struct ftmac110_regs __iomem *regs = chip->regs;
273*c4775476SKuo-Jung Su 
274*c4775476SKuo-Jung Su 	writel(0, &regs->imr);
275*c4775476SKuo-Jung Su 	writel(0, &regs->maccr);
276*c4775476SKuo-Jung Su 
277*c4775476SKuo-Jung Su 	debug("ftmac110: halt\n");
278*c4775476SKuo-Jung Su }
279*c4775476SKuo-Jung Su 
280*c4775476SKuo-Jung Su static int ftmac110_send(struct eth_device *dev, void *pkt, int len)
281*c4775476SKuo-Jung Su {
282*c4775476SKuo-Jung Su 	struct ftmac110_chip *chip = dev->priv;
283*c4775476SKuo-Jung Su 	struct ftmac110_regs __iomem *regs = chip->regs;
284*c4775476SKuo-Jung Su 	struct ftmac110_txd *des;
285*c4775476SKuo-Jung Su 
286*c4775476SKuo-Jung Su 	if (!chip->lnkup)
287*c4775476SKuo-Jung Su 		return 0;
288*c4775476SKuo-Jung Su 
289*c4775476SKuo-Jung Su 	if (len <= 0 || len > CFG_XBUF_SIZE) {
290*c4775476SKuo-Jung Su 		printf("ftmac110: bad tx pkt len(%d)\n", len);
291*c4775476SKuo-Jung Su 		return 0;
292*c4775476SKuo-Jung Su 	}
293*c4775476SKuo-Jung Su 
294*c4775476SKuo-Jung Su 	len = max(60, len);
295*c4775476SKuo-Jung Su 
296*c4775476SKuo-Jung Su 	des = &chip->txd[chip->txd_idx];
297*c4775476SKuo-Jung Su 	if (le32_to_cpu(des->ct[0]) & FTMAC110_TXCT0_OWNER) {
298*c4775476SKuo-Jung Su 		/* kick-off Tx DMA */
299*c4775476SKuo-Jung Su 		writel(0xffffffff, &regs->txpd);
300*c4775476SKuo-Jung Su 		printf("ftmac110: out of txd\n");
301*c4775476SKuo-Jung Su 		return 0;
302*c4775476SKuo-Jung Su 	}
303*c4775476SKuo-Jung Su 
304*c4775476SKuo-Jung Su 	memcpy(des->vbuf, (void *)pkt, len);
305*c4775476SKuo-Jung Su 	dma_map_single(des->vbuf, len, DMA_TO_DEVICE);
306*c4775476SKuo-Jung Su 
307*c4775476SKuo-Jung Su 	/* update len, fts and lts */
308*c4775476SKuo-Jung Su 	des->ct[1] &= cpu_to_le32(FTMAC110_TXCT1_END);
309*c4775476SKuo-Jung Su 	des->ct[1] |= cpu_to_le32(FTMAC110_TXCT1_LEN(len)
310*c4775476SKuo-Jung Su 		| FTMAC110_TXCT1_FTS | FTMAC110_TXCT1_LTS);
311*c4775476SKuo-Jung Su 
312*c4775476SKuo-Jung Su 	/* set owner bit and clear others */
313*c4775476SKuo-Jung Su 	des->ct[0] = cpu_to_le32(FTMAC110_TXCT0_OWNER);
314*c4775476SKuo-Jung Su 
315*c4775476SKuo-Jung Su 	/* kick-off Tx DMA */
316*c4775476SKuo-Jung Su 	writel(0xffffffff, &regs->txpd);
317*c4775476SKuo-Jung Su 
318*c4775476SKuo-Jung Su 	chip->txd_idx = (chip->txd_idx + 1) % CFG_TXDES_NUM;
319*c4775476SKuo-Jung Su 
320*c4775476SKuo-Jung Su 	return len;
321*c4775476SKuo-Jung Su }
322*c4775476SKuo-Jung Su 
323*c4775476SKuo-Jung Su static int ftmac110_recv(struct eth_device *dev)
324*c4775476SKuo-Jung Su {
325*c4775476SKuo-Jung Su 	struct ftmac110_chip *chip = dev->priv;
326*c4775476SKuo-Jung Su 	struct ftmac110_rxd *des;
327*c4775476SKuo-Jung Su 	uint32_t ct0, len, rlen = 0;
328*c4775476SKuo-Jung Su 	uint8_t *buf;
329*c4775476SKuo-Jung Su 
330*c4775476SKuo-Jung Su 	if (!chip->lnkup)
331*c4775476SKuo-Jung Su 		return 0;
332*c4775476SKuo-Jung Su 
333*c4775476SKuo-Jung Su 	do {
334*c4775476SKuo-Jung Su 		des = &chip->rxd[chip->rxd_idx];
335*c4775476SKuo-Jung Su 		ct0 = le32_to_cpu(des->ct[0]);
336*c4775476SKuo-Jung Su 		if (ct0 & FTMAC110_RXCT0_OWNER)
337*c4775476SKuo-Jung Su 			break;
338*c4775476SKuo-Jung Su 
339*c4775476SKuo-Jung Su 		len = FTMAC110_RXCT0_LEN(ct0);
340*c4775476SKuo-Jung Su 		buf = des->vbuf;
341*c4775476SKuo-Jung Su 
342*c4775476SKuo-Jung Su 		if (ct0 & FTMAC110_RXCT0_ERRMASK) {
343*c4775476SKuo-Jung Su 			printf("ftmac110: rx error\n");
344*c4775476SKuo-Jung Su 		} else {
345*c4775476SKuo-Jung Su 			dma_map_single(buf, len, DMA_FROM_DEVICE);
346*c4775476SKuo-Jung Su 			NetReceive(buf, len);
347*c4775476SKuo-Jung Su 			rlen += len;
348*c4775476SKuo-Jung Su 		}
349*c4775476SKuo-Jung Su 
350*c4775476SKuo-Jung Su 		/* owned by hardware */
351*c4775476SKuo-Jung Su 		des->ct[0] = cpu_to_le32(FTMAC110_RXCT0_OWNER);
352*c4775476SKuo-Jung Su 
353*c4775476SKuo-Jung Su 		chip->rxd_idx = (chip->rxd_idx + 1) % CFG_RXDES_NUM;
354*c4775476SKuo-Jung Su 	} while (0);
355*c4775476SKuo-Jung Su 
356*c4775476SKuo-Jung Su 	return rlen;
357*c4775476SKuo-Jung Su }
358*c4775476SKuo-Jung Su 
359*c4775476SKuo-Jung Su #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
360*c4775476SKuo-Jung Su 
361*c4775476SKuo-Jung Su static int ftmac110_mdio_read(
362*c4775476SKuo-Jung Su 	const char *devname, uint8_t addr, uint8_t reg, uint16_t *value)
363*c4775476SKuo-Jung Su {
364*c4775476SKuo-Jung Su 	int ret = 0;
365*c4775476SKuo-Jung Su 	struct eth_device *dev;
366*c4775476SKuo-Jung Su 
367*c4775476SKuo-Jung Su 	dev = eth_get_dev_by_name(devname);
368*c4775476SKuo-Jung Su 	if (dev == NULL) {
369*c4775476SKuo-Jung Su 		printf("%s: no such device\n", devname);
370*c4775476SKuo-Jung Su 		ret = -1;
371*c4775476SKuo-Jung Su 	} else {
372*c4775476SKuo-Jung Su 		*value = mdio_read(dev, addr, reg);
373*c4775476SKuo-Jung Su 	}
374*c4775476SKuo-Jung Su 
375*c4775476SKuo-Jung Su 	return ret;
376*c4775476SKuo-Jung Su }
377*c4775476SKuo-Jung Su 
378*c4775476SKuo-Jung Su static int ftmac110_mdio_write(
379*c4775476SKuo-Jung Su 	const char *devname, uint8_t addr, uint8_t reg, uint16_t value)
380*c4775476SKuo-Jung Su {
381*c4775476SKuo-Jung Su 	int ret = 0;
382*c4775476SKuo-Jung Su 	struct eth_device *dev;
383*c4775476SKuo-Jung Su 
384*c4775476SKuo-Jung Su 	dev = eth_get_dev_by_name(devname);
385*c4775476SKuo-Jung Su 	if (dev == NULL) {
386*c4775476SKuo-Jung Su 		printf("%s: no such device\n", devname);
387*c4775476SKuo-Jung Su 		ret = -1;
388*c4775476SKuo-Jung Su 	} else {
389*c4775476SKuo-Jung Su 		mdio_write(dev, addr, reg, value);
390*c4775476SKuo-Jung Su 	}
391*c4775476SKuo-Jung Su 
392*c4775476SKuo-Jung Su 	return ret;
393*c4775476SKuo-Jung Su }
394*c4775476SKuo-Jung Su 
395*c4775476SKuo-Jung Su #endif    /* #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) */
396*c4775476SKuo-Jung Su 
397*c4775476SKuo-Jung Su int ftmac110_initialize(bd_t *bis)
398*c4775476SKuo-Jung Su {
399*c4775476SKuo-Jung Su 	int i, card_nr = 0;
400*c4775476SKuo-Jung Su 	struct eth_device *dev;
401*c4775476SKuo-Jung Su 	struct ftmac110_chip *chip;
402*c4775476SKuo-Jung Su 
403*c4775476SKuo-Jung Su 	dev = malloc(sizeof(*dev) + sizeof(*chip));
404*c4775476SKuo-Jung Su 	if (dev == NULL) {
405*c4775476SKuo-Jung Su 		panic("ftmac110: out of memory 1\n");
406*c4775476SKuo-Jung Su 		return -1;
407*c4775476SKuo-Jung Su 	}
408*c4775476SKuo-Jung Su 	chip = (struct ftmac110_chip *)(dev + 1);
409*c4775476SKuo-Jung Su 	memset(dev, 0, sizeof(*dev) + sizeof(*chip));
410*c4775476SKuo-Jung Su 
411*c4775476SKuo-Jung Su 	sprintf(dev->name, "FTMAC110#%d", card_nr);
412*c4775476SKuo-Jung Su 
413*c4775476SKuo-Jung Su 	dev->iobase = CONFIG_FTMAC110_BASE;
414*c4775476SKuo-Jung Su 	chip->regs = (void __iomem *)dev->iobase;
415*c4775476SKuo-Jung Su 	dev->priv = chip;
416*c4775476SKuo-Jung Su 	dev->init = ftmac110_probe;
417*c4775476SKuo-Jung Su 	dev->halt = ftmac110_halt;
418*c4775476SKuo-Jung Su 	dev->send = ftmac110_send;
419*c4775476SKuo-Jung Su 	dev->recv = ftmac110_recv;
420*c4775476SKuo-Jung Su 
421*c4775476SKuo-Jung Su 	if (!eth_getenv_enetaddr_by_index("eth", card_nr, dev->enetaddr))
422*c4775476SKuo-Jung Su 		eth_random_enetaddr(dev->enetaddr);
423*c4775476SKuo-Jung Su 
424*c4775476SKuo-Jung Su 	/* allocate tx descriptors (it must be 16 bytes aligned) */
425*c4775476SKuo-Jung Su 	chip->txd = dma_alloc_coherent(
426*c4775476SKuo-Jung Su 		sizeof(struct ftmac110_txd) * CFG_TXDES_NUM, &chip->txd_dma);
427*c4775476SKuo-Jung Su 	if (!chip->txd)
428*c4775476SKuo-Jung Su 		panic("ftmac110: out of memory 3\n");
429*c4775476SKuo-Jung Su 	memset(chip->txd, 0,
430*c4775476SKuo-Jung Su 	       sizeof(struct ftmac110_txd) * CFG_TXDES_NUM);
431*c4775476SKuo-Jung Su 	for (i = 0; i < CFG_TXDES_NUM; ++i) {
432*c4775476SKuo-Jung Su 		void *va = memalign(ARCH_DMA_MINALIGN, CFG_XBUF_SIZE);
433*c4775476SKuo-Jung Su 		if (!va)
434*c4775476SKuo-Jung Su 			panic("ftmac110: out of memory 4\n");
435*c4775476SKuo-Jung Su 		chip->txd[i].vbuf  = va;
436*c4775476SKuo-Jung Su 		chip->txd[i].buf   = cpu_to_le32(virt_to_phys(va));
437*c4775476SKuo-Jung Su 		chip->txd[i].ct[1] = 0;
438*c4775476SKuo-Jung Su 		chip->txd[i].ct[0] = 0; /* owned by SW */
439*c4775476SKuo-Jung Su 	}
440*c4775476SKuo-Jung Su 	chip->txd[i - 1].ct[1] |= cpu_to_le32(FTMAC110_TXCT1_END);
441*c4775476SKuo-Jung Su 	chip->txd_idx = 0;
442*c4775476SKuo-Jung Su 
443*c4775476SKuo-Jung Su 	/* allocate rx descriptors (it must be 16 bytes aligned) */
444*c4775476SKuo-Jung Su 	chip->rxd = dma_alloc_coherent(
445*c4775476SKuo-Jung Su 		sizeof(struct ftmac110_rxd) * CFG_RXDES_NUM, &chip->rxd_dma);
446*c4775476SKuo-Jung Su 	if (!chip->rxd)
447*c4775476SKuo-Jung Su 		panic("ftmac110: out of memory 4\n");
448*c4775476SKuo-Jung Su 	memset((void *)chip->rxd, 0,
449*c4775476SKuo-Jung Su 	       sizeof(struct ftmac110_rxd) * CFG_RXDES_NUM);
450*c4775476SKuo-Jung Su 	for (i = 0; i < CFG_RXDES_NUM; ++i) {
451*c4775476SKuo-Jung Su 		void *va = memalign(ARCH_DMA_MINALIGN, CFG_XBUF_SIZE + 2);
452*c4775476SKuo-Jung Su 		if (!va)
453*c4775476SKuo-Jung Su 			panic("ftmac110: out of memory 5\n");
454*c4775476SKuo-Jung Su 		/* it needs to be exactly 2 bytes aligned */
455*c4775476SKuo-Jung Su 		va = ((uint8_t *)va + 2);
456*c4775476SKuo-Jung Su 		chip->rxd[i].vbuf  = va;
457*c4775476SKuo-Jung Su 		chip->rxd[i].buf   = cpu_to_le32(virt_to_phys(va));
458*c4775476SKuo-Jung Su 		chip->rxd[i].ct[1] = cpu_to_le32(CFG_XBUF_SIZE);
459*c4775476SKuo-Jung Su 		chip->rxd[i].ct[0] = cpu_to_le32(FTMAC110_RXCT0_OWNER);
460*c4775476SKuo-Jung Su 	}
461*c4775476SKuo-Jung Su 	chip->rxd[i - 1].ct[1] |= cpu_to_le32(FTMAC110_RXCT1_END);
462*c4775476SKuo-Jung Su 	chip->rxd_idx = 0;
463*c4775476SKuo-Jung Su 
464*c4775476SKuo-Jung Su 	eth_register(dev);
465*c4775476SKuo-Jung Su 
466*c4775476SKuo-Jung Su #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
467*c4775476SKuo-Jung Su 	miiphy_register(dev->name, ftmac110_mdio_read, ftmac110_mdio_write);
468*c4775476SKuo-Jung Su #endif
469*c4775476SKuo-Jung Su 
470*c4775476SKuo-Jung Su 	card_nr++;
471*c4775476SKuo-Jung Su 
472*c4775476SKuo-Jung Su 	return card_nr;
473*c4775476SKuo-Jung Su }
474