1c4775476SKuo-Jung Su /*
2c4775476SKuo-Jung Su * Faraday 10/100Mbps Ethernet Controller
3c4775476SKuo-Jung Su *
4102a8cd3SKuo-Jung Su * (C) Copyright 2013 Faraday Technology
5c4775476SKuo-Jung Su * Dante Su <dantesu@faraday-tech.com>
6c4775476SKuo-Jung Su *
71a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
8c4775476SKuo-Jung Su */
9c4775476SKuo-Jung Su
10c4775476SKuo-Jung Su #include <common.h>
11c4775476SKuo-Jung Su #include <command.h>
12c4775476SKuo-Jung Su #include <malloc.h>
13c4775476SKuo-Jung Su #include <net.h>
14*1221ce45SMasahiro Yamada #include <linux/errno.h>
15c4775476SKuo-Jung Su #include <asm/io.h>
16c4775476SKuo-Jung Su #include <asm/dma-mapping.h>
17c4775476SKuo-Jung Su
18c4775476SKuo-Jung Su #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
19c4775476SKuo-Jung Su #include <miiphy.h>
20c4775476SKuo-Jung Su #endif
21c4775476SKuo-Jung Su
22c4775476SKuo-Jung Su #include "ftmac110.h"
23c4775476SKuo-Jung Su
24c4775476SKuo-Jung Su #define CFG_RXDES_NUM 8
25c4775476SKuo-Jung Su #define CFG_TXDES_NUM 2
26c4775476SKuo-Jung Su #define CFG_XBUF_SIZE 1536
27c4775476SKuo-Jung Su
28c4775476SKuo-Jung Su #define CFG_MDIORD_TIMEOUT (CONFIG_SYS_HZ >> 1) /* 500 ms */
29c4775476SKuo-Jung Su #define CFG_MDIOWR_TIMEOUT (CONFIG_SYS_HZ >> 1) /* 500 ms */
30c4775476SKuo-Jung Su #define CFG_LINKUP_TIMEOUT (CONFIG_SYS_HZ << 2) /* 4 sec */
31c4775476SKuo-Jung Su
32c4775476SKuo-Jung Su /*
33c4775476SKuo-Jung Su * FTMAC110 DMA design issue
34c4775476SKuo-Jung Su *
35c4775476SKuo-Jung Su * Its DMA engine has a weird restriction that its Rx DMA engine
36c4775476SKuo-Jung Su * accepts only 16-bits aligned address, 32-bits aligned is not
37c4775476SKuo-Jung Su * acceptable. However this restriction does not apply to Tx DMA.
38c4775476SKuo-Jung Su *
39c4775476SKuo-Jung Su * Conclusion:
40c4775476SKuo-Jung Su * (1) Tx DMA Buffer Address:
41c4775476SKuo-Jung Su * 1 bytes aligned: Invalid
42c4775476SKuo-Jung Su * 2 bytes aligned: O.K
43c4775476SKuo-Jung Su * 4 bytes aligned: O.K (-> u-boot ZeroCopy is possible)
44c4775476SKuo-Jung Su * (2) Rx DMA Buffer Address:
45c4775476SKuo-Jung Su * 1 bytes aligned: Invalid
46c4775476SKuo-Jung Su * 2 bytes aligned: O.K
47c4775476SKuo-Jung Su * 4 bytes aligned: Invalid
48c4775476SKuo-Jung Su */
49c4775476SKuo-Jung Su
50c4775476SKuo-Jung Su struct ftmac110_chip {
51c4775476SKuo-Jung Su void __iomem *regs;
52c4775476SKuo-Jung Su uint32_t imr;
53c4775476SKuo-Jung Su uint32_t maccr;
54c4775476SKuo-Jung Su uint32_t lnkup;
55c4775476SKuo-Jung Su uint32_t phy_addr;
56c4775476SKuo-Jung Su
570628cb26SKuo-Jung Su struct ftmac110_desc *rxd;
58c4775476SKuo-Jung Su ulong rxd_dma;
59c4775476SKuo-Jung Su uint32_t rxd_idx;
60c4775476SKuo-Jung Su
610628cb26SKuo-Jung Su struct ftmac110_desc *txd;
62c4775476SKuo-Jung Su ulong txd_dma;
63c4775476SKuo-Jung Su uint32_t txd_idx;
64c4775476SKuo-Jung Su };
65c4775476SKuo-Jung Su
66c4775476SKuo-Jung Su static int ftmac110_reset(struct eth_device *dev);
67c4775476SKuo-Jung Su
mdio_read(struct eth_device * dev,uint8_t phyaddr,uint8_t phyreg)68c4775476SKuo-Jung Su static uint16_t mdio_read(struct eth_device *dev,
69c4775476SKuo-Jung Su uint8_t phyaddr, uint8_t phyreg)
70c4775476SKuo-Jung Su {
71c4775476SKuo-Jung Su struct ftmac110_chip *chip = dev->priv;
724b7be199SKuo-Jung Su struct ftmac110_regs *regs = chip->regs;
73c4775476SKuo-Jung Su uint32_t tmp, ts;
74c4775476SKuo-Jung Su uint16_t ret = 0xffff;
75c4775476SKuo-Jung Su
76c4775476SKuo-Jung Su tmp = PHYCR_READ
77c4775476SKuo-Jung Su | (phyaddr << PHYCR_ADDR_SHIFT)
78c4775476SKuo-Jung Su | (phyreg << PHYCR_REG_SHIFT);
79c4775476SKuo-Jung Su
80c4775476SKuo-Jung Su writel(tmp, ®s->phycr);
81c4775476SKuo-Jung Su
82c4775476SKuo-Jung Su for (ts = get_timer(0); get_timer(ts) < CFG_MDIORD_TIMEOUT; ) {
83c4775476SKuo-Jung Su tmp = readl(®s->phycr);
84c4775476SKuo-Jung Su if (tmp & PHYCR_READ)
85c4775476SKuo-Jung Su continue;
86c4775476SKuo-Jung Su break;
87c4775476SKuo-Jung Su }
88c4775476SKuo-Jung Su
89c4775476SKuo-Jung Su if (tmp & PHYCR_READ)
90c4775476SKuo-Jung Su printf("ftmac110: mdio read timeout\n");
91c4775476SKuo-Jung Su else
92c4775476SKuo-Jung Su ret = (uint16_t)(tmp & 0xffff);
93c4775476SKuo-Jung Su
94c4775476SKuo-Jung Su return ret;
95c4775476SKuo-Jung Su }
96c4775476SKuo-Jung Su
mdio_write(struct eth_device * dev,uint8_t phyaddr,uint8_t phyreg,uint16_t phydata)97c4775476SKuo-Jung Su static void mdio_write(struct eth_device *dev,
98c4775476SKuo-Jung Su uint8_t phyaddr, uint8_t phyreg, uint16_t phydata)
99c4775476SKuo-Jung Su {
100c4775476SKuo-Jung Su struct ftmac110_chip *chip = dev->priv;
1014b7be199SKuo-Jung Su struct ftmac110_regs *regs = chip->regs;
102c4775476SKuo-Jung Su uint32_t tmp, ts;
103c4775476SKuo-Jung Su
104c4775476SKuo-Jung Su tmp = PHYCR_WRITE
105c4775476SKuo-Jung Su | (phyaddr << PHYCR_ADDR_SHIFT)
106c4775476SKuo-Jung Su | (phyreg << PHYCR_REG_SHIFT);
107c4775476SKuo-Jung Su
108c4775476SKuo-Jung Su writel(phydata, ®s->phydr);
109c4775476SKuo-Jung Su writel(tmp, ®s->phycr);
110c4775476SKuo-Jung Su
111c4775476SKuo-Jung Su for (ts = get_timer(0); get_timer(ts) < CFG_MDIOWR_TIMEOUT; ) {
112c4775476SKuo-Jung Su if (readl(®s->phycr) & PHYCR_WRITE)
113c4775476SKuo-Jung Su continue;
114c4775476SKuo-Jung Su break;
115c4775476SKuo-Jung Su }
116c4775476SKuo-Jung Su
117c4775476SKuo-Jung Su if (readl(®s->phycr) & PHYCR_WRITE)
118c4775476SKuo-Jung Su printf("ftmac110: mdio write timeout\n");
119c4775476SKuo-Jung Su }
120c4775476SKuo-Jung Su
ftmac110_phyqry(struct eth_device * dev)121c4775476SKuo-Jung Su static uint32_t ftmac110_phyqry(struct eth_device *dev)
122c4775476SKuo-Jung Su {
123c4775476SKuo-Jung Su ulong ts;
124c4775476SKuo-Jung Su uint32_t maccr;
125c4775476SKuo-Jung Su uint16_t pa, tmp, bmsr, bmcr;
126c4775476SKuo-Jung Su struct ftmac110_chip *chip = dev->priv;
127c4775476SKuo-Jung Su
128c4775476SKuo-Jung Su /* Default = 100Mbps Full */
129c4775476SKuo-Jung Su maccr = MACCR_100M | MACCR_FD;
130c4775476SKuo-Jung Su
131c4775476SKuo-Jung Su /* 1. find the phy device */
132c4775476SKuo-Jung Su for (pa = 0; pa < 32; ++pa) {
133c4775476SKuo-Jung Su tmp = mdio_read(dev, pa, MII_PHYSID1);
134c4775476SKuo-Jung Su if (tmp == 0xFFFF || tmp == 0x0000)
135c4775476SKuo-Jung Su continue;
136c4775476SKuo-Jung Su chip->phy_addr = pa;
137c4775476SKuo-Jung Su break;
138c4775476SKuo-Jung Su }
139c4775476SKuo-Jung Su if (pa >= 32) {
140c4775476SKuo-Jung Su puts("ftmac110: phy device not found!\n");
141c4775476SKuo-Jung Su goto exit;
142c4775476SKuo-Jung Su }
143c4775476SKuo-Jung Su
144c4775476SKuo-Jung Su /* 2. wait until link-up & auto-negotiation complete */
145c4775476SKuo-Jung Su chip->lnkup = 0;
146c4775476SKuo-Jung Su bmcr = mdio_read(dev, chip->phy_addr, MII_BMCR);
147c4775476SKuo-Jung Su ts = get_timer(0);
148c4775476SKuo-Jung Su do {
149c4775476SKuo-Jung Su bmsr = mdio_read(dev, chip->phy_addr, MII_BMSR);
150c4775476SKuo-Jung Su chip->lnkup = (bmsr & BMSR_LSTATUS) ? 1 : 0;
151c4775476SKuo-Jung Su if (!chip->lnkup)
152c4775476SKuo-Jung Su continue;
153c4775476SKuo-Jung Su if (!(bmcr & BMCR_ANENABLE) || (bmsr & BMSR_ANEGCOMPLETE))
154c4775476SKuo-Jung Su break;
155c4775476SKuo-Jung Su } while (get_timer(ts) < CFG_LINKUP_TIMEOUT);
156c4775476SKuo-Jung Su if (!chip->lnkup) {
157c4775476SKuo-Jung Su puts("ftmac110: link down\n");
158c4775476SKuo-Jung Su goto exit;
159c4775476SKuo-Jung Su }
160c4775476SKuo-Jung Su if (!(bmcr & BMCR_ANENABLE))
161c4775476SKuo-Jung Su puts("ftmac110: auto negotiation disabled\n");
162c4775476SKuo-Jung Su else if (!(bmsr & BMSR_ANEGCOMPLETE))
163c4775476SKuo-Jung Su puts("ftmac110: auto negotiation timeout\n");
164c4775476SKuo-Jung Su
165c4775476SKuo-Jung Su /* 3. derive MACCR */
166c4775476SKuo-Jung Su if ((bmcr & BMCR_ANENABLE) && (bmsr & BMSR_ANEGCOMPLETE)) {
167c4775476SKuo-Jung Su tmp = mdio_read(dev, chip->phy_addr, MII_ADVERTISE);
168c4775476SKuo-Jung Su tmp &= mdio_read(dev, chip->phy_addr, MII_LPA);
169c4775476SKuo-Jung Su if (tmp & LPA_100FULL) /* 100Mbps full-duplex */
170c4775476SKuo-Jung Su maccr = MACCR_100M | MACCR_FD;
171c4775476SKuo-Jung Su else if (tmp & LPA_100HALF) /* 100Mbps half-duplex */
172c4775476SKuo-Jung Su maccr = MACCR_100M;
173c4775476SKuo-Jung Su else if (tmp & LPA_10FULL) /* 10Mbps full-duplex */
174c4775476SKuo-Jung Su maccr = MACCR_FD;
175c4775476SKuo-Jung Su else if (tmp & LPA_10HALF) /* 10Mbps half-duplex */
176c4775476SKuo-Jung Su maccr = 0;
177c4775476SKuo-Jung Su } else {
178c4775476SKuo-Jung Su if (bmcr & BMCR_SPEED100)
179c4775476SKuo-Jung Su maccr = MACCR_100M;
180c4775476SKuo-Jung Su else
181c4775476SKuo-Jung Su maccr = 0;
182c4775476SKuo-Jung Su if (bmcr & BMCR_FULLDPLX)
183c4775476SKuo-Jung Su maccr |= MACCR_FD;
184c4775476SKuo-Jung Su }
185c4775476SKuo-Jung Su
186c4775476SKuo-Jung Su exit:
187c4775476SKuo-Jung Su printf("ftmac110: %d Mbps, %s\n",
188c4775476SKuo-Jung Su (maccr & MACCR_100M) ? 100 : 10,
189c4775476SKuo-Jung Su (maccr & MACCR_FD) ? "Full" : "half");
190c4775476SKuo-Jung Su return maccr;
191c4775476SKuo-Jung Su }
192c4775476SKuo-Jung Su
ftmac110_reset(struct eth_device * dev)193c4775476SKuo-Jung Su static int ftmac110_reset(struct eth_device *dev)
194c4775476SKuo-Jung Su {
195c4775476SKuo-Jung Su uint8_t *a;
196c4775476SKuo-Jung Su uint32_t i, maccr;
197c4775476SKuo-Jung Su struct ftmac110_chip *chip = dev->priv;
1984b7be199SKuo-Jung Su struct ftmac110_regs *regs = chip->regs;
199c4775476SKuo-Jung Su
200c4775476SKuo-Jung Su /* 1. MAC reset */
201c4775476SKuo-Jung Su writel(MACCR_RESET, ®s->maccr);
202c4775476SKuo-Jung Su for (i = get_timer(0); get_timer(i) < 1000; ) {
203c4775476SKuo-Jung Su if (readl(®s->maccr) & MACCR_RESET)
204c4775476SKuo-Jung Su continue;
205c4775476SKuo-Jung Su break;
206c4775476SKuo-Jung Su }
207c4775476SKuo-Jung Su if (readl(®s->maccr) & MACCR_RESET) {
208c4775476SKuo-Jung Su printf("ftmac110: reset failed\n");
209c4775476SKuo-Jung Su return -ENXIO;
210c4775476SKuo-Jung Su }
211c4775476SKuo-Jung Su
212c4775476SKuo-Jung Su /* 1-1. Init tx ring */
213c4775476SKuo-Jung Su for (i = 0; i < CFG_TXDES_NUM; ++i) {
214c4775476SKuo-Jung Su /* owned by SW */
2150628cb26SKuo-Jung Su chip->txd[i].ctrl &= cpu_to_le64(FTMAC110_TXD_CLRMASK);
216c4775476SKuo-Jung Su }
217c4775476SKuo-Jung Su chip->txd_idx = 0;
218c4775476SKuo-Jung Su
219c4775476SKuo-Jung Su /* 1-2. Init rx ring */
220c4775476SKuo-Jung Su for (i = 0; i < CFG_RXDES_NUM; ++i) {
221c4775476SKuo-Jung Su /* owned by HW */
2220628cb26SKuo-Jung Su chip->rxd[i].ctrl &= cpu_to_le64(FTMAC110_RXD_CLRMASK);
2230628cb26SKuo-Jung Su chip->rxd[i].ctrl |= cpu_to_le64(FTMAC110_RXD_OWNER);
224c4775476SKuo-Jung Su }
225c4775476SKuo-Jung Su chip->rxd_idx = 0;
226c4775476SKuo-Jung Su
227c4775476SKuo-Jung Su /* 2. PHY status query */
228c4775476SKuo-Jung Su maccr = ftmac110_phyqry(dev);
229c4775476SKuo-Jung Su
230c4775476SKuo-Jung Su /* 3. Fix up the MACCR value */
231c4775476SKuo-Jung Su chip->maccr = maccr | MACCR_CRCAPD | MACCR_RXALL | MACCR_RXRUNT
232c4775476SKuo-Jung Su | MACCR_RXEN | MACCR_TXEN | MACCR_RXDMAEN | MACCR_TXDMAEN;
233c4775476SKuo-Jung Su
234c4775476SKuo-Jung Su /* 4. MAC address setup */
235c4775476SKuo-Jung Su a = dev->enetaddr;
236c4775476SKuo-Jung Su writel(a[1] | (a[0] << 8), ®s->mac[0]);
237c4775476SKuo-Jung Su writel(a[5] | (a[4] << 8) | (a[3] << 16)
238c4775476SKuo-Jung Su | (a[2] << 24), ®s->mac[1]);
239c4775476SKuo-Jung Su
240c4775476SKuo-Jung Su /* 5. MAC registers setup */
241c4775476SKuo-Jung Su writel(chip->rxd_dma, ®s->rxba);
242c4775476SKuo-Jung Su writel(chip->txd_dma, ®s->txba);
243c4775476SKuo-Jung Su /* interrupt at each tx/rx */
244c4775476SKuo-Jung Su writel(ITC_DEFAULT, ®s->itc);
245c4775476SKuo-Jung Su /* no tx pool, rx poll = 1 normal cycle */
246c4775476SKuo-Jung Su writel(APTC_DEFAULT, ®s->aptc);
247c4775476SKuo-Jung Su /* rx threshold = [6/8 fifo, 2/8 fifo] */
248c4775476SKuo-Jung Su writel(DBLAC_DEFAULT, ®s->dblac);
249c4775476SKuo-Jung Su /* disable & clear all interrupt status */
250c4775476SKuo-Jung Su chip->imr = 0;
251c4775476SKuo-Jung Su writel(ISR_ALL, ®s->isr);
252c4775476SKuo-Jung Su writel(chip->imr, ®s->imr);
253c4775476SKuo-Jung Su /* enable mac */
254c4775476SKuo-Jung Su writel(chip->maccr, ®s->maccr);
255c4775476SKuo-Jung Su
256c4775476SKuo-Jung Su return 0;
257c4775476SKuo-Jung Su }
258c4775476SKuo-Jung Su
ftmac110_probe(struct eth_device * dev,bd_t * bis)259c4775476SKuo-Jung Su static int ftmac110_probe(struct eth_device *dev, bd_t *bis)
260c4775476SKuo-Jung Su {
261c4775476SKuo-Jung Su debug("ftmac110: probe\n");
262c4775476SKuo-Jung Su
263c4775476SKuo-Jung Su if (ftmac110_reset(dev))
264c4775476SKuo-Jung Su return -1;
265c4775476SKuo-Jung Su
266c4775476SKuo-Jung Su return 0;
267c4775476SKuo-Jung Su }
268c4775476SKuo-Jung Su
ftmac110_halt(struct eth_device * dev)269c4775476SKuo-Jung Su static void ftmac110_halt(struct eth_device *dev)
270c4775476SKuo-Jung Su {
271c4775476SKuo-Jung Su struct ftmac110_chip *chip = dev->priv;
2724b7be199SKuo-Jung Su struct ftmac110_regs *regs = chip->regs;
273c4775476SKuo-Jung Su
274c4775476SKuo-Jung Su writel(0, ®s->imr);
275c4775476SKuo-Jung Su writel(0, ®s->maccr);
276c4775476SKuo-Jung Su
277c4775476SKuo-Jung Su debug("ftmac110: halt\n");
278c4775476SKuo-Jung Su }
279c4775476SKuo-Jung Su
ftmac110_send(struct eth_device * dev,void * pkt,int len)280c4775476SKuo-Jung Su static int ftmac110_send(struct eth_device *dev, void *pkt, int len)
281c4775476SKuo-Jung Su {
282c4775476SKuo-Jung Su struct ftmac110_chip *chip = dev->priv;
2834b7be199SKuo-Jung Su struct ftmac110_regs *regs = chip->regs;
2840628cb26SKuo-Jung Su struct ftmac110_desc *txd;
2850628cb26SKuo-Jung Su uint64_t ctrl;
286c4775476SKuo-Jung Su
287c4775476SKuo-Jung Su if (!chip->lnkup)
288c4775476SKuo-Jung Su return 0;
289c4775476SKuo-Jung Su
290c4775476SKuo-Jung Su if (len <= 0 || len > CFG_XBUF_SIZE) {
291c4775476SKuo-Jung Su printf("ftmac110: bad tx pkt len(%d)\n", len);
292c4775476SKuo-Jung Su return 0;
293c4775476SKuo-Jung Su }
294c4775476SKuo-Jung Su
295c4775476SKuo-Jung Su len = max(60, len);
296c4775476SKuo-Jung Su
2970628cb26SKuo-Jung Su txd = &chip->txd[chip->txd_idx];
2980628cb26SKuo-Jung Su ctrl = le64_to_cpu(txd->ctrl);
2990628cb26SKuo-Jung Su if (ctrl & FTMAC110_TXD_OWNER) {
300c4775476SKuo-Jung Su /* kick-off Tx DMA */
301c4775476SKuo-Jung Su writel(0xffffffff, ®s->txpd);
302c4775476SKuo-Jung Su printf("ftmac110: out of txd\n");
303c4775476SKuo-Jung Su return 0;
304c4775476SKuo-Jung Su }
305c4775476SKuo-Jung Su
3060628cb26SKuo-Jung Su memcpy(txd->vbuf, (void *)pkt, len);
3070628cb26SKuo-Jung Su dma_map_single(txd->vbuf, len, DMA_TO_DEVICE);
308c4775476SKuo-Jung Su
3090628cb26SKuo-Jung Su /* clear control bits */
3100628cb26SKuo-Jung Su ctrl &= FTMAC110_TXD_CLRMASK;
3110628cb26SKuo-Jung Su /* set len, fts and lts */
3120628cb26SKuo-Jung Su ctrl |= FTMAC110_TXD_LEN(len) | FTMAC110_TXD_FTS | FTMAC110_TXD_LTS;
3130628cb26SKuo-Jung Su /* set owner bit */
3140628cb26SKuo-Jung Su ctrl |= FTMAC110_TXD_OWNER;
3150628cb26SKuo-Jung Su /* write back to descriptor */
3160628cb26SKuo-Jung Su txd->ctrl = cpu_to_le64(ctrl);
317c4775476SKuo-Jung Su
318c4775476SKuo-Jung Su /* kick-off Tx DMA */
319c4775476SKuo-Jung Su writel(0xffffffff, ®s->txpd);
320c4775476SKuo-Jung Su
321c4775476SKuo-Jung Su chip->txd_idx = (chip->txd_idx + 1) % CFG_TXDES_NUM;
322c4775476SKuo-Jung Su
323c4775476SKuo-Jung Su return len;
324c4775476SKuo-Jung Su }
325c4775476SKuo-Jung Su
ftmac110_recv(struct eth_device * dev)326c4775476SKuo-Jung Su static int ftmac110_recv(struct eth_device *dev)
327c4775476SKuo-Jung Su {
328c4775476SKuo-Jung Su struct ftmac110_chip *chip = dev->priv;
3290628cb26SKuo-Jung Su struct ftmac110_desc *rxd;
3300628cb26SKuo-Jung Su uint32_t len, rlen = 0;
3310628cb26SKuo-Jung Su uint64_t ctrl;
332c4775476SKuo-Jung Su uint8_t *buf;
333c4775476SKuo-Jung Su
334c4775476SKuo-Jung Su if (!chip->lnkup)
335c4775476SKuo-Jung Su return 0;
336c4775476SKuo-Jung Su
337c4775476SKuo-Jung Su do {
3380628cb26SKuo-Jung Su rxd = &chip->rxd[chip->rxd_idx];
3390628cb26SKuo-Jung Su ctrl = le64_to_cpu(rxd->ctrl);
3400628cb26SKuo-Jung Su if (ctrl & FTMAC110_RXD_OWNER)
341c4775476SKuo-Jung Su break;
342c4775476SKuo-Jung Su
3430628cb26SKuo-Jung Su len = (uint32_t)FTMAC110_RXD_LEN(ctrl);
3440628cb26SKuo-Jung Su buf = rxd->vbuf;
345c4775476SKuo-Jung Su
3460628cb26SKuo-Jung Su if (ctrl & FTMAC110_RXD_ERRMASK) {
347c4775476SKuo-Jung Su printf("ftmac110: rx error\n");
348c4775476SKuo-Jung Su } else {
349c4775476SKuo-Jung Su dma_map_single(buf, len, DMA_FROM_DEVICE);
3501fd92db8SJoe Hershberger net_process_received_packet(buf, len);
351c4775476SKuo-Jung Su rlen += len;
352c4775476SKuo-Jung Su }
353c4775476SKuo-Jung Su
354c4775476SKuo-Jung Su /* owned by hardware */
3550628cb26SKuo-Jung Su ctrl &= FTMAC110_RXD_CLRMASK;
3560628cb26SKuo-Jung Su ctrl |= FTMAC110_RXD_OWNER;
3570628cb26SKuo-Jung Su rxd->ctrl |= cpu_to_le64(ctrl);
358c4775476SKuo-Jung Su
359c4775476SKuo-Jung Su chip->rxd_idx = (chip->rxd_idx + 1) % CFG_RXDES_NUM;
360c4775476SKuo-Jung Su } while (0);
361c4775476SKuo-Jung Su
362c4775476SKuo-Jung Su return rlen;
363c4775476SKuo-Jung Su }
364c4775476SKuo-Jung Su
365c4775476SKuo-Jung Su #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
366c4775476SKuo-Jung Su
ftmac110_mdio_read(struct mii_dev * bus,int addr,int devad,int reg)3675a49f174SJoe Hershberger static int ftmac110_mdio_read(struct mii_dev *bus, int addr, int devad,
3685a49f174SJoe Hershberger int reg)
369c4775476SKuo-Jung Su {
3705a49f174SJoe Hershberger uint16_t value = 0;
371c4775476SKuo-Jung Su int ret = 0;
372c4775476SKuo-Jung Su struct eth_device *dev;
373c4775476SKuo-Jung Su
3745a49f174SJoe Hershberger dev = eth_get_dev_by_name(bus->name);
375c4775476SKuo-Jung Su if (dev == NULL) {
3765a49f174SJoe Hershberger printf("%s: no such device\n", bus->name);
377c4775476SKuo-Jung Su ret = -1;
378c4775476SKuo-Jung Su } else {
3795a49f174SJoe Hershberger value = mdio_read(dev, addr, reg);
380c4775476SKuo-Jung Su }
381c4775476SKuo-Jung Su
3825a49f174SJoe Hershberger if (ret < 0)
383c4775476SKuo-Jung Su return ret;
3845a49f174SJoe Hershberger return value;
385c4775476SKuo-Jung Su }
386c4775476SKuo-Jung Su
ftmac110_mdio_write(struct mii_dev * bus,int addr,int devad,int reg,u16 value)3875a49f174SJoe Hershberger static int ftmac110_mdio_write(struct mii_dev *bus, int addr, int devad,
3885a49f174SJoe Hershberger int reg, u16 value)
389c4775476SKuo-Jung Su {
390c4775476SKuo-Jung Su int ret = 0;
391c4775476SKuo-Jung Su struct eth_device *dev;
392c4775476SKuo-Jung Su
3935a49f174SJoe Hershberger dev = eth_get_dev_by_name(bus->name);
394c4775476SKuo-Jung Su if (dev == NULL) {
3955a49f174SJoe Hershberger printf("%s: no such device\n", bus->name);
396c4775476SKuo-Jung Su ret = -1;
397c4775476SKuo-Jung Su } else {
398c4775476SKuo-Jung Su mdio_write(dev, addr, reg, value);
399c4775476SKuo-Jung Su }
400c4775476SKuo-Jung Su
401c4775476SKuo-Jung Su return ret;
402c4775476SKuo-Jung Su }
403c4775476SKuo-Jung Su
404c4775476SKuo-Jung Su #endif /* #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) */
405c4775476SKuo-Jung Su
ftmac110_initialize(bd_t * bis)406c4775476SKuo-Jung Su int ftmac110_initialize(bd_t *bis)
407c4775476SKuo-Jung Su {
408c4775476SKuo-Jung Su int i, card_nr = 0;
409c4775476SKuo-Jung Su struct eth_device *dev;
410c4775476SKuo-Jung Su struct ftmac110_chip *chip;
411c4775476SKuo-Jung Su
412c4775476SKuo-Jung Su dev = malloc(sizeof(*dev) + sizeof(*chip));
413c4775476SKuo-Jung Su if (dev == NULL) {
414c4775476SKuo-Jung Su panic("ftmac110: out of memory 1\n");
415c4775476SKuo-Jung Su return -1;
416c4775476SKuo-Jung Su }
417c4775476SKuo-Jung Su chip = (struct ftmac110_chip *)(dev + 1);
418c4775476SKuo-Jung Su memset(dev, 0, sizeof(*dev) + sizeof(*chip));
419c4775476SKuo-Jung Su
420c4775476SKuo-Jung Su sprintf(dev->name, "FTMAC110#%d", card_nr);
421c4775476SKuo-Jung Su
422c4775476SKuo-Jung Su dev->iobase = CONFIG_FTMAC110_BASE;
423c4775476SKuo-Jung Su chip->regs = (void __iomem *)dev->iobase;
424c4775476SKuo-Jung Su dev->priv = chip;
425c4775476SKuo-Jung Su dev->init = ftmac110_probe;
426c4775476SKuo-Jung Su dev->halt = ftmac110_halt;
427c4775476SKuo-Jung Su dev->send = ftmac110_send;
428c4775476SKuo-Jung Su dev->recv = ftmac110_recv;
429c4775476SKuo-Jung Su
430c4775476SKuo-Jung Su /* allocate tx descriptors (it must be 16 bytes aligned) */
431c4775476SKuo-Jung Su chip->txd = dma_alloc_coherent(
4320628cb26SKuo-Jung Su sizeof(struct ftmac110_desc) * CFG_TXDES_NUM, &chip->txd_dma);
433c4775476SKuo-Jung Su if (!chip->txd)
434c4775476SKuo-Jung Su panic("ftmac110: out of memory 3\n");
435c4775476SKuo-Jung Su memset(chip->txd, 0,
4360628cb26SKuo-Jung Su sizeof(struct ftmac110_desc) * CFG_TXDES_NUM);
437c4775476SKuo-Jung Su for (i = 0; i < CFG_TXDES_NUM; ++i) {
438c4775476SKuo-Jung Su void *va = memalign(ARCH_DMA_MINALIGN, CFG_XBUF_SIZE);
4390628cb26SKuo-Jung Su
440c4775476SKuo-Jung Su if (!va)
441c4775476SKuo-Jung Su panic("ftmac110: out of memory 4\n");
442c4775476SKuo-Jung Su chip->txd[i].vbuf = va;
4430628cb26SKuo-Jung Su chip->txd[i].pbuf = cpu_to_le32(virt_to_phys(va));
4440628cb26SKuo-Jung Su chip->txd[i].ctrl = 0; /* owned by SW */
445c4775476SKuo-Jung Su }
4460628cb26SKuo-Jung Su chip->txd[i - 1].ctrl |= cpu_to_le64(FTMAC110_TXD_END);
447c4775476SKuo-Jung Su chip->txd_idx = 0;
448c4775476SKuo-Jung Su
449c4775476SKuo-Jung Su /* allocate rx descriptors (it must be 16 bytes aligned) */
450c4775476SKuo-Jung Su chip->rxd = dma_alloc_coherent(
4510628cb26SKuo-Jung Su sizeof(struct ftmac110_desc) * CFG_RXDES_NUM, &chip->rxd_dma);
452c4775476SKuo-Jung Su if (!chip->rxd)
453c4775476SKuo-Jung Su panic("ftmac110: out of memory 4\n");
454c4775476SKuo-Jung Su memset((void *)chip->rxd, 0,
4550628cb26SKuo-Jung Su sizeof(struct ftmac110_desc) * CFG_RXDES_NUM);
456c4775476SKuo-Jung Su for (i = 0; i < CFG_RXDES_NUM; ++i) {
457c4775476SKuo-Jung Su void *va = memalign(ARCH_DMA_MINALIGN, CFG_XBUF_SIZE + 2);
4580628cb26SKuo-Jung Su
459c4775476SKuo-Jung Su if (!va)
460c4775476SKuo-Jung Su panic("ftmac110: out of memory 5\n");
461c4775476SKuo-Jung Su /* it needs to be exactly 2 bytes aligned */
462c4775476SKuo-Jung Su va = ((uint8_t *)va + 2);
463c4775476SKuo-Jung Su chip->rxd[i].vbuf = va;
4640628cb26SKuo-Jung Su chip->rxd[i].pbuf = cpu_to_le32(virt_to_phys(va));
4650628cb26SKuo-Jung Su chip->rxd[i].ctrl = cpu_to_le64(FTMAC110_RXD_OWNER
4660628cb26SKuo-Jung Su | FTMAC110_RXD_BUFSZ(CFG_XBUF_SIZE));
467c4775476SKuo-Jung Su }
4680628cb26SKuo-Jung Su chip->rxd[i - 1].ctrl |= cpu_to_le64(FTMAC110_RXD_END);
469c4775476SKuo-Jung Su chip->rxd_idx = 0;
470c4775476SKuo-Jung Su
471c4775476SKuo-Jung Su eth_register(dev);
472c4775476SKuo-Jung Su
473c4775476SKuo-Jung Su #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
4745a49f174SJoe Hershberger int retval;
4755a49f174SJoe Hershberger struct mii_dev *mdiodev = mdio_alloc();
4765a49f174SJoe Hershberger if (!mdiodev)
4775a49f174SJoe Hershberger return -ENOMEM;
4785a49f174SJoe Hershberger strncpy(mdiodev->name, dev->name, MDIO_NAME_LEN);
4795a49f174SJoe Hershberger mdiodev->read = ftmac110_mdio_read;
4805a49f174SJoe Hershberger mdiodev->write = ftmac110_mdio_write;
4815a49f174SJoe Hershberger
4825a49f174SJoe Hershberger retval = mdio_register(mdiodev);
4835a49f174SJoe Hershberger if (retval < 0)
4845a49f174SJoe Hershberger return retval;
485c4775476SKuo-Jung Su #endif
486c4775476SKuo-Jung Su
487c4775476SKuo-Jung Su card_nr++;
488c4775476SKuo-Jung Su
489c4775476SKuo-Jung Su return card_nr;
490c4775476SKuo-Jung Su }
491