xref: /rk3399_rockchip-uboot/drivers/net/ftgmac100.h (revision b3dbf4a51f3891c16315b038cd3b7a87f4182e0d)
1*b3dbf4a5SMacpaul Lin /*
2*b3dbf4a5SMacpaul Lin  * Faraday FTGMAC100 Ethernet
3*b3dbf4a5SMacpaul Lin  *
4*b3dbf4a5SMacpaul Lin  * (C) Copyright 2010 Faraday Technology
5*b3dbf4a5SMacpaul Lin  * Po-Yu Chuang <ratbert@faraday-tech.com>
6*b3dbf4a5SMacpaul Lin  *
7*b3dbf4a5SMacpaul Lin  * (C) Copyright 2010 Andes Technology
8*b3dbf4a5SMacpaul Lin  * Macpaul Lin <macpaul@andestech.com>
9*b3dbf4a5SMacpaul Lin  *
10*b3dbf4a5SMacpaul Lin  * This program is free software; you can redistribute it and/or modify
11*b3dbf4a5SMacpaul Lin  * it under the terms of the GNU General Public License as published by
12*b3dbf4a5SMacpaul Lin  * the Free Software Foundation; either version 2 of the License, or
13*b3dbf4a5SMacpaul Lin  * (at your option) any later version.
14*b3dbf4a5SMacpaul Lin  *
15*b3dbf4a5SMacpaul Lin  * This program is distributed in the hope that it will be useful,
16*b3dbf4a5SMacpaul Lin  * but WITHOUT ANY WARRANTY; without even the implied warranty of
17*b3dbf4a5SMacpaul Lin  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
18*b3dbf4a5SMacpaul Lin  * GNU General Public License for more details.
19*b3dbf4a5SMacpaul Lin  *
20*b3dbf4a5SMacpaul Lin  * You should have received a copy of the GNU General Public License
21*b3dbf4a5SMacpaul Lin  * along with this program; if not, write to the Free Software
22*b3dbf4a5SMacpaul Lin  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23*b3dbf4a5SMacpaul Lin  */
24*b3dbf4a5SMacpaul Lin 
25*b3dbf4a5SMacpaul Lin #ifndef __FTGMAC100_H
26*b3dbf4a5SMacpaul Lin #define __FTGMAC100_H
27*b3dbf4a5SMacpaul Lin 
28*b3dbf4a5SMacpaul Lin /* The registers offset table of ftgmac100 */
29*b3dbf4a5SMacpaul Lin struct ftgmac100 {
30*b3dbf4a5SMacpaul Lin 	unsigned int	isr;		/* 0x00 */
31*b3dbf4a5SMacpaul Lin 	unsigned int	ier;		/* 0x04 */
32*b3dbf4a5SMacpaul Lin 	unsigned int	mac_madr;	/* 0x08 */
33*b3dbf4a5SMacpaul Lin 	unsigned int	mac_ladr;	/* 0x0c */
34*b3dbf4a5SMacpaul Lin 	unsigned int	maht0;		/* 0x10 */
35*b3dbf4a5SMacpaul Lin 	unsigned int	maht1;		/* 0x14 */
36*b3dbf4a5SMacpaul Lin 	unsigned int	txpd;		/* 0x18 */
37*b3dbf4a5SMacpaul Lin 	unsigned int	rxpd;		/* 0x1c */
38*b3dbf4a5SMacpaul Lin 	unsigned int	txr_badr;	/* 0x20 */
39*b3dbf4a5SMacpaul Lin 	unsigned int	rxr_badr;	/* 0x24 */
40*b3dbf4a5SMacpaul Lin 	unsigned int	hptxpd;		/* 0x28 */
41*b3dbf4a5SMacpaul Lin 	unsigned int	hptxpd_badr;	/* 0x2c */
42*b3dbf4a5SMacpaul Lin 	unsigned int	itc;		/* 0x30 */
43*b3dbf4a5SMacpaul Lin 	unsigned int	aptc;		/* 0x34 */
44*b3dbf4a5SMacpaul Lin 	unsigned int	dblac;		/* 0x38 */
45*b3dbf4a5SMacpaul Lin 	unsigned int	dmafifos;	/* 0x3c */
46*b3dbf4a5SMacpaul Lin 	unsigned int	revr;		/* 0x40 */
47*b3dbf4a5SMacpaul Lin 	unsigned int	fear;		/* 0x44 */
48*b3dbf4a5SMacpaul Lin 	unsigned int	tpafcr;		/* 0x48 */
49*b3dbf4a5SMacpaul Lin 	unsigned int	rbsr;		/* 0x4c */
50*b3dbf4a5SMacpaul Lin 	unsigned int	maccr;		/* 0x50 */
51*b3dbf4a5SMacpaul Lin 	unsigned int	macsr;		/* 0x54 */
52*b3dbf4a5SMacpaul Lin 	unsigned int	tm;		/* 0x58 */
53*b3dbf4a5SMacpaul Lin 	unsigned int	resv1;		/* 0x5c */ /* not defined in spec */
54*b3dbf4a5SMacpaul Lin 	unsigned int	phycr;		/* 0x60 */
55*b3dbf4a5SMacpaul Lin 	unsigned int	phydata;	/* 0x64 */
56*b3dbf4a5SMacpaul Lin 	unsigned int	fcr;		/* 0x68 */
57*b3dbf4a5SMacpaul Lin 	unsigned int	bpr;		/* 0x6c */
58*b3dbf4a5SMacpaul Lin 	unsigned int	wolcr;		/* 0x70 */
59*b3dbf4a5SMacpaul Lin 	unsigned int	wolsr;		/* 0x74 */
60*b3dbf4a5SMacpaul Lin 	unsigned int	wfcrc;		/* 0x78 */
61*b3dbf4a5SMacpaul Lin 	unsigned int	resv2;		/* 0x7c */ /* not defined in spec */
62*b3dbf4a5SMacpaul Lin 	unsigned int	wfbm1;		/* 0x80 */
63*b3dbf4a5SMacpaul Lin 	unsigned int	wfbm2;		/* 0x84 */
64*b3dbf4a5SMacpaul Lin 	unsigned int	wfbm3;		/* 0x88 */
65*b3dbf4a5SMacpaul Lin 	unsigned int	wfbm4;		/* 0x8c */
66*b3dbf4a5SMacpaul Lin 	unsigned int	nptxr_ptr;	/* 0x90 */
67*b3dbf4a5SMacpaul Lin 	unsigned int	hptxr_ptr;	/* 0x94 */
68*b3dbf4a5SMacpaul Lin 	unsigned int	rxr_ptr;	/* 0x98 */
69*b3dbf4a5SMacpaul Lin 	unsigned int	resv3;		/* 0x9c */ /* not defined in spec */
70*b3dbf4a5SMacpaul Lin 	unsigned int	tx;		/* 0xa0 */
71*b3dbf4a5SMacpaul Lin 	unsigned int	tx_mcol_scol;	/* 0xa4 */
72*b3dbf4a5SMacpaul Lin 	unsigned int	tx_ecol_fail;	/* 0xa8 */
73*b3dbf4a5SMacpaul Lin 	unsigned int	tx_lcol_und;	/* 0xac */
74*b3dbf4a5SMacpaul Lin 	unsigned int	rx;		/* 0xb0 */
75*b3dbf4a5SMacpaul Lin 	unsigned int	rx_bc;		/* 0xb4 */
76*b3dbf4a5SMacpaul Lin 	unsigned int	rx_mc;		/* 0xb8 */
77*b3dbf4a5SMacpaul Lin 	unsigned int	rx_pf_aep;	/* 0xbc */
78*b3dbf4a5SMacpaul Lin 	unsigned int	rx_runt;	/* 0xc0 */
79*b3dbf4a5SMacpaul Lin 	unsigned int	rx_crcer_ftl;	/* 0xc4 */
80*b3dbf4a5SMacpaul Lin 	unsigned int	rx_col_lost;	/* 0xc8 */
81*b3dbf4a5SMacpaul Lin };
82*b3dbf4a5SMacpaul Lin 
83*b3dbf4a5SMacpaul Lin /*
84*b3dbf4a5SMacpaul Lin  * Interrupt status register & interrupt enable register
85*b3dbf4a5SMacpaul Lin  */
86*b3dbf4a5SMacpaul Lin #define FTGMAC100_INT_RPKT_BUF		(1 << 0)
87*b3dbf4a5SMacpaul Lin #define FTGMAC100_INT_RPKT_FIFO		(1 << 1)
88*b3dbf4a5SMacpaul Lin #define FTGMAC100_INT_NO_RXBUF		(1 << 2)
89*b3dbf4a5SMacpaul Lin #define FTGMAC100_INT_RPKT_LOST		(1 << 3)
90*b3dbf4a5SMacpaul Lin #define FTGMAC100_INT_XPKT_ETH		(1 << 4)
91*b3dbf4a5SMacpaul Lin #define FTGMAC100_INT_XPKT_FIFO		(1 << 5)
92*b3dbf4a5SMacpaul Lin #define FTGMAC100_INT_NO_NPTXBUF	(1 << 6)
93*b3dbf4a5SMacpaul Lin #define FTGMAC100_INT_XPKT_LOST		(1 << 7)
94*b3dbf4a5SMacpaul Lin #define FTGMAC100_INT_AHB_ERR		(1 << 8)
95*b3dbf4a5SMacpaul Lin #define FTGMAC100_INT_PHYSTS_CHG	(1 << 9)
96*b3dbf4a5SMacpaul Lin #define FTGMAC100_INT_NO_HPTXBUF	(1 << 10)
97*b3dbf4a5SMacpaul Lin 
98*b3dbf4a5SMacpaul Lin /*
99*b3dbf4a5SMacpaul Lin  * Interrupt timer control register
100*b3dbf4a5SMacpaul Lin  */
101*b3dbf4a5SMacpaul Lin #define FTGMAC100_ITC_RXINT_CNT(x)	(((x) & 0xf) << 0)
102*b3dbf4a5SMacpaul Lin #define FTGMAC100_ITC_RXINT_THR(x)	(((x) & 0x7) << 4)
103*b3dbf4a5SMacpaul Lin #define FTGMAC100_ITC_RXINT_TIME_SEL	(1 << 7)
104*b3dbf4a5SMacpaul Lin #define FTGMAC100_ITC_TXINT_CNT(x)	(((x) & 0xf) << 8)
105*b3dbf4a5SMacpaul Lin #define FTGMAC100_ITC_TXINT_THR(x)	(((x) & 0x7) << 12)
106*b3dbf4a5SMacpaul Lin #define FTGMAC100_ITC_TXINT_TIME_SEL	(1 << 15)
107*b3dbf4a5SMacpaul Lin 
108*b3dbf4a5SMacpaul Lin /*
109*b3dbf4a5SMacpaul Lin  * Automatic polling timer control register
110*b3dbf4a5SMacpaul Lin  */
111*b3dbf4a5SMacpaul Lin #define FTGMAC100_APTC_RXPOLL_CNT(x)	(((x) & 0xf) << 0)
112*b3dbf4a5SMacpaul Lin #define FTGMAC100_APTC_RXPOLL_TIME_SEL	(1 << 4)
113*b3dbf4a5SMacpaul Lin #define FTGMAC100_APTC_TXPOLL_CNT(x)	(((x) & 0xf) << 8)
114*b3dbf4a5SMacpaul Lin #define FTGMAC100_APTC_TXPOLL_TIME_SEL	(1 << 12)
115*b3dbf4a5SMacpaul Lin 
116*b3dbf4a5SMacpaul Lin /*
117*b3dbf4a5SMacpaul Lin  * DMA burst length and arbitration control register
118*b3dbf4a5SMacpaul Lin  */
119*b3dbf4a5SMacpaul Lin #define FTGMAC100_DBLAC_RXFIFO_LTHR(x)	(((x) & 0x7) << 0)
120*b3dbf4a5SMacpaul Lin #define FTGMAC100_DBLAC_RXFIFO_HTHR(x)	(((x) & 0x7) << 3)
121*b3dbf4a5SMacpaul Lin #define FTGMAC100_DBLAC_RX_THR_EN	(1 << 6)
122*b3dbf4a5SMacpaul Lin #define FTGMAC100_DBLAC_RXBURST_SIZE(x)	(((x) & 0x3) << 8)
123*b3dbf4a5SMacpaul Lin #define FTGMAC100_DBLAC_TXBURST_SIZE(x)	(((x) & 0x3) << 10)
124*b3dbf4a5SMacpaul Lin #define FTGMAC100_DBLAC_RXDES_SIZE(x)	(((x) & 0xf) << 12)
125*b3dbf4a5SMacpaul Lin #define FTGMAC100_DBLAC_TXDES_SIZE(x)	(((x) & 0xf) << 16)
126*b3dbf4a5SMacpaul Lin #define FTGMAC100_DBLAC_IFG_CNT(x)	(((x) & 0x7) << 20)
127*b3dbf4a5SMacpaul Lin #define FTGMAC100_DBLAC_IFG_INC		(1 << 23)
128*b3dbf4a5SMacpaul Lin 
129*b3dbf4a5SMacpaul Lin /*
130*b3dbf4a5SMacpaul Lin  * DMA FIFO status register
131*b3dbf4a5SMacpaul Lin  */
132*b3dbf4a5SMacpaul Lin #define FTGMAC100_DMAFIFOS_RXDMA1_SM(dmafifos)	((dmafifos) & 0xf)
133*b3dbf4a5SMacpaul Lin #define FTGMAC100_DMAFIFOS_RXDMA2_SM(dmafifos)	(((dmafifos) >> 4) & 0xf)
134*b3dbf4a5SMacpaul Lin #define FTGMAC100_DMAFIFOS_RXDMA3_SM(dmafifos)	(((dmafifos) >> 8) & 0x7)
135*b3dbf4a5SMacpaul Lin #define FTGMAC100_DMAFIFOS_TXDMA1_SM(dmafifos)	(((dmafifos) >> 12) & 0xf)
136*b3dbf4a5SMacpaul Lin #define FTGMAC100_DMAFIFOS_TXDMA2_SM(dmafifos)	(((dmafifos) >> 16) & 0x3)
137*b3dbf4a5SMacpaul Lin #define FTGMAC100_DMAFIFOS_TXDMA3_SM(dmafifos)	(((dmafifos) >> 18) & 0xf)
138*b3dbf4a5SMacpaul Lin #define FTGMAC100_DMAFIFOS_RXFIFO_EMPTY		(1 << 26)
139*b3dbf4a5SMacpaul Lin #define FTGMAC100_DMAFIFOS_TXFIFO_EMPTY		(1 << 27)
140*b3dbf4a5SMacpaul Lin #define FTGMAC100_DMAFIFOS_RXDMA_GRANT		(1 << 28)
141*b3dbf4a5SMacpaul Lin #define FTGMAC100_DMAFIFOS_TXDMA_GRANT		(1 << 29)
142*b3dbf4a5SMacpaul Lin #define FTGMAC100_DMAFIFOS_RXDMA_REQ		(1 << 30)
143*b3dbf4a5SMacpaul Lin #define FTGMAC100_DMAFIFOS_TXDMA_REQ		(1 << 31)
144*b3dbf4a5SMacpaul Lin 
145*b3dbf4a5SMacpaul Lin /*
146*b3dbf4a5SMacpaul Lin  * Receive buffer size register
147*b3dbf4a5SMacpaul Lin  */
148*b3dbf4a5SMacpaul Lin #define FTGMAC100_RBSR_SIZE(x)		((x) & 0x3fff)
149*b3dbf4a5SMacpaul Lin 
150*b3dbf4a5SMacpaul Lin /*
151*b3dbf4a5SMacpaul Lin  * MAC control register
152*b3dbf4a5SMacpaul Lin  */
153*b3dbf4a5SMacpaul Lin #define FTGMAC100_MACCR_TXDMA_EN	(1 << 0)
154*b3dbf4a5SMacpaul Lin #define FTGMAC100_MACCR_RXDMA_EN	(1 << 1)
155*b3dbf4a5SMacpaul Lin #define FTGMAC100_MACCR_TXMAC_EN	(1 << 2)
156*b3dbf4a5SMacpaul Lin #define FTGMAC100_MACCR_RXMAC_EN	(1 << 3)
157*b3dbf4a5SMacpaul Lin #define FTGMAC100_MACCR_RM_VLAN		(1 << 4)
158*b3dbf4a5SMacpaul Lin #define FTGMAC100_MACCR_HPTXR_EN	(1 << 5)
159*b3dbf4a5SMacpaul Lin #define FTGMAC100_MACCR_LOOP_EN		(1 << 6)
160*b3dbf4a5SMacpaul Lin #define FTGMAC100_MACCR_ENRX_IN_HALFTX	(1 << 7)
161*b3dbf4a5SMacpaul Lin #define FTGMAC100_MACCR_FULLDUP		(1 << 8)
162*b3dbf4a5SMacpaul Lin #define FTGMAC100_MACCR_GIGA_MODE	(1 << 9)
163*b3dbf4a5SMacpaul Lin #define FTGMAC100_MACCR_CRC_APD		(1 << 10)
164*b3dbf4a5SMacpaul Lin #define FTGMAC100_MACCR_RX_RUNT		(1 << 12)
165*b3dbf4a5SMacpaul Lin #define FTGMAC100_MACCR_JUMBO_LF	(1 << 13)
166*b3dbf4a5SMacpaul Lin #define FTGMAC100_MACCR_RX_ALL		(1 << 14)
167*b3dbf4a5SMacpaul Lin #define FTGMAC100_MACCR_HT_MULTI_EN	(1 << 15)
168*b3dbf4a5SMacpaul Lin #define FTGMAC100_MACCR_RX_MULTIPKT	(1 << 16)
169*b3dbf4a5SMacpaul Lin #define FTGMAC100_MACCR_RX_BROADPKT	(1 << 17)
170*b3dbf4a5SMacpaul Lin #define FTGMAC100_MACCR_DISCARD_CRCERR	(1 << 18)
171*b3dbf4a5SMacpaul Lin #define FTGMAC100_MACCR_FAST_MODE	(1 << 19)
172*b3dbf4a5SMacpaul Lin #define FTGMAC100_MACCR_SW_RST		(1 << 31)
173*b3dbf4a5SMacpaul Lin 
174*b3dbf4a5SMacpaul Lin /*
175*b3dbf4a5SMacpaul Lin  * PHY control register
176*b3dbf4a5SMacpaul Lin  */
177*b3dbf4a5SMacpaul Lin #define FTGMAC100_PHYCR_MDC_CYCTHR_MASK	0x3f
178*b3dbf4a5SMacpaul Lin #define FTGMAC100_PHYCR_MDC_CYCTHR(x)	((x) & 0x3f)
179*b3dbf4a5SMacpaul Lin #define FTGMAC100_PHYCR_PHYAD(x)	(((x) & 0x1f) << 16)
180*b3dbf4a5SMacpaul Lin #define FTGMAC100_PHYCR_REGAD(x)	(((x) & 0x1f) << 21)
181*b3dbf4a5SMacpaul Lin #define FTGMAC100_PHYCR_MIIRD		(1 << 26)
182*b3dbf4a5SMacpaul Lin #define FTGMAC100_PHYCR_MIIWR		(1 << 27)
183*b3dbf4a5SMacpaul Lin 
184*b3dbf4a5SMacpaul Lin /*
185*b3dbf4a5SMacpaul Lin  * PHY data register
186*b3dbf4a5SMacpaul Lin  */
187*b3dbf4a5SMacpaul Lin #define FTGMAC100_PHYDATA_MIIWDATA(x)		((x) & 0xffff)
188*b3dbf4a5SMacpaul Lin #define FTGMAC100_PHYDATA_MIIRDATA(phydata)	(((phydata) >> 16) & 0xffff)
189*b3dbf4a5SMacpaul Lin 
190*b3dbf4a5SMacpaul Lin /*
191*b3dbf4a5SMacpaul Lin  * Transmit descriptor, aligned to 16 bytes
192*b3dbf4a5SMacpaul Lin  */
193*b3dbf4a5SMacpaul Lin struct ftgmac100_txdes {
194*b3dbf4a5SMacpaul Lin 	unsigned int	txdes0;
195*b3dbf4a5SMacpaul Lin 	unsigned int	txdes1;
196*b3dbf4a5SMacpaul Lin 	unsigned int	txdes2;	/* not used by HW */
197*b3dbf4a5SMacpaul Lin 	unsigned int	txdes3;	/* TXBUF_BADR */
198*b3dbf4a5SMacpaul Lin } __attribute__ ((aligned(16)));
199*b3dbf4a5SMacpaul Lin 
200*b3dbf4a5SMacpaul Lin #define FTGMAC100_TXDES0_TXBUF_SIZE(x)	((x) & 0x3fff)
201*b3dbf4a5SMacpaul Lin #define FTGMAC100_TXDES0_EDOTR		(1 << 15)
202*b3dbf4a5SMacpaul Lin #define FTGMAC100_TXDES0_CRC_ERR	(1 << 19)
203*b3dbf4a5SMacpaul Lin #define FTGMAC100_TXDES0_LTS		(1 << 28)
204*b3dbf4a5SMacpaul Lin #define FTGMAC100_TXDES0_FTS		(1 << 29)
205*b3dbf4a5SMacpaul Lin #define FTGMAC100_TXDES0_TXDMA_OWN	(1 << 31)
206*b3dbf4a5SMacpaul Lin 
207*b3dbf4a5SMacpaul Lin #define FTGMAC100_TXDES1_VLANTAG_CI(x)	((x) & 0xffff)
208*b3dbf4a5SMacpaul Lin #define FTGMAC100_TXDES1_INS_VLANTAG	(1 << 16)
209*b3dbf4a5SMacpaul Lin #define FTGMAC100_TXDES1_TCP_CHKSUM	(1 << 17)
210*b3dbf4a5SMacpaul Lin #define FTGMAC100_TXDES1_UDP_CHKSUM	(1 << 18)
211*b3dbf4a5SMacpaul Lin #define FTGMAC100_TXDES1_IP_CHKSUM	(1 << 19)
212*b3dbf4a5SMacpaul Lin #define FTGMAC100_TXDES1_LLC		(1 << 22)
213*b3dbf4a5SMacpaul Lin #define FTGMAC100_TXDES1_TX2FIC		(1 << 30)
214*b3dbf4a5SMacpaul Lin #define FTGMAC100_TXDES1_TXIC		(1 << 31)
215*b3dbf4a5SMacpaul Lin 
216*b3dbf4a5SMacpaul Lin /*
217*b3dbf4a5SMacpaul Lin  * Receive descriptor, aligned to 16 bytes
218*b3dbf4a5SMacpaul Lin  */
219*b3dbf4a5SMacpaul Lin struct ftgmac100_rxdes {
220*b3dbf4a5SMacpaul Lin 	unsigned int	rxdes0;
221*b3dbf4a5SMacpaul Lin 	unsigned int	rxdes1;
222*b3dbf4a5SMacpaul Lin 	unsigned int	rxdes2;	/* not used by HW */
223*b3dbf4a5SMacpaul Lin 	unsigned int	rxdes3;	/* RXBUF_BADR */
224*b3dbf4a5SMacpaul Lin } __attribute__ ((aligned(16)));
225*b3dbf4a5SMacpaul Lin 
226*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES0_VDBC(x)	((x) & 0x3fff)
227*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES0_EDORR		(1 << 15)
228*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES0_MULTICAST	(1 << 16)
229*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES0_BROADCAST	(1 << 17)
230*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES0_RX_ERR		(1 << 18)
231*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES0_CRC_ERR	(1 << 19)
232*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES0_FTL		(1 << 20)
233*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES0_RUNT		(1 << 21)
234*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES0_RX_ODD_NB	(1 << 22)
235*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES0_FIFO_FULL	(1 << 23)
236*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES0_PAUSE_OPCODE	(1 << 24)
237*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES0_PAUSE_FRAME	(1 << 25)
238*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES0_LRS		(1 << 28)
239*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES0_FRS		(1 << 29)
240*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES0_RXPKT_RDY	(1 << 31)
241*b3dbf4a5SMacpaul Lin 
242*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES1_VLANTAG_CI	0xffff
243*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES1_PROT_MASK	(0x3 << 20)
244*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES1_PROT_NONIP	(0x0 << 20)
245*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES1_PROT_IP	(0x1 << 20)
246*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES1_PROT_TCPIP	(0x2 << 20)
247*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES1_PROT_UDPIP	(0x3 << 20)
248*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES1_LLC		(1 << 22)
249*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES1_DF		(1 << 23)
250*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES1_VLANTAG_AVAIL	(1 << 24)
251*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES1_TCP_CHKSUM_ERR	(1 << 25)
252*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES1_UDP_CHKSUM_ERR	(1 << 26)
253*b3dbf4a5SMacpaul Lin #define FTGMAC100_RXDES1_IP_CHKSUM_ERR	(1 << 27)
254*b3dbf4a5SMacpaul Lin 
255*b3dbf4a5SMacpaul Lin #endif /* __FTGMAC100_H */
256