1777d1abdSTsiChungLiew /* 2777d1abdSTsiChungLiew * (C) Copyright 2000-2004 3777d1abdSTsiChungLiew * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4777d1abdSTsiChungLiew * 5777d1abdSTsiChungLiew * (C) Copyright 2007 Freescale Semiconductor, Inc. 6777d1abdSTsiChungLiew * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 7777d1abdSTsiChungLiew * 8777d1abdSTsiChungLiew * See file CREDITS for list of people who contributed to this 9777d1abdSTsiChungLiew * project. 10777d1abdSTsiChungLiew * 11777d1abdSTsiChungLiew * This program is free software; you can redistribute it and/or 12777d1abdSTsiChungLiew * modify it under the terms of the GNU General Public License as 13777d1abdSTsiChungLiew * published by the Free Software Foundation; either version 2 of 14777d1abdSTsiChungLiew * the License, or (at your option) any later version. 15777d1abdSTsiChungLiew * 16777d1abdSTsiChungLiew * This program is distributed in the hope that it will be useful, 17777d1abdSTsiChungLiew * but WITHOUT ANY WARRANTY; without even the implied warranty of 18777d1abdSTsiChungLiew * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 19777d1abdSTsiChungLiew * GNU General Public License for more details. 20777d1abdSTsiChungLiew * 21777d1abdSTsiChungLiew * You should have received a copy of the GNU General Public License 22777d1abdSTsiChungLiew * along with this program; if not, write to the Free Software 23777d1abdSTsiChungLiew * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 24777d1abdSTsiChungLiew * MA 02111-1307 USA 25777d1abdSTsiChungLiew */ 26777d1abdSTsiChungLiew 27777d1abdSTsiChungLiew #include <common.h> 28777d1abdSTsiChungLiew #include <malloc.h> 29777d1abdSTsiChungLiew #include <command.h> 30777d1abdSTsiChungLiew #include <config.h> 31777d1abdSTsiChungLiew #include <net.h> 32777d1abdSTsiChungLiew #include <miiphy.h> 33777d1abdSTsiChungLiew 34777d1abdSTsiChungLiew #ifdef CONFIG_FSLDMAFEC 35777d1abdSTsiChungLiew #undef ET_DEBUG 36777d1abdSTsiChungLiew #undef MII_DEBUG 37777d1abdSTsiChungLiew 38777d1abdSTsiChungLiew /* Ethernet Transmit and Receive Buffers */ 39777d1abdSTsiChungLiew #define DBUF_LENGTH 1520 40777d1abdSTsiChungLiew #define PKT_MAXBUF_SIZE 1518 41777d1abdSTsiChungLiew #define PKT_MINBUF_SIZE 64 42777d1abdSTsiChungLiew #define PKT_MAXBLR_SIZE 1536 43777d1abdSTsiChungLiew #define LAST_PKTBUFSRX PKTBUFSRX - 1 44777d1abdSTsiChungLiew #define BD_ENET_RX_W_E (BD_ENET_RX_WRAP | BD_ENET_RX_EMPTY) 45777d1abdSTsiChungLiew #define BD_ENET_TX_RDY_LST (BD_ENET_TX_READY | BD_ENET_TX_LAST) 46777d1abdSTsiChungLiew #define FIFO_ERRSTAT (FIFO_STAT_RXW | FIFO_STAT_UF | FIFO_STAT_OF) 47777d1abdSTsiChungLiew 48777d1abdSTsiChungLiew /* RxBD bits definitions */ 49777d1abdSTsiChungLiew #define BD_ENET_RX_ERR (BD_ENET_RX_LG | BD_ENET_RX_NO | BD_ENET_RX_CR | \ 50777d1abdSTsiChungLiew BD_ENET_RX_OV | BD_ENET_RX_TR) 51777d1abdSTsiChungLiew 52777d1abdSTsiChungLiew #if defined(CONFIG_CMD_NET) && defined(CONFIG_NET_MULTI) 53777d1abdSTsiChungLiew #include <asm/immap.h> 54777d1abdSTsiChungLiew #include <asm/fsl_mcdmafec.h> 55777d1abdSTsiChungLiew 56777d1abdSTsiChungLiew #include "MCD_dma.h" 57777d1abdSTsiChungLiew 58777d1abdSTsiChungLiew DECLARE_GLOBAL_DATA_PTR; 59777d1abdSTsiChungLiew 60777d1abdSTsiChungLiew struct fec_info_dma fec_info[] = { 61777d1abdSTsiChungLiew #ifdef CFG_FEC0_IOBASE 62777d1abdSTsiChungLiew { 63777d1abdSTsiChungLiew 0, /* index */ 64777d1abdSTsiChungLiew CFG_FEC0_IOBASE, /* io base */ 65777d1abdSTsiChungLiew CFG_FEC0_PINMUX, /* gpio pin muxing */ 66777d1abdSTsiChungLiew CFG_FEC0_MIIBASE, /* mii base */ 67777d1abdSTsiChungLiew -1, /* phy_addr */ 68777d1abdSTsiChungLiew 0, /* duplex and speed */ 69777d1abdSTsiChungLiew 0, /* phy name */ 70777d1abdSTsiChungLiew 0, /* phyname init */ 71777d1abdSTsiChungLiew 0, /* RX BD */ 72777d1abdSTsiChungLiew 0, /* TX BD */ 73777d1abdSTsiChungLiew 0, /* rx Index */ 74777d1abdSTsiChungLiew 0, /* tx Index */ 75777d1abdSTsiChungLiew 0, /* tx buffer */ 76777d1abdSTsiChungLiew 0, /* initialized flag */ 77777d1abdSTsiChungLiew (struct fec_info_dma *)-1, /* next */ 78777d1abdSTsiChungLiew FEC0_RX_TASK, /* rxTask */ 79777d1abdSTsiChungLiew FEC0_TX_TASK, /* txTask */ 80777d1abdSTsiChungLiew FEC0_RX_PRIORITY, /* rxPri */ 81777d1abdSTsiChungLiew FEC0_TX_PRIORITY, /* txPri */ 82777d1abdSTsiChungLiew FEC0_RX_INIT, /* rxInit */ 83777d1abdSTsiChungLiew FEC0_TX_INIT, /* txInit */ 84777d1abdSTsiChungLiew 0, /* usedTbdIndex */ 85777d1abdSTsiChungLiew 0, /* cleanTbdNum */ 86777d1abdSTsiChungLiew }, 87777d1abdSTsiChungLiew #endif 88777d1abdSTsiChungLiew #ifdef CFG_FEC1_IOBASE 89777d1abdSTsiChungLiew { 90777d1abdSTsiChungLiew 1, /* index */ 91777d1abdSTsiChungLiew CFG_FEC1_IOBASE, /* io base */ 92777d1abdSTsiChungLiew CFG_FEC1_PINMUX, /* gpio pin muxing */ 93777d1abdSTsiChungLiew CFG_FEC1_MIIBASE, /* mii base */ 94777d1abdSTsiChungLiew -1, /* phy_addr */ 95777d1abdSTsiChungLiew 0, /* duplex and speed */ 96777d1abdSTsiChungLiew 0, /* phy name */ 97777d1abdSTsiChungLiew 0, /* phy name init */ 98*f32f7fe7STsiChung Liew #ifdef CFG_DMA_USE_INTSRAM 99*f32f7fe7STsiChung Liew DBUF_LENGTH, /* RX BD */ 100*f32f7fe7STsiChung Liew #else 101777d1abdSTsiChungLiew 0, /* RX BD */ 102*f32f7fe7STsiChung Liew #endif 103777d1abdSTsiChungLiew 0, /* TX BD */ 104777d1abdSTsiChungLiew 0, /* rx Index */ 105777d1abdSTsiChungLiew 0, /* tx Index */ 106777d1abdSTsiChungLiew 0, /* tx buffer */ 107777d1abdSTsiChungLiew 0, /* initialized flag */ 108777d1abdSTsiChungLiew (struct fec_info_dma *)-1, /* next */ 109777d1abdSTsiChungLiew FEC1_RX_TASK, /* rxTask */ 110777d1abdSTsiChungLiew FEC1_TX_TASK, /* txTask */ 111777d1abdSTsiChungLiew FEC1_RX_PRIORITY, /* rxPri */ 112777d1abdSTsiChungLiew FEC1_TX_PRIORITY, /* txPri */ 113777d1abdSTsiChungLiew FEC1_RX_INIT, /* rxInit */ 114777d1abdSTsiChungLiew FEC1_TX_INIT, /* txInit */ 115777d1abdSTsiChungLiew 0, /* usedTbdIndex */ 116777d1abdSTsiChungLiew 0, /* cleanTbdNum */ 117777d1abdSTsiChungLiew } 118777d1abdSTsiChungLiew #endif 119777d1abdSTsiChungLiew }; 120777d1abdSTsiChungLiew 121777d1abdSTsiChungLiew static int fec_send(struct eth_device *dev, volatile void *packet, int length); 122777d1abdSTsiChungLiew static int fec_recv(struct eth_device *dev); 123777d1abdSTsiChungLiew static int fec_init(struct eth_device *dev, bd_t * bd); 124777d1abdSTsiChungLiew static void fec_halt(struct eth_device *dev); 125777d1abdSTsiChungLiew 126777d1abdSTsiChungLiew #ifdef ET_DEBUG 127777d1abdSTsiChungLiew static void dbg_fec_regs(struct eth_device *dev) 128777d1abdSTsiChungLiew { 129777d1abdSTsiChungLiew struct fec_info_dma *info = dev->priv; 130777d1abdSTsiChungLiew volatile fecdma_t *fecp = (fecdma_t *) (info->iobase); 131777d1abdSTsiChungLiew 132777d1abdSTsiChungLiew printf("=====\n"); 133777d1abdSTsiChungLiew printf("ievent %x - %x\n", (int)&fecp->eir, fecp->eir); 134777d1abdSTsiChungLiew printf("imask %x - %x\n", (int)&fecp->eimr, fecp->eimr); 135777d1abdSTsiChungLiew printf("ecntrl %x - %x\n", (int)&fecp->ecr, fecp->ecr); 136777d1abdSTsiChungLiew printf("mii_mframe %x - %x\n", (int)&fecp->mmfr, fecp->mmfr); 137777d1abdSTsiChungLiew printf("mii_speed %x - %x\n", (int)&fecp->mscr, fecp->mscr); 138777d1abdSTsiChungLiew printf("mii_ctrlstat %x - %x\n", (int)&fecp->mibc, fecp->mibc); 139777d1abdSTsiChungLiew printf("r_cntrl %x - %x\n", (int)&fecp->rcr, fecp->rcr); 140777d1abdSTsiChungLiew printf("r hash %x - %x\n", (int)&fecp->rhr, fecp->rhr); 141777d1abdSTsiChungLiew printf("x_cntrl %x - %x\n", (int)&fecp->tcr, fecp->tcr); 142777d1abdSTsiChungLiew printf("padr_l %x - %x\n", (int)&fecp->palr, fecp->palr); 143777d1abdSTsiChungLiew printf("padr_u %x - %x\n", (int)&fecp->paur, fecp->paur); 144777d1abdSTsiChungLiew printf("op_pause %x - %x\n", (int)&fecp->opd, fecp->opd); 145777d1abdSTsiChungLiew printf("iadr_u %x - %x\n", (int)&fecp->iaur, fecp->iaur); 146777d1abdSTsiChungLiew printf("iadr_l %x - %x\n", (int)&fecp->ialr, fecp->ialr); 147777d1abdSTsiChungLiew printf("gadr_u %x - %x\n", (int)&fecp->gaur, fecp->gaur); 148777d1abdSTsiChungLiew printf("gadr_l %x - %x\n", (int)&fecp->galr, fecp->galr); 149777d1abdSTsiChungLiew printf("x_wmrk %x - %x\n", (int)&fecp->tfwr, fecp->tfwr); 150777d1abdSTsiChungLiew printf("r_fdata %x - %x\n", (int)&fecp->rfdr, fecp->rfdr); 151777d1abdSTsiChungLiew printf("r_fstat %x - %x\n", (int)&fecp->rfsr, fecp->rfsr); 152777d1abdSTsiChungLiew printf("r_fctrl %x - %x\n", (int)&fecp->rfcr, fecp->rfcr); 153777d1abdSTsiChungLiew printf("r_flrfp %x - %x\n", (int)&fecp->rlrfp, fecp->rlrfp); 154777d1abdSTsiChungLiew printf("r_flwfp %x - %x\n", (int)&fecp->rlwfp, fecp->rlwfp); 155777d1abdSTsiChungLiew printf("r_frfar %x - %x\n", (int)&fecp->rfar, fecp->rfar); 156777d1abdSTsiChungLiew printf("r_frfrp %x - %x\n", (int)&fecp->rfrp, fecp->rfrp); 157777d1abdSTsiChungLiew printf("r_frfwp %x - %x\n", (int)&fecp->rfwp, fecp->rfwp); 158777d1abdSTsiChungLiew printf("t_fdata %x - %x\n", (int)&fecp->tfdr, fecp->tfdr); 159777d1abdSTsiChungLiew printf("t_fstat %x - %x\n", (int)&fecp->tfsr, fecp->tfsr); 160777d1abdSTsiChungLiew printf("t_fctrl %x - %x\n", (int)&fecp->tfcr, fecp->tfcr); 161777d1abdSTsiChungLiew printf("t_flrfp %x - %x\n", (int)&fecp->tlrfp, fecp->tlrfp); 162777d1abdSTsiChungLiew printf("t_flwfp %x - %x\n", (int)&fecp->tlwfp, fecp->tlwfp); 163777d1abdSTsiChungLiew printf("t_ftfar %x - %x\n", (int)&fecp->tfar, fecp->tfar); 164777d1abdSTsiChungLiew printf("t_ftfrp %x - %x\n", (int)&fecp->tfrp, fecp->tfrp); 165777d1abdSTsiChungLiew printf("t_ftfwp %x - %x\n", (int)&fecp->tfwp, fecp->tfwp); 166777d1abdSTsiChungLiew printf("frst %x - %x\n", (int)&fecp->frst, fecp->frst); 167777d1abdSTsiChungLiew printf("ctcwr %x - %x\n", (int)&fecp->ctcwr, fecp->ctcwr); 168777d1abdSTsiChungLiew } 169777d1abdSTsiChungLiew #endif 170777d1abdSTsiChungLiew 171*f32f7fe7STsiChung Liew static void set_fec_duplex_speed(volatile fecdma_t * fecp, bd_t * bd, 172*f32f7fe7STsiChung Liew int dup_spd) 173777d1abdSTsiChungLiew { 174777d1abdSTsiChungLiew if ((dup_spd >> 16) == FULL) { 175777d1abdSTsiChungLiew /* Set maximum frame length */ 176777d1abdSTsiChungLiew fecp->rcr = FEC_RCR_MAX_FL(PKT_MAXBUF_SIZE) | FEC_RCR_MII_MODE | 177777d1abdSTsiChungLiew FEC_RCR_PROM | 0x100; 178777d1abdSTsiChungLiew fecp->tcr = FEC_TCR_FDEN; 179777d1abdSTsiChungLiew } else { 180777d1abdSTsiChungLiew /* Half duplex mode */ 181777d1abdSTsiChungLiew fecp->rcr = FEC_RCR_MAX_FL(PKT_MAXBUF_SIZE) | 182777d1abdSTsiChungLiew FEC_RCR_MII_MODE | FEC_RCR_DRT; 183777d1abdSTsiChungLiew fecp->tcr &= ~FEC_TCR_FDEN; 184777d1abdSTsiChungLiew } 185777d1abdSTsiChungLiew 186777d1abdSTsiChungLiew if ((dup_spd & 0xFFFF) == _100BASET) { 187777d1abdSTsiChungLiew #ifdef MII_DEBUG 188777d1abdSTsiChungLiew printf("100Mbps\n"); 189777d1abdSTsiChungLiew #endif 190777d1abdSTsiChungLiew bd->bi_ethspeed = 100; 191777d1abdSTsiChungLiew } else { 192777d1abdSTsiChungLiew #ifdef MII_DEBUG 193777d1abdSTsiChungLiew printf("10Mbps\n"); 194777d1abdSTsiChungLiew #endif 195777d1abdSTsiChungLiew bd->bi_ethspeed = 10; 196777d1abdSTsiChungLiew } 197777d1abdSTsiChungLiew } 198777d1abdSTsiChungLiew 199777d1abdSTsiChungLiew static int fec_send(struct eth_device *dev, volatile void *packet, int length) 200777d1abdSTsiChungLiew { 201777d1abdSTsiChungLiew struct fec_info_dma *info = dev->priv; 202777d1abdSTsiChungLiew cbd_t *pTbd, *pUsedTbd; 203777d1abdSTsiChungLiew u16 phyStatus; 204777d1abdSTsiChungLiew 205777d1abdSTsiChungLiew miiphy_read(dev->name, info->phy_addr, PHY_BMSR, &phyStatus); 206777d1abdSTsiChungLiew 207777d1abdSTsiChungLiew /* process all the consumed TBDs */ 208777d1abdSTsiChungLiew while (info->cleanTbdNum < CFG_TX_ETH_BUFFER) { 209777d1abdSTsiChungLiew pUsedTbd = &info->txbd[info->usedTbdIdx]; 210777d1abdSTsiChungLiew if (pUsedTbd->cbd_sc & BD_ENET_TX_READY) { 211777d1abdSTsiChungLiew #ifdef ET_DEBUG 212777d1abdSTsiChungLiew printf("Cannot clean TBD %d, in use\n", 213777d1abdSTsiChungLiew info->cleanTbdNum); 214777d1abdSTsiChungLiew #endif 215777d1abdSTsiChungLiew return 0; 216777d1abdSTsiChungLiew } 217777d1abdSTsiChungLiew 218777d1abdSTsiChungLiew /* clean this buffer descriptor */ 219777d1abdSTsiChungLiew if (info->usedTbdIdx == (CFG_TX_ETH_BUFFER - 1)) 220777d1abdSTsiChungLiew pUsedTbd->cbd_sc = BD_ENET_TX_WRAP; 221777d1abdSTsiChungLiew else 222777d1abdSTsiChungLiew pUsedTbd->cbd_sc = 0; 223777d1abdSTsiChungLiew 224777d1abdSTsiChungLiew /* update some indeces for a correct handling of the TBD ring */ 225777d1abdSTsiChungLiew info->cleanTbdNum++; 226777d1abdSTsiChungLiew info->usedTbdIdx = (info->usedTbdIdx + 1) % CFG_TX_ETH_BUFFER; 227777d1abdSTsiChungLiew } 228777d1abdSTsiChungLiew 229777d1abdSTsiChungLiew /* Check for valid length of data. */ 230777d1abdSTsiChungLiew if ((length > 1500) || (length <= 0)) { 231777d1abdSTsiChungLiew return -1; 232777d1abdSTsiChungLiew } 233777d1abdSTsiChungLiew 234777d1abdSTsiChungLiew /* Check the number of vacant TxBDs. */ 235777d1abdSTsiChungLiew if (info->cleanTbdNum < 1) { 236777d1abdSTsiChungLiew printf("No available TxBDs ...\n"); 237777d1abdSTsiChungLiew return -1; 238777d1abdSTsiChungLiew } 239777d1abdSTsiChungLiew 240777d1abdSTsiChungLiew /* Get the first TxBD to send the mac header */ 241777d1abdSTsiChungLiew pTbd = &info->txbd[info->txIdx]; 242777d1abdSTsiChungLiew pTbd->cbd_datlen = length; 243777d1abdSTsiChungLiew pTbd->cbd_bufaddr = (u32) packet; 244777d1abdSTsiChungLiew pTbd->cbd_sc |= BD_ENET_TX_LAST | BD_ENET_TX_TC | BD_ENET_TX_READY; 245777d1abdSTsiChungLiew info->txIdx = (info->txIdx + 1) % CFG_TX_ETH_BUFFER; 246777d1abdSTsiChungLiew 247777d1abdSTsiChungLiew /* Enable DMA transmit task */ 248777d1abdSTsiChungLiew MCD_continDma(info->txTask); 249777d1abdSTsiChungLiew 250777d1abdSTsiChungLiew info->cleanTbdNum -= 1; 251777d1abdSTsiChungLiew 252777d1abdSTsiChungLiew /* wait until frame is sent . */ 253777d1abdSTsiChungLiew while (pTbd->cbd_sc & BD_ENET_TX_READY) { 254777d1abdSTsiChungLiew udelay(10); 255777d1abdSTsiChungLiew } 256777d1abdSTsiChungLiew 257777d1abdSTsiChungLiew return (int)(info->txbd[info->txIdx].cbd_sc & BD_ENET_TX_STATS); 258777d1abdSTsiChungLiew } 259777d1abdSTsiChungLiew 260777d1abdSTsiChungLiew static int fec_recv(struct eth_device *dev) 261777d1abdSTsiChungLiew { 262777d1abdSTsiChungLiew struct fec_info_dma *info = dev->priv; 263777d1abdSTsiChungLiew volatile fecdma_t *fecp = (fecdma_t *) (info->iobase); 264777d1abdSTsiChungLiew 265777d1abdSTsiChungLiew cbd_t *pRbd = &info->rxbd[info->rxIdx]; 266777d1abdSTsiChungLiew u32 ievent; 267777d1abdSTsiChungLiew int frame_length, len = 0; 268777d1abdSTsiChungLiew 269777d1abdSTsiChungLiew /* Check if any critical events have happened */ 270777d1abdSTsiChungLiew ievent = fecp->eir; 271777d1abdSTsiChungLiew if (ievent != 0) { 272777d1abdSTsiChungLiew fecp->eir = ievent; 273777d1abdSTsiChungLiew 274777d1abdSTsiChungLiew if (ievent & (FEC_EIR_BABT | FEC_EIR_TXERR | FEC_EIR_RXERR)) { 275777d1abdSTsiChungLiew printf("fec_recv: error\n"); 276777d1abdSTsiChungLiew fec_halt(dev); 277777d1abdSTsiChungLiew fec_init(dev, NULL); 278777d1abdSTsiChungLiew return 0; 279777d1abdSTsiChungLiew } 280777d1abdSTsiChungLiew 281777d1abdSTsiChungLiew if (ievent & FEC_EIR_HBERR) { 282777d1abdSTsiChungLiew /* Heartbeat error */ 283777d1abdSTsiChungLiew fecp->tcr |= FEC_TCR_GTS; 284777d1abdSTsiChungLiew } 285777d1abdSTsiChungLiew 286777d1abdSTsiChungLiew if (ievent & FEC_EIR_GRA) { 287777d1abdSTsiChungLiew /* Graceful stop complete */ 288777d1abdSTsiChungLiew if (fecp->tcr & FEC_TCR_GTS) { 289777d1abdSTsiChungLiew printf("fec_recv: tcr_gts\n"); 290777d1abdSTsiChungLiew fec_halt(dev); 291777d1abdSTsiChungLiew fecp->tcr &= ~FEC_TCR_GTS; 292777d1abdSTsiChungLiew fec_init(dev, NULL); 293777d1abdSTsiChungLiew } 294777d1abdSTsiChungLiew } 295777d1abdSTsiChungLiew } 296777d1abdSTsiChungLiew 297777d1abdSTsiChungLiew if (!(pRbd->cbd_sc & BD_ENET_RX_EMPTY)) { 298777d1abdSTsiChungLiew if ((pRbd->cbd_sc & BD_ENET_RX_LAST) 299777d1abdSTsiChungLiew && !(pRbd->cbd_sc & BD_ENET_RX_ERR) 300777d1abdSTsiChungLiew && ((pRbd->cbd_datlen - 4) > 14)) { 301777d1abdSTsiChungLiew 302777d1abdSTsiChungLiew /* Get buffer address and size */ 303777d1abdSTsiChungLiew frame_length = pRbd->cbd_datlen - 4; 304777d1abdSTsiChungLiew 305777d1abdSTsiChungLiew /* Fill the buffer and pass it to upper layers */ 306777d1abdSTsiChungLiew NetReceive((volatile uchar *)pRbd->cbd_bufaddr, 307777d1abdSTsiChungLiew frame_length); 308777d1abdSTsiChungLiew len = frame_length; 309777d1abdSTsiChungLiew } 310777d1abdSTsiChungLiew 311777d1abdSTsiChungLiew /* Reset buffer descriptor as empty */ 312777d1abdSTsiChungLiew if ((info->rxIdx) == (PKTBUFSRX - 1)) 313777d1abdSTsiChungLiew pRbd->cbd_sc = (BD_ENET_RX_WRAP | BD_ENET_RX_EMPTY); 314777d1abdSTsiChungLiew else 315777d1abdSTsiChungLiew pRbd->cbd_sc = BD_ENET_RX_EMPTY; 316777d1abdSTsiChungLiew 317777d1abdSTsiChungLiew pRbd->cbd_datlen = PKTSIZE_ALIGN; 318777d1abdSTsiChungLiew 319777d1abdSTsiChungLiew /* Now, we have an empty RxBD, restart the DMA receive task */ 320777d1abdSTsiChungLiew MCD_continDma(info->rxTask); 321777d1abdSTsiChungLiew 322777d1abdSTsiChungLiew /* Increment BD count */ 323777d1abdSTsiChungLiew info->rxIdx = (info->rxIdx + 1) % PKTBUFSRX; 324777d1abdSTsiChungLiew } 325777d1abdSTsiChungLiew 326777d1abdSTsiChungLiew return len; 327777d1abdSTsiChungLiew } 328777d1abdSTsiChungLiew 329777d1abdSTsiChungLiew static void fec_set_hwaddr(volatile fecdma_t * fecp, u8 * mac) 330777d1abdSTsiChungLiew { 331777d1abdSTsiChungLiew u8 currByte; /* byte for which to compute the CRC */ 332777d1abdSTsiChungLiew int byte; /* loop - counter */ 333777d1abdSTsiChungLiew int bit; /* loop - counter */ 334777d1abdSTsiChungLiew u32 crc = 0xffffffff; /* initial value */ 335777d1abdSTsiChungLiew 336777d1abdSTsiChungLiew for (byte = 0; byte < 6; byte++) { 337777d1abdSTsiChungLiew currByte = mac[byte]; 338777d1abdSTsiChungLiew for (bit = 0; bit < 8; bit++) { 339777d1abdSTsiChungLiew if ((currByte & 0x01) ^ (crc & 0x01)) { 340777d1abdSTsiChungLiew crc >>= 1; 341777d1abdSTsiChungLiew crc = crc ^ 0xedb88320; 342777d1abdSTsiChungLiew } else { 343777d1abdSTsiChungLiew crc >>= 1; 344777d1abdSTsiChungLiew } 345777d1abdSTsiChungLiew currByte >>= 1; 346777d1abdSTsiChungLiew } 347777d1abdSTsiChungLiew } 348777d1abdSTsiChungLiew 349777d1abdSTsiChungLiew crc = crc >> 26; 350777d1abdSTsiChungLiew 351777d1abdSTsiChungLiew /* Set individual hash table register */ 352777d1abdSTsiChungLiew if (crc >= 32) { 353777d1abdSTsiChungLiew fecp->ialr = (1 << (crc - 32)); 354777d1abdSTsiChungLiew fecp->iaur = 0; 355777d1abdSTsiChungLiew } else { 356777d1abdSTsiChungLiew fecp->ialr = 0; 357777d1abdSTsiChungLiew fecp->iaur = (1 << crc); 358777d1abdSTsiChungLiew } 359777d1abdSTsiChungLiew 360777d1abdSTsiChungLiew /* Set physical address */ 361777d1abdSTsiChungLiew fecp->palr = (mac[0] << 24) + (mac[1] << 16) + (mac[2] << 8) + mac[3]; 362777d1abdSTsiChungLiew fecp->paur = (mac[4] << 24) + (mac[5] << 16) + 0x8808; 363777d1abdSTsiChungLiew 364777d1abdSTsiChungLiew /* Clear multicast address hash table */ 365777d1abdSTsiChungLiew fecp->gaur = 0; 366777d1abdSTsiChungLiew fecp->galr = 0; 367777d1abdSTsiChungLiew } 368777d1abdSTsiChungLiew 369777d1abdSTsiChungLiew static int fec_init(struct eth_device *dev, bd_t * bd) 370777d1abdSTsiChungLiew { 371777d1abdSTsiChungLiew struct fec_info_dma *info = dev->priv; 372777d1abdSTsiChungLiew volatile fecdma_t *fecp = (fecdma_t *) (info->iobase); 373777d1abdSTsiChungLiew int i; 374777d1abdSTsiChungLiew 375777d1abdSTsiChungLiew #ifdef ET_DEBUG 376777d1abdSTsiChungLiew printf("fec_init: iobase 0x%08x ...\n", info->iobase); 377777d1abdSTsiChungLiew #endif 378777d1abdSTsiChungLiew 379777d1abdSTsiChungLiew fecpin_setclear(dev, 1); 380777d1abdSTsiChungLiew 381777d1abdSTsiChungLiew fec_halt(dev); 382777d1abdSTsiChungLiew 383777d1abdSTsiChungLiew #if defined(CONFIG_CMD_MII) || defined (CONFIG_MII) || \ 384777d1abdSTsiChungLiew defined (CFG_DISCOVER_PHY) 385777d1abdSTsiChungLiew 386777d1abdSTsiChungLiew mii_init(); 387777d1abdSTsiChungLiew 388777d1abdSTsiChungLiew set_fec_duplex_speed(fecp, bd, info->dup_spd); 389777d1abdSTsiChungLiew #else 390777d1abdSTsiChungLiew #ifndef CFG_DISCOVER_PHY 391777d1abdSTsiChungLiew set_fec_duplex_speed(fecp, bd, (FECDUPLEX << 16) | FECSPEED); 392777d1abdSTsiChungLiew #endif /* ifndef CFG_DISCOVER_PHY */ 393777d1abdSTsiChungLiew #endif /* CONFIG_CMD_MII || CONFIG_MII */ 394777d1abdSTsiChungLiew 395777d1abdSTsiChungLiew /* We use strictly polling mode only */ 396777d1abdSTsiChungLiew fecp->eimr = 0; 397777d1abdSTsiChungLiew 398777d1abdSTsiChungLiew /* Clear any pending interrupt */ 399777d1abdSTsiChungLiew fecp->eir = 0xffffffff; 400777d1abdSTsiChungLiew 401777d1abdSTsiChungLiew /* Set station address */ 402777d1abdSTsiChungLiew if ((u32) fecp == CFG_FEC0_IOBASE) { 403777d1abdSTsiChungLiew fec_set_hwaddr(fecp, bd->bi_enetaddr); 404777d1abdSTsiChungLiew } else { 405777d1abdSTsiChungLiew fec_set_hwaddr(fecp, bd->bi_enet1addr); 406777d1abdSTsiChungLiew } 407777d1abdSTsiChungLiew 408777d1abdSTsiChungLiew /* Set Opcode/Pause Duration Register */ 409777d1abdSTsiChungLiew fecp->opd = 0x00010020; 410777d1abdSTsiChungLiew 411777d1abdSTsiChungLiew /* Setup Buffers and Buffer Desriptors */ 412777d1abdSTsiChungLiew info->rxIdx = 0; 413777d1abdSTsiChungLiew info->txIdx = 0; 414777d1abdSTsiChungLiew 415777d1abdSTsiChungLiew /* Setup Receiver Buffer Descriptors (13.14.24.18) 416777d1abdSTsiChungLiew * Settings: Empty, Wrap */ 417777d1abdSTsiChungLiew for (i = 0; i < PKTBUFSRX; i++) { 418777d1abdSTsiChungLiew info->rxbd[i].cbd_sc = BD_ENET_RX_EMPTY; 419777d1abdSTsiChungLiew info->rxbd[i].cbd_datlen = PKTSIZE_ALIGN; 420777d1abdSTsiChungLiew info->rxbd[i].cbd_bufaddr = (uint) NetRxPackets[i]; 421777d1abdSTsiChungLiew } 422777d1abdSTsiChungLiew info->rxbd[PKTBUFSRX - 1].cbd_sc |= BD_ENET_RX_WRAP; 423777d1abdSTsiChungLiew 424777d1abdSTsiChungLiew /* Setup Ethernet Transmitter Buffer Descriptors (13.14.24.19) 425777d1abdSTsiChungLiew * Settings: Last, Tx CRC */ 426777d1abdSTsiChungLiew for (i = 0; i < CFG_TX_ETH_BUFFER; i++) { 427777d1abdSTsiChungLiew info->txbd[i].cbd_sc = 0; 428777d1abdSTsiChungLiew info->txbd[i].cbd_datlen = 0; 429777d1abdSTsiChungLiew info->txbd[i].cbd_bufaddr = (uint) (&info->txbuf[0]); 430777d1abdSTsiChungLiew } 431777d1abdSTsiChungLiew info->txbd[CFG_TX_ETH_BUFFER - 1].cbd_sc |= BD_ENET_TX_WRAP; 432777d1abdSTsiChungLiew 433777d1abdSTsiChungLiew info->usedTbdIdx = 0; 434777d1abdSTsiChungLiew info->cleanTbdNum = CFG_TX_ETH_BUFFER; 435777d1abdSTsiChungLiew 436777d1abdSTsiChungLiew /* Set Rx FIFO alarm and granularity value */ 437777d1abdSTsiChungLiew fecp->rfcr = 0x0c000000; 438777d1abdSTsiChungLiew fecp->rfar = 0x0000030c; 439777d1abdSTsiChungLiew 440777d1abdSTsiChungLiew /* Set Tx FIFO granularity value */ 441777d1abdSTsiChungLiew fecp->tfcr = FIFO_CTRL_FRAME | FIFO_CTRL_GR(6) | 0x00040000; 442777d1abdSTsiChungLiew fecp->tfar = 0x00000080; 443777d1abdSTsiChungLiew 444777d1abdSTsiChungLiew fecp->tfwr = 0x2; 445777d1abdSTsiChungLiew fecp->ctcwr = 0x03000000; 446777d1abdSTsiChungLiew 447777d1abdSTsiChungLiew /* Enable DMA receive task */ 448777d1abdSTsiChungLiew MCD_startDma(info->rxTask, /* Dma channel */ 449777d1abdSTsiChungLiew (s8 *) info->rxbd, /*Source Address */ 450777d1abdSTsiChungLiew 0, /* Source increment */ 451777d1abdSTsiChungLiew (s8 *) (&fecp->rfdr), /* dest */ 452777d1abdSTsiChungLiew 4, /* dest increment */ 453777d1abdSTsiChungLiew 0, /* DMA size */ 454777d1abdSTsiChungLiew 4, /* xfer size */ 455777d1abdSTsiChungLiew info->rxInit, /* initiator */ 456777d1abdSTsiChungLiew info->rxPri, /* priority */ 457777d1abdSTsiChungLiew (MCD_FECRX_DMA | MCD_TT_FLAGS_DEF), /* Flags */ 458777d1abdSTsiChungLiew (MCD_NO_CSUM | MCD_NO_BYTE_SWAP) /* Function description */ 459777d1abdSTsiChungLiew ); 460777d1abdSTsiChungLiew 461777d1abdSTsiChungLiew /* Enable DMA tx task with no ready buffer descriptors */ 462777d1abdSTsiChungLiew MCD_startDma(info->txTask, /* Dma channel */ 463777d1abdSTsiChungLiew (s8 *) info->txbd, /*Source Address */ 464777d1abdSTsiChungLiew 0, /* Source increment */ 465777d1abdSTsiChungLiew (s8 *) (&fecp->tfdr), /* dest */ 466777d1abdSTsiChungLiew 4, /* dest incr */ 467777d1abdSTsiChungLiew 0, /* DMA size */ 468777d1abdSTsiChungLiew 4, /* xfer size */ 469777d1abdSTsiChungLiew info->txInit, /* initiator */ 470777d1abdSTsiChungLiew info->txPri, /* priority */ 471777d1abdSTsiChungLiew (MCD_FECTX_DMA | MCD_TT_FLAGS_DEF), /* Flags */ 472777d1abdSTsiChungLiew (MCD_NO_CSUM | MCD_NO_BYTE_SWAP) /* Function description */ 473777d1abdSTsiChungLiew ); 474777d1abdSTsiChungLiew 475777d1abdSTsiChungLiew /* Now enable the transmit and receive processing */ 476777d1abdSTsiChungLiew fecp->ecr |= FEC_ECR_ETHER_EN; 477777d1abdSTsiChungLiew 478777d1abdSTsiChungLiew return 1; 479777d1abdSTsiChungLiew } 480777d1abdSTsiChungLiew 481777d1abdSTsiChungLiew static void fec_halt(struct eth_device *dev) 482777d1abdSTsiChungLiew { 483777d1abdSTsiChungLiew struct fec_info_dma *info = dev->priv; 484777d1abdSTsiChungLiew volatile fecdma_t *fecp = (fecdma_t *) (info->iobase); 485777d1abdSTsiChungLiew int counter = 0xffff; 486777d1abdSTsiChungLiew 487777d1abdSTsiChungLiew /* issue graceful stop command to the FEC transmitter if necessary */ 488777d1abdSTsiChungLiew fecp->tcr |= FEC_TCR_GTS; 489777d1abdSTsiChungLiew 490777d1abdSTsiChungLiew /* wait for graceful stop to register */ 491777d1abdSTsiChungLiew while ((counter--) && (!(fecp->eir & FEC_EIR_GRA))) ; 492777d1abdSTsiChungLiew 493777d1abdSTsiChungLiew /* Disable DMA tasks */ 494777d1abdSTsiChungLiew MCD_killDma(info->txTask); 495777d1abdSTsiChungLiew MCD_killDma(info->rxTask);; 496777d1abdSTsiChungLiew 497777d1abdSTsiChungLiew /* Disable the Ethernet Controller */ 498777d1abdSTsiChungLiew fecp->ecr &= ~FEC_ECR_ETHER_EN; 499777d1abdSTsiChungLiew 500777d1abdSTsiChungLiew /* Clear FIFO status registers */ 501777d1abdSTsiChungLiew fecp->rfsr &= FIFO_ERRSTAT; 502777d1abdSTsiChungLiew fecp->tfsr &= FIFO_ERRSTAT; 503777d1abdSTsiChungLiew 504777d1abdSTsiChungLiew fecp->frst = 0x01000000; 505777d1abdSTsiChungLiew 506777d1abdSTsiChungLiew /* Issue a reset command to the FEC chip */ 507777d1abdSTsiChungLiew fecp->ecr |= FEC_ECR_RESET; 508777d1abdSTsiChungLiew 509777d1abdSTsiChungLiew /* wait at least 20 clock cycles */ 510777d1abdSTsiChungLiew udelay(10000); 511777d1abdSTsiChungLiew 512777d1abdSTsiChungLiew #ifdef ET_DEBUG 513777d1abdSTsiChungLiew printf("Ethernet task stopped\n"); 514777d1abdSTsiChungLiew #endif 515777d1abdSTsiChungLiew } 516777d1abdSTsiChungLiew 517777d1abdSTsiChungLiew int mcdmafec_initialize(bd_t * bis) 518777d1abdSTsiChungLiew { 519777d1abdSTsiChungLiew struct eth_device *dev; 520777d1abdSTsiChungLiew int i; 521*f32f7fe7STsiChung Liew #ifdef CFG_DMA_USE_INTSRAM 522*f32f7fe7STsiChung Liew u32 tmp = CFG_INTSRAM + 0x2000; 523*f32f7fe7STsiChung Liew #endif 524777d1abdSTsiChungLiew 525777d1abdSTsiChungLiew for (i = 0; i < sizeof(fec_info) / sizeof(fec_info[0]); i++) { 526777d1abdSTsiChungLiew 527777d1abdSTsiChungLiew dev = 528777d1abdSTsiChungLiew (struct eth_device *)memalign(CFG_CACHELINE_SIZE, 529777d1abdSTsiChungLiew sizeof *dev); 530777d1abdSTsiChungLiew if (dev == NULL) 531777d1abdSTsiChungLiew hang(); 532777d1abdSTsiChungLiew 533777d1abdSTsiChungLiew memset(dev, 0, sizeof(*dev)); 534777d1abdSTsiChungLiew 535777d1abdSTsiChungLiew sprintf(dev->name, "FEC%d", fec_info[i].index); 536777d1abdSTsiChungLiew 537777d1abdSTsiChungLiew dev->priv = &fec_info[i]; 538777d1abdSTsiChungLiew dev->init = fec_init; 539777d1abdSTsiChungLiew dev->halt = fec_halt; 540777d1abdSTsiChungLiew dev->send = fec_send; 541777d1abdSTsiChungLiew dev->recv = fec_recv; 542777d1abdSTsiChungLiew 543777d1abdSTsiChungLiew /* setup Receive and Transmit buffer descriptor */ 544*f32f7fe7STsiChung Liew #ifdef CFG_DMA_USE_INTSRAM 545*f32f7fe7STsiChung Liew fec_info[i].rxbd = (int)fec_info[i].rxbd + tmp; 546*f32f7fe7STsiChung Liew tmp = fec_info[i].rxbd; 547*f32f7fe7STsiChung Liew fec_info[i].txbd = 548*f32f7fe7STsiChung Liew (int)fec_info[i].txbd + tmp + (PKTBUFSRX * sizeof(cbd_t)); 549*f32f7fe7STsiChung Liew tmp = fec_info[i].txbd; 550*f32f7fe7STsiChung Liew fec_info[i].txbuf = 551*f32f7fe7STsiChung Liew (int)fec_info[i].txbuf + tmp + 552*f32f7fe7STsiChung Liew (CFG_TX_ETH_BUFFER * sizeof(cbd_t)); 553*f32f7fe7STsiChung Liew tmp = fec_info[i].txbuf; 554*f32f7fe7STsiChung Liew #else 555777d1abdSTsiChungLiew fec_info[i].rxbd = 556777d1abdSTsiChungLiew (cbd_t *) memalign(CFG_CACHELINE_SIZE, 557777d1abdSTsiChungLiew (PKTBUFSRX * sizeof(cbd_t))); 558777d1abdSTsiChungLiew fec_info[i].txbd = 559777d1abdSTsiChungLiew (cbd_t *) memalign(CFG_CACHELINE_SIZE, 560777d1abdSTsiChungLiew (CFG_TX_ETH_BUFFER * sizeof(cbd_t))); 561777d1abdSTsiChungLiew fec_info[i].txbuf = 562777d1abdSTsiChungLiew (char *)memalign(CFG_CACHELINE_SIZE, DBUF_LENGTH); 563*f32f7fe7STsiChung Liew #endif 564777d1abdSTsiChungLiew 565777d1abdSTsiChungLiew #ifdef ET_DEBUG 566777d1abdSTsiChungLiew printf("rxbd %x txbd %x\n", 567777d1abdSTsiChungLiew (int)fec_info[i].rxbd, (int)fec_info[i].txbd); 568777d1abdSTsiChungLiew #endif 569777d1abdSTsiChungLiew 570777d1abdSTsiChungLiew fec_info[i].phy_name = (char *)memalign(CFG_CACHELINE_SIZE, 32); 571777d1abdSTsiChungLiew 572777d1abdSTsiChungLiew eth_register(dev); 573777d1abdSTsiChungLiew 574777d1abdSTsiChungLiew #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) 575777d1abdSTsiChungLiew miiphy_register(dev->name, 576777d1abdSTsiChungLiew mcffec_miiphy_read, mcffec_miiphy_write); 577777d1abdSTsiChungLiew #endif 578777d1abdSTsiChungLiew 579777d1abdSTsiChungLiew if (i > 0) 580777d1abdSTsiChungLiew fec_info[i - 1].next = &fec_info[i]; 581777d1abdSTsiChungLiew } 582777d1abdSTsiChungLiew fec_info[i - 1].next = &fec_info[0]; 583777d1abdSTsiChungLiew 584777d1abdSTsiChungLiew /* default speed */ 585777d1abdSTsiChungLiew bis->bi_ethspeed = 10; 586777d1abdSTsiChungLiew 587777d1abdSTsiChungLiew return 1; 588777d1abdSTsiChungLiew } 589777d1abdSTsiChungLiew 590777d1abdSTsiChungLiew #endif /* CONFIG_CMD_NET && CONFIG_NET_MULTI */ 591777d1abdSTsiChungLiew #endif /* CONFIG_FSLDMAFEC */ 592