xref: /rk3399_rockchip-uboot/drivers/net/fsl_mcdmafec.c (revision d3f871482f06f6a4eaf4a3fafde84846bad87b4f)
1777d1abdSTsiChungLiew /*
2777d1abdSTsiChungLiew  * (C) Copyright 2000-2004
3777d1abdSTsiChungLiew  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4777d1abdSTsiChungLiew  *
5777d1abdSTsiChungLiew  * (C) Copyright 2007 Freescale Semiconductor, Inc.
6777d1abdSTsiChungLiew  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
7777d1abdSTsiChungLiew  *
8777d1abdSTsiChungLiew  * See file CREDITS for list of people who contributed to this
9777d1abdSTsiChungLiew  * project.
10777d1abdSTsiChungLiew  *
11777d1abdSTsiChungLiew  * This program is free software; you can redistribute it and/or
12777d1abdSTsiChungLiew  * modify it under the terms of the GNU General Public License as
13777d1abdSTsiChungLiew  * published by the Free Software Foundation; either version 2 of
14777d1abdSTsiChungLiew  * the License, or (at your option) any later version.
15777d1abdSTsiChungLiew  *
16777d1abdSTsiChungLiew  * This program is distributed in the hope that it will be useful,
17777d1abdSTsiChungLiew  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18777d1abdSTsiChungLiew  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
19777d1abdSTsiChungLiew  * GNU General Public License for more details.
20777d1abdSTsiChungLiew  *
21777d1abdSTsiChungLiew  * You should have received a copy of the GNU General Public License
22777d1abdSTsiChungLiew  * along with this program; if not, write to the Free Software
23777d1abdSTsiChungLiew  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24777d1abdSTsiChungLiew  * MA 02111-1307 USA
25777d1abdSTsiChungLiew  */
26777d1abdSTsiChungLiew 
27777d1abdSTsiChungLiew #include <common.h>
28777d1abdSTsiChungLiew #include <malloc.h>
29777d1abdSTsiChungLiew #include <command.h>
30777d1abdSTsiChungLiew #include <config.h>
31777d1abdSTsiChungLiew #include <net.h>
32777d1abdSTsiChungLiew #include <miiphy.h>
33777d1abdSTsiChungLiew 
34777d1abdSTsiChungLiew #undef	ET_DEBUG
35777d1abdSTsiChungLiew #undef	MII_DEBUG
36777d1abdSTsiChungLiew 
37777d1abdSTsiChungLiew /* Ethernet Transmit and Receive Buffers */
38777d1abdSTsiChungLiew #define DBUF_LENGTH		1520
39777d1abdSTsiChungLiew #define PKT_MAXBUF_SIZE		1518
40777d1abdSTsiChungLiew #define PKT_MINBUF_SIZE		64
41777d1abdSTsiChungLiew #define PKT_MAXBLR_SIZE		1536
42777d1abdSTsiChungLiew #define LAST_PKTBUFSRX		PKTBUFSRX - 1
43777d1abdSTsiChungLiew #define BD_ENET_RX_W_E		(BD_ENET_RX_WRAP | BD_ENET_RX_EMPTY)
44777d1abdSTsiChungLiew #define BD_ENET_TX_RDY_LST	(BD_ENET_TX_READY | BD_ENET_TX_LAST)
45777d1abdSTsiChungLiew #define FIFO_ERRSTAT		(FIFO_STAT_RXW | FIFO_STAT_UF | FIFO_STAT_OF)
46777d1abdSTsiChungLiew 
47777d1abdSTsiChungLiew /* RxBD bits definitions */
48777d1abdSTsiChungLiew #define BD_ENET_RX_ERR	(BD_ENET_RX_LG | BD_ENET_RX_NO | BD_ENET_RX_CR | \
49777d1abdSTsiChungLiew 			 BD_ENET_RX_OV | BD_ENET_RX_TR)
50777d1abdSTsiChungLiew 
51777d1abdSTsiChungLiew #include <asm/immap.h>
52777d1abdSTsiChungLiew #include <asm/fsl_mcdmafec.h>
53777d1abdSTsiChungLiew 
54777d1abdSTsiChungLiew #include "MCD_dma.h"
55777d1abdSTsiChungLiew 
56777d1abdSTsiChungLiew DECLARE_GLOBAL_DATA_PTR;
57777d1abdSTsiChungLiew 
58777d1abdSTsiChungLiew struct fec_info_dma fec_info[] = {
596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FEC0_IOBASE
60777d1abdSTsiChungLiew 	{
61777d1abdSTsiChungLiew 	 0,			/* index */
626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	 CONFIG_SYS_FEC0_IOBASE,	/* io base */
636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	 CONFIG_SYS_FEC0_PINMUX,	/* gpio pin muxing */
646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	 CONFIG_SYS_FEC0_MIIBASE,	/* mii base */
65777d1abdSTsiChungLiew 	 -1,			/* phy_addr */
66777d1abdSTsiChungLiew 	 0,			/* duplex and speed */
67777d1abdSTsiChungLiew 	 0,			/* phy name */
68777d1abdSTsiChungLiew 	 0,			/* phyname init */
69777d1abdSTsiChungLiew 	 0,			/* RX BD */
70777d1abdSTsiChungLiew 	 0,			/* TX BD */
71777d1abdSTsiChungLiew 	 0,			/* rx Index */
72777d1abdSTsiChungLiew 	 0,			/* tx Index */
73777d1abdSTsiChungLiew 	 0,			/* tx buffer */
74777d1abdSTsiChungLiew 	 0,			/* initialized flag */
75777d1abdSTsiChungLiew 	 (struct fec_info_dma *)-1,	/* next */
76777d1abdSTsiChungLiew 	 FEC0_RX_TASK,		/* rxTask */
77777d1abdSTsiChungLiew 	 FEC0_TX_TASK,		/* txTask */
78777d1abdSTsiChungLiew 	 FEC0_RX_PRIORITY,	/* rxPri */
79777d1abdSTsiChungLiew 	 FEC0_TX_PRIORITY,	/* txPri */
80777d1abdSTsiChungLiew 	 FEC0_RX_INIT,		/* rxInit */
81777d1abdSTsiChungLiew 	 FEC0_TX_INIT,		/* txInit */
82777d1abdSTsiChungLiew 	 0,			/* usedTbdIndex */
83777d1abdSTsiChungLiew 	 0,			/* cleanTbdNum */
84777d1abdSTsiChungLiew 	 },
85777d1abdSTsiChungLiew #endif
866d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FEC1_IOBASE
87777d1abdSTsiChungLiew 	{
88777d1abdSTsiChungLiew 	 1,			/* index */
896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	 CONFIG_SYS_FEC1_IOBASE,	/* io base */
906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	 CONFIG_SYS_FEC1_PINMUX,	/* gpio pin muxing */
916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	 CONFIG_SYS_FEC1_MIIBASE,	/* mii base */
92777d1abdSTsiChungLiew 	 -1,			/* phy_addr */
93777d1abdSTsiChungLiew 	 0,			/* duplex and speed */
94777d1abdSTsiChungLiew 	 0,			/* phy name */
95777d1abdSTsiChungLiew 	 0,			/* phy name init */
966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_DMA_USE_INTSRAM
97429be27cSTsiChung Liew 	 (cbd_t *)DBUF_LENGTH,	/* RX BD */
98f32f7fe7STsiChung Liew #else
99777d1abdSTsiChungLiew 	 0,			/* RX BD */
100f32f7fe7STsiChung Liew #endif
101777d1abdSTsiChungLiew 	 0,			/* TX BD */
102777d1abdSTsiChungLiew 	 0,			/* rx Index */
103777d1abdSTsiChungLiew 	 0,			/* tx Index */
104777d1abdSTsiChungLiew 	 0,			/* tx buffer */
105777d1abdSTsiChungLiew 	 0,			/* initialized flag */
106777d1abdSTsiChungLiew 	 (struct fec_info_dma *)-1,	/* next */
107777d1abdSTsiChungLiew 	 FEC1_RX_TASK,		/* rxTask */
108777d1abdSTsiChungLiew 	 FEC1_TX_TASK,		/* txTask */
109777d1abdSTsiChungLiew 	 FEC1_RX_PRIORITY,	/* rxPri */
110777d1abdSTsiChungLiew 	 FEC1_TX_PRIORITY,	/* txPri */
111777d1abdSTsiChungLiew 	 FEC1_RX_INIT,		/* rxInit */
112777d1abdSTsiChungLiew 	 FEC1_TX_INIT,		/* txInit */
113777d1abdSTsiChungLiew 	 0,			/* usedTbdIndex */
114777d1abdSTsiChungLiew 	 0,			/* cleanTbdNum */
115777d1abdSTsiChungLiew 	 }
116777d1abdSTsiChungLiew #endif
117777d1abdSTsiChungLiew };
118777d1abdSTsiChungLiew 
119777d1abdSTsiChungLiew static int fec_send(struct eth_device *dev, volatile void *packet, int length);
120777d1abdSTsiChungLiew static int fec_recv(struct eth_device *dev);
121777d1abdSTsiChungLiew static int fec_init(struct eth_device *dev, bd_t * bd);
122777d1abdSTsiChungLiew static void fec_halt(struct eth_device *dev);
123777d1abdSTsiChungLiew 
124777d1abdSTsiChungLiew #ifdef ET_DEBUG
125777d1abdSTsiChungLiew static void dbg_fec_regs(struct eth_device *dev)
126777d1abdSTsiChungLiew {
127777d1abdSTsiChungLiew 	struct fec_info_dma *info = dev->priv;
128777d1abdSTsiChungLiew 	volatile fecdma_t *fecp = (fecdma_t *) (info->iobase);
129777d1abdSTsiChungLiew 
130777d1abdSTsiChungLiew 	printf("=====\n");
131777d1abdSTsiChungLiew 	printf("ievent       %x - %x\n", (int)&fecp->eir, fecp->eir);
132777d1abdSTsiChungLiew 	printf("imask        %x - %x\n", (int)&fecp->eimr, fecp->eimr);
133777d1abdSTsiChungLiew 	printf("ecntrl       %x - %x\n", (int)&fecp->ecr, fecp->ecr);
134777d1abdSTsiChungLiew 	printf("mii_mframe   %x - %x\n", (int)&fecp->mmfr, fecp->mmfr);
135777d1abdSTsiChungLiew 	printf("mii_speed    %x - %x\n", (int)&fecp->mscr, fecp->mscr);
136777d1abdSTsiChungLiew 	printf("mii_ctrlstat %x - %x\n", (int)&fecp->mibc, fecp->mibc);
137777d1abdSTsiChungLiew 	printf("r_cntrl      %x - %x\n", (int)&fecp->rcr, fecp->rcr);
138777d1abdSTsiChungLiew 	printf("r hash       %x - %x\n", (int)&fecp->rhr, fecp->rhr);
139777d1abdSTsiChungLiew 	printf("x_cntrl      %x - %x\n", (int)&fecp->tcr, fecp->tcr);
140777d1abdSTsiChungLiew 	printf("padr_l       %x - %x\n", (int)&fecp->palr, fecp->palr);
141777d1abdSTsiChungLiew 	printf("padr_u       %x - %x\n", (int)&fecp->paur, fecp->paur);
142777d1abdSTsiChungLiew 	printf("op_pause     %x - %x\n", (int)&fecp->opd, fecp->opd);
143777d1abdSTsiChungLiew 	printf("iadr_u       %x - %x\n", (int)&fecp->iaur, fecp->iaur);
144777d1abdSTsiChungLiew 	printf("iadr_l       %x - %x\n", (int)&fecp->ialr, fecp->ialr);
145777d1abdSTsiChungLiew 	printf("gadr_u       %x - %x\n", (int)&fecp->gaur, fecp->gaur);
146777d1abdSTsiChungLiew 	printf("gadr_l       %x - %x\n", (int)&fecp->galr, fecp->galr);
147777d1abdSTsiChungLiew 	printf("x_wmrk       %x - %x\n", (int)&fecp->tfwr, fecp->tfwr);
148777d1abdSTsiChungLiew 	printf("r_fdata      %x - %x\n", (int)&fecp->rfdr, fecp->rfdr);
149777d1abdSTsiChungLiew 	printf("r_fstat      %x - %x\n", (int)&fecp->rfsr, fecp->rfsr);
150777d1abdSTsiChungLiew 	printf("r_fctrl      %x - %x\n", (int)&fecp->rfcr, fecp->rfcr);
151777d1abdSTsiChungLiew 	printf("r_flrfp      %x - %x\n", (int)&fecp->rlrfp, fecp->rlrfp);
152777d1abdSTsiChungLiew 	printf("r_flwfp      %x - %x\n", (int)&fecp->rlwfp, fecp->rlwfp);
153777d1abdSTsiChungLiew 	printf("r_frfar      %x - %x\n", (int)&fecp->rfar, fecp->rfar);
154777d1abdSTsiChungLiew 	printf("r_frfrp      %x - %x\n", (int)&fecp->rfrp, fecp->rfrp);
155777d1abdSTsiChungLiew 	printf("r_frfwp      %x - %x\n", (int)&fecp->rfwp, fecp->rfwp);
156777d1abdSTsiChungLiew 	printf("t_fdata      %x - %x\n", (int)&fecp->tfdr, fecp->tfdr);
157777d1abdSTsiChungLiew 	printf("t_fstat      %x - %x\n", (int)&fecp->tfsr, fecp->tfsr);
158777d1abdSTsiChungLiew 	printf("t_fctrl      %x - %x\n", (int)&fecp->tfcr, fecp->tfcr);
159777d1abdSTsiChungLiew 	printf("t_flrfp      %x - %x\n", (int)&fecp->tlrfp, fecp->tlrfp);
160777d1abdSTsiChungLiew 	printf("t_flwfp      %x - %x\n", (int)&fecp->tlwfp, fecp->tlwfp);
161777d1abdSTsiChungLiew 	printf("t_ftfar      %x - %x\n", (int)&fecp->tfar, fecp->tfar);
162777d1abdSTsiChungLiew 	printf("t_ftfrp      %x - %x\n", (int)&fecp->tfrp, fecp->tfrp);
163777d1abdSTsiChungLiew 	printf("t_ftfwp      %x - %x\n", (int)&fecp->tfwp, fecp->tfwp);
164777d1abdSTsiChungLiew 	printf("frst         %x - %x\n", (int)&fecp->frst, fecp->frst);
165777d1abdSTsiChungLiew 	printf("ctcwr        %x - %x\n", (int)&fecp->ctcwr, fecp->ctcwr);
166777d1abdSTsiChungLiew }
167777d1abdSTsiChungLiew #endif
168777d1abdSTsiChungLiew 
169f32f7fe7STsiChung Liew static void set_fec_duplex_speed(volatile fecdma_t * fecp, bd_t * bd,
170f32f7fe7STsiChung Liew 				 int dup_spd)
171777d1abdSTsiChungLiew {
172777d1abdSTsiChungLiew 	if ((dup_spd >> 16) == FULL) {
173777d1abdSTsiChungLiew 		/* Set maximum frame length */
174777d1abdSTsiChungLiew 		fecp->rcr = FEC_RCR_MAX_FL(PKT_MAXBUF_SIZE) | FEC_RCR_MII_MODE |
175777d1abdSTsiChungLiew 		    FEC_RCR_PROM | 0x100;
176777d1abdSTsiChungLiew 		fecp->tcr = FEC_TCR_FDEN;
177777d1abdSTsiChungLiew 	} else {
178777d1abdSTsiChungLiew 		/* Half duplex mode */
179777d1abdSTsiChungLiew 		fecp->rcr = FEC_RCR_MAX_FL(PKT_MAXBUF_SIZE) |
180777d1abdSTsiChungLiew 		    FEC_RCR_MII_MODE | FEC_RCR_DRT;
181777d1abdSTsiChungLiew 		fecp->tcr &= ~FEC_TCR_FDEN;
182777d1abdSTsiChungLiew 	}
183777d1abdSTsiChungLiew 
184777d1abdSTsiChungLiew 	if ((dup_spd & 0xFFFF) == _100BASET) {
185777d1abdSTsiChungLiew #ifdef MII_DEBUG
186777d1abdSTsiChungLiew 		printf("100Mbps\n");
187777d1abdSTsiChungLiew #endif
188777d1abdSTsiChungLiew 		bd->bi_ethspeed = 100;
189777d1abdSTsiChungLiew 	} else {
190777d1abdSTsiChungLiew #ifdef MII_DEBUG
191777d1abdSTsiChungLiew 		printf("10Mbps\n");
192777d1abdSTsiChungLiew #endif
193777d1abdSTsiChungLiew 		bd->bi_ethspeed = 10;
194777d1abdSTsiChungLiew 	}
195777d1abdSTsiChungLiew }
196777d1abdSTsiChungLiew 
197777d1abdSTsiChungLiew static int fec_send(struct eth_device *dev, volatile void *packet, int length)
198777d1abdSTsiChungLiew {
199777d1abdSTsiChungLiew 	struct fec_info_dma *info = dev->priv;
200777d1abdSTsiChungLiew 	cbd_t *pTbd, *pUsedTbd;
201777d1abdSTsiChungLiew 	u16 phyStatus;
202777d1abdSTsiChungLiew 
203777d1abdSTsiChungLiew 	miiphy_read(dev->name, info->phy_addr, PHY_BMSR, &phyStatus);
204777d1abdSTsiChungLiew 
205777d1abdSTsiChungLiew 	/* process all the consumed TBDs */
2066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	while (info->cleanTbdNum < CONFIG_SYS_TX_ETH_BUFFER) {
207777d1abdSTsiChungLiew 		pUsedTbd = &info->txbd[info->usedTbdIdx];
208777d1abdSTsiChungLiew 		if (pUsedTbd->cbd_sc & BD_ENET_TX_READY) {
209777d1abdSTsiChungLiew #ifdef ET_DEBUG
210777d1abdSTsiChungLiew 			printf("Cannot clean TBD %d, in use\n",
211777d1abdSTsiChungLiew 			       info->cleanTbdNum);
212777d1abdSTsiChungLiew #endif
213777d1abdSTsiChungLiew 			return 0;
214777d1abdSTsiChungLiew 		}
215777d1abdSTsiChungLiew 
216777d1abdSTsiChungLiew 		/* clean this buffer descriptor */
2176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		if (info->usedTbdIdx == (CONFIG_SYS_TX_ETH_BUFFER - 1))
218777d1abdSTsiChungLiew 			pUsedTbd->cbd_sc = BD_ENET_TX_WRAP;
219777d1abdSTsiChungLiew 		else
220777d1abdSTsiChungLiew 			pUsedTbd->cbd_sc = 0;
221777d1abdSTsiChungLiew 
222777d1abdSTsiChungLiew 		/* update some indeces for a correct handling of the TBD ring */
223777d1abdSTsiChungLiew 		info->cleanTbdNum++;
2246d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		info->usedTbdIdx = (info->usedTbdIdx + 1) % CONFIG_SYS_TX_ETH_BUFFER;
225777d1abdSTsiChungLiew 	}
226777d1abdSTsiChungLiew 
227777d1abdSTsiChungLiew 	/* Check for valid length of data. */
228777d1abdSTsiChungLiew 	if ((length > 1500) || (length <= 0)) {
229777d1abdSTsiChungLiew 		return -1;
230777d1abdSTsiChungLiew 	}
231777d1abdSTsiChungLiew 
232777d1abdSTsiChungLiew 	/* Check the number of vacant TxBDs. */
233777d1abdSTsiChungLiew 	if (info->cleanTbdNum < 1) {
234777d1abdSTsiChungLiew 		printf("No available TxBDs ...\n");
235777d1abdSTsiChungLiew 		return -1;
236777d1abdSTsiChungLiew 	}
237777d1abdSTsiChungLiew 
238777d1abdSTsiChungLiew 	/* Get the first TxBD to send the mac header */
239777d1abdSTsiChungLiew 	pTbd = &info->txbd[info->txIdx];
240777d1abdSTsiChungLiew 	pTbd->cbd_datlen = length;
241777d1abdSTsiChungLiew 	pTbd->cbd_bufaddr = (u32) packet;
242777d1abdSTsiChungLiew 	pTbd->cbd_sc |= BD_ENET_TX_LAST | BD_ENET_TX_TC | BD_ENET_TX_READY;
2436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	info->txIdx = (info->txIdx + 1) % CONFIG_SYS_TX_ETH_BUFFER;
244777d1abdSTsiChungLiew 
245777d1abdSTsiChungLiew 	/* Enable DMA transmit task */
246777d1abdSTsiChungLiew 	MCD_continDma(info->txTask);
247777d1abdSTsiChungLiew 
248777d1abdSTsiChungLiew 	info->cleanTbdNum -= 1;
249777d1abdSTsiChungLiew 
250777d1abdSTsiChungLiew 	/* wait until frame is sent . */
251777d1abdSTsiChungLiew 	while (pTbd->cbd_sc & BD_ENET_TX_READY) {
252777d1abdSTsiChungLiew 		udelay(10);
253777d1abdSTsiChungLiew 	}
254777d1abdSTsiChungLiew 
255777d1abdSTsiChungLiew 	return (int)(info->txbd[info->txIdx].cbd_sc & BD_ENET_TX_STATS);
256777d1abdSTsiChungLiew }
257777d1abdSTsiChungLiew 
258777d1abdSTsiChungLiew static int fec_recv(struct eth_device *dev)
259777d1abdSTsiChungLiew {
260777d1abdSTsiChungLiew 	struct fec_info_dma *info = dev->priv;
261777d1abdSTsiChungLiew 	volatile fecdma_t *fecp = (fecdma_t *) (info->iobase);
262777d1abdSTsiChungLiew 
263777d1abdSTsiChungLiew 	cbd_t *pRbd = &info->rxbd[info->rxIdx];
264777d1abdSTsiChungLiew 	u32 ievent;
265777d1abdSTsiChungLiew 	int frame_length, len = 0;
266777d1abdSTsiChungLiew 
267777d1abdSTsiChungLiew 	/* Check if any critical events have happened */
268777d1abdSTsiChungLiew 	ievent = fecp->eir;
269777d1abdSTsiChungLiew 	if (ievent != 0) {
270777d1abdSTsiChungLiew 		fecp->eir = ievent;
271777d1abdSTsiChungLiew 
272777d1abdSTsiChungLiew 		if (ievent & (FEC_EIR_BABT | FEC_EIR_TXERR | FEC_EIR_RXERR)) {
273777d1abdSTsiChungLiew 			printf("fec_recv: error\n");
274777d1abdSTsiChungLiew 			fec_halt(dev);
275777d1abdSTsiChungLiew 			fec_init(dev, NULL);
276777d1abdSTsiChungLiew 			return 0;
277777d1abdSTsiChungLiew 		}
278777d1abdSTsiChungLiew 
279777d1abdSTsiChungLiew 		if (ievent & FEC_EIR_HBERR) {
280777d1abdSTsiChungLiew 			/* Heartbeat error */
281777d1abdSTsiChungLiew 			fecp->tcr |= FEC_TCR_GTS;
282777d1abdSTsiChungLiew 		}
283777d1abdSTsiChungLiew 
284777d1abdSTsiChungLiew 		if (ievent & FEC_EIR_GRA) {
285777d1abdSTsiChungLiew 			/* Graceful stop complete */
286777d1abdSTsiChungLiew 			if (fecp->tcr & FEC_TCR_GTS) {
287777d1abdSTsiChungLiew 				printf("fec_recv: tcr_gts\n");
288777d1abdSTsiChungLiew 				fec_halt(dev);
289777d1abdSTsiChungLiew 				fecp->tcr &= ~FEC_TCR_GTS;
290777d1abdSTsiChungLiew 				fec_init(dev, NULL);
291777d1abdSTsiChungLiew 			}
292777d1abdSTsiChungLiew 		}
293777d1abdSTsiChungLiew 	}
294777d1abdSTsiChungLiew 
295777d1abdSTsiChungLiew 	if (!(pRbd->cbd_sc & BD_ENET_RX_EMPTY)) {
296777d1abdSTsiChungLiew 		if ((pRbd->cbd_sc & BD_ENET_RX_LAST)
297777d1abdSTsiChungLiew 		    && !(pRbd->cbd_sc & BD_ENET_RX_ERR)
298777d1abdSTsiChungLiew 		    && ((pRbd->cbd_datlen - 4) > 14)) {
299777d1abdSTsiChungLiew 
300777d1abdSTsiChungLiew 			/* Get buffer address and size */
301777d1abdSTsiChungLiew 			frame_length = pRbd->cbd_datlen - 4;
302777d1abdSTsiChungLiew 
303777d1abdSTsiChungLiew 			/* Fill the buffer and pass it to upper layers */
304777d1abdSTsiChungLiew 			NetReceive((volatile uchar *)pRbd->cbd_bufaddr,
305777d1abdSTsiChungLiew 				   frame_length);
306777d1abdSTsiChungLiew 			len = frame_length;
307777d1abdSTsiChungLiew 		}
308777d1abdSTsiChungLiew 
309777d1abdSTsiChungLiew 		/* Reset buffer descriptor as empty */
310777d1abdSTsiChungLiew 		if ((info->rxIdx) == (PKTBUFSRX - 1))
311777d1abdSTsiChungLiew 			pRbd->cbd_sc = (BD_ENET_RX_WRAP | BD_ENET_RX_EMPTY);
312777d1abdSTsiChungLiew 		else
313777d1abdSTsiChungLiew 			pRbd->cbd_sc = BD_ENET_RX_EMPTY;
314777d1abdSTsiChungLiew 
315777d1abdSTsiChungLiew 		pRbd->cbd_datlen = PKTSIZE_ALIGN;
316777d1abdSTsiChungLiew 
317777d1abdSTsiChungLiew 		/* Now, we have an empty RxBD, restart the DMA receive task */
318777d1abdSTsiChungLiew 		MCD_continDma(info->rxTask);
319777d1abdSTsiChungLiew 
320777d1abdSTsiChungLiew 		/* Increment BD count */
321777d1abdSTsiChungLiew 		info->rxIdx = (info->rxIdx + 1) % PKTBUFSRX;
322777d1abdSTsiChungLiew 	}
323777d1abdSTsiChungLiew 
324777d1abdSTsiChungLiew 	return len;
325777d1abdSTsiChungLiew }
326777d1abdSTsiChungLiew 
327777d1abdSTsiChungLiew static void fec_set_hwaddr(volatile fecdma_t * fecp, u8 * mac)
328777d1abdSTsiChungLiew {
329777d1abdSTsiChungLiew 	u8 currByte;		/* byte for which to compute the CRC */
330777d1abdSTsiChungLiew 	int byte;		/* loop - counter */
331777d1abdSTsiChungLiew 	int bit;		/* loop - counter */
332777d1abdSTsiChungLiew 	u32 crc = 0xffffffff;	/* initial value */
333777d1abdSTsiChungLiew 
334777d1abdSTsiChungLiew 	for (byte = 0; byte < 6; byte++) {
335777d1abdSTsiChungLiew 		currByte = mac[byte];
336777d1abdSTsiChungLiew 		for (bit = 0; bit < 8; bit++) {
337777d1abdSTsiChungLiew 			if ((currByte & 0x01) ^ (crc & 0x01)) {
338777d1abdSTsiChungLiew 				crc >>= 1;
339777d1abdSTsiChungLiew 				crc = crc ^ 0xedb88320;
340777d1abdSTsiChungLiew 			} else {
341777d1abdSTsiChungLiew 				crc >>= 1;
342777d1abdSTsiChungLiew 			}
343777d1abdSTsiChungLiew 			currByte >>= 1;
344777d1abdSTsiChungLiew 		}
345777d1abdSTsiChungLiew 	}
346777d1abdSTsiChungLiew 
347777d1abdSTsiChungLiew 	crc = crc >> 26;
348777d1abdSTsiChungLiew 
349777d1abdSTsiChungLiew 	/* Set individual hash table register */
350777d1abdSTsiChungLiew 	if (crc >= 32) {
351777d1abdSTsiChungLiew 		fecp->ialr = (1 << (crc - 32));
352777d1abdSTsiChungLiew 		fecp->iaur = 0;
353777d1abdSTsiChungLiew 	} else {
354777d1abdSTsiChungLiew 		fecp->ialr = 0;
355777d1abdSTsiChungLiew 		fecp->iaur = (1 << crc);
356777d1abdSTsiChungLiew 	}
357777d1abdSTsiChungLiew 
358777d1abdSTsiChungLiew 	/* Set physical address */
359777d1abdSTsiChungLiew 	fecp->palr = (mac[0] << 24) + (mac[1] << 16) + (mac[2] << 8) + mac[3];
360777d1abdSTsiChungLiew 	fecp->paur = (mac[4] << 24) + (mac[5] << 16) + 0x8808;
361777d1abdSTsiChungLiew 
362777d1abdSTsiChungLiew 	/* Clear multicast address hash table */
363777d1abdSTsiChungLiew 	fecp->gaur = 0;
364777d1abdSTsiChungLiew 	fecp->galr = 0;
365777d1abdSTsiChungLiew }
366777d1abdSTsiChungLiew 
367777d1abdSTsiChungLiew static int fec_init(struct eth_device *dev, bd_t * bd)
368777d1abdSTsiChungLiew {
369777d1abdSTsiChungLiew 	struct fec_info_dma *info = dev->priv;
370777d1abdSTsiChungLiew 	volatile fecdma_t *fecp = (fecdma_t *) (info->iobase);
371777d1abdSTsiChungLiew 	int i;
372*d3f87148SMike Frysinger 	uchar enetaddr[6];
373777d1abdSTsiChungLiew 
374777d1abdSTsiChungLiew #ifdef ET_DEBUG
375777d1abdSTsiChungLiew 	printf("fec_init: iobase 0x%08x ...\n", info->iobase);
376777d1abdSTsiChungLiew #endif
377777d1abdSTsiChungLiew 
378777d1abdSTsiChungLiew 	fecpin_setclear(dev, 1);
379777d1abdSTsiChungLiew 
380777d1abdSTsiChungLiew 	fec_halt(dev);
381777d1abdSTsiChungLiew 
382777d1abdSTsiChungLiew #if defined(CONFIG_CMD_MII) || defined (CONFIG_MII) || \
3836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	defined (CONFIG_SYS_DISCOVER_PHY)
384777d1abdSTsiChungLiew 
385777d1abdSTsiChungLiew 	mii_init();
386777d1abdSTsiChungLiew 
387777d1abdSTsiChungLiew 	set_fec_duplex_speed(fecp, bd, info->dup_spd);
388777d1abdSTsiChungLiew #else
3896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_DISCOVER_PHY
390777d1abdSTsiChungLiew 	set_fec_duplex_speed(fecp, bd, (FECDUPLEX << 16) | FECSPEED);
3916d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #endif				/* ifndef CONFIG_SYS_DISCOVER_PHY */
392777d1abdSTsiChungLiew #endif				/* CONFIG_CMD_MII || CONFIG_MII */
393777d1abdSTsiChungLiew 
394777d1abdSTsiChungLiew 	/* We use strictly polling mode only */
395777d1abdSTsiChungLiew 	fecp->eimr = 0;
396777d1abdSTsiChungLiew 
397777d1abdSTsiChungLiew 	/* Clear any pending interrupt */
398777d1abdSTsiChungLiew 	fecp->eir = 0xffffffff;
399777d1abdSTsiChungLiew 
400777d1abdSTsiChungLiew 	/* Set station address   */
401*d3f87148SMike Frysinger 	if ((u32) fecp == CONFIG_SYS_FEC0_IOBASE)
402*d3f87148SMike Frysinger 		eth_getenv_enetaddr("ethaddr", enetaddr);
403*d3f87148SMike Frysinger 	else
404*d3f87148SMike Frysinger 		eth_getenv_enetaddr("eth1addr", enetaddr);
405*d3f87148SMike Frysinger 	fec_set_hwaddr(fecp, enetaddr);
406777d1abdSTsiChungLiew 
407777d1abdSTsiChungLiew 	/* Set Opcode/Pause Duration Register */
408777d1abdSTsiChungLiew 	fecp->opd = 0x00010020;
409777d1abdSTsiChungLiew 
410777d1abdSTsiChungLiew 	/* Setup Buffers and Buffer Desriptors */
411777d1abdSTsiChungLiew 	info->rxIdx = 0;
412777d1abdSTsiChungLiew 	info->txIdx = 0;
413777d1abdSTsiChungLiew 
414777d1abdSTsiChungLiew 	/* Setup Receiver Buffer Descriptors (13.14.24.18)
415777d1abdSTsiChungLiew 	 * Settings:     Empty, Wrap */
416777d1abdSTsiChungLiew 	for (i = 0; i < PKTBUFSRX; i++) {
417777d1abdSTsiChungLiew 		info->rxbd[i].cbd_sc = BD_ENET_RX_EMPTY;
418777d1abdSTsiChungLiew 		info->rxbd[i].cbd_datlen = PKTSIZE_ALIGN;
419777d1abdSTsiChungLiew 		info->rxbd[i].cbd_bufaddr = (uint) NetRxPackets[i];
420777d1abdSTsiChungLiew 	}
421777d1abdSTsiChungLiew 	info->rxbd[PKTBUFSRX - 1].cbd_sc |= BD_ENET_RX_WRAP;
422777d1abdSTsiChungLiew 
423777d1abdSTsiChungLiew 	/* Setup Ethernet Transmitter Buffer Descriptors (13.14.24.19)
424777d1abdSTsiChungLiew 	 * Settings:    Last, Tx CRC */
4256d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < CONFIG_SYS_TX_ETH_BUFFER; i++) {
426777d1abdSTsiChungLiew 		info->txbd[i].cbd_sc = 0;
427777d1abdSTsiChungLiew 		info->txbd[i].cbd_datlen = 0;
428777d1abdSTsiChungLiew 		info->txbd[i].cbd_bufaddr = (uint) (&info->txbuf[0]);
429777d1abdSTsiChungLiew 	}
4306d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	info->txbd[CONFIG_SYS_TX_ETH_BUFFER - 1].cbd_sc |= BD_ENET_TX_WRAP;
431777d1abdSTsiChungLiew 
432777d1abdSTsiChungLiew 	info->usedTbdIdx = 0;
4336d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	info->cleanTbdNum = CONFIG_SYS_TX_ETH_BUFFER;
434777d1abdSTsiChungLiew 
435777d1abdSTsiChungLiew 	/* Set Rx FIFO alarm and granularity value */
436777d1abdSTsiChungLiew 	fecp->rfcr = 0x0c000000;
437777d1abdSTsiChungLiew 	fecp->rfar = 0x0000030c;
438777d1abdSTsiChungLiew 
439777d1abdSTsiChungLiew 	/* Set Tx FIFO granularity value */
440777d1abdSTsiChungLiew 	fecp->tfcr = FIFO_CTRL_FRAME | FIFO_CTRL_GR(6) | 0x00040000;
441777d1abdSTsiChungLiew 	fecp->tfar = 0x00000080;
442777d1abdSTsiChungLiew 
443777d1abdSTsiChungLiew 	fecp->tfwr = 0x2;
444777d1abdSTsiChungLiew 	fecp->ctcwr = 0x03000000;
445777d1abdSTsiChungLiew 
446777d1abdSTsiChungLiew 	/* Enable DMA receive task */
447777d1abdSTsiChungLiew 	MCD_startDma(info->rxTask,	/* Dma channel */
448777d1abdSTsiChungLiew 		     (s8 *) info->rxbd,	/*Source Address */
449777d1abdSTsiChungLiew 		     0,		/* Source increment */
450777d1abdSTsiChungLiew 		     (s8 *) (&fecp->rfdr),	/* dest */
451777d1abdSTsiChungLiew 		     4,		/* dest increment */
452777d1abdSTsiChungLiew 		     0,		/* DMA size */
453777d1abdSTsiChungLiew 		     4,		/* xfer size */
454777d1abdSTsiChungLiew 		     info->rxInit,	/* initiator */
455777d1abdSTsiChungLiew 		     info->rxPri,	/* priority */
456777d1abdSTsiChungLiew 		     (MCD_FECRX_DMA | MCD_TT_FLAGS_DEF),	/* Flags */
457777d1abdSTsiChungLiew 		     (MCD_NO_CSUM | MCD_NO_BYTE_SWAP)	/* Function description */
458777d1abdSTsiChungLiew 	    );
459777d1abdSTsiChungLiew 
460777d1abdSTsiChungLiew 	/* Enable DMA tx task with no ready buffer descriptors */
461777d1abdSTsiChungLiew 	MCD_startDma(info->txTask,	/* Dma channel */
462777d1abdSTsiChungLiew 		     (s8 *) info->txbd,	/*Source Address */
463777d1abdSTsiChungLiew 		     0,		/* Source increment */
464777d1abdSTsiChungLiew 		     (s8 *) (&fecp->tfdr),	/* dest */
465777d1abdSTsiChungLiew 		     4,		/* dest incr */
466777d1abdSTsiChungLiew 		     0,		/* DMA size */
467777d1abdSTsiChungLiew 		     4,		/* xfer size */
468777d1abdSTsiChungLiew 		     info->txInit,	/* initiator */
469777d1abdSTsiChungLiew 		     info->txPri,	/* priority */
470777d1abdSTsiChungLiew 		     (MCD_FECTX_DMA | MCD_TT_FLAGS_DEF),	/* Flags */
471777d1abdSTsiChungLiew 		     (MCD_NO_CSUM | MCD_NO_BYTE_SWAP)	/* Function description */
472777d1abdSTsiChungLiew 	    );
473777d1abdSTsiChungLiew 
474777d1abdSTsiChungLiew 	/* Now enable the transmit and receive processing */
475777d1abdSTsiChungLiew 	fecp->ecr |= FEC_ECR_ETHER_EN;
476777d1abdSTsiChungLiew 
477777d1abdSTsiChungLiew 	return 1;
478777d1abdSTsiChungLiew }
479777d1abdSTsiChungLiew 
480777d1abdSTsiChungLiew static void fec_halt(struct eth_device *dev)
481777d1abdSTsiChungLiew {
482777d1abdSTsiChungLiew 	struct fec_info_dma *info = dev->priv;
483777d1abdSTsiChungLiew 	volatile fecdma_t *fecp = (fecdma_t *) (info->iobase);
484777d1abdSTsiChungLiew 	int counter = 0xffff;
485777d1abdSTsiChungLiew 
486777d1abdSTsiChungLiew 	/* issue graceful stop command to the FEC transmitter if necessary */
487777d1abdSTsiChungLiew 	fecp->tcr |= FEC_TCR_GTS;
488777d1abdSTsiChungLiew 
489777d1abdSTsiChungLiew 	/* wait for graceful stop to register */
490777d1abdSTsiChungLiew 	while ((counter--) && (!(fecp->eir & FEC_EIR_GRA))) ;
491777d1abdSTsiChungLiew 
492777d1abdSTsiChungLiew 	/* Disable DMA tasks */
493777d1abdSTsiChungLiew 	MCD_killDma(info->txTask);
494777d1abdSTsiChungLiew 	MCD_killDma(info->rxTask);;
495777d1abdSTsiChungLiew 
496777d1abdSTsiChungLiew 	/* Disable the Ethernet Controller */
497777d1abdSTsiChungLiew 	fecp->ecr &= ~FEC_ECR_ETHER_EN;
498777d1abdSTsiChungLiew 
499777d1abdSTsiChungLiew 	/* Clear FIFO status registers */
500777d1abdSTsiChungLiew 	fecp->rfsr &= FIFO_ERRSTAT;
501777d1abdSTsiChungLiew 	fecp->tfsr &= FIFO_ERRSTAT;
502777d1abdSTsiChungLiew 
503777d1abdSTsiChungLiew 	fecp->frst = 0x01000000;
504777d1abdSTsiChungLiew 
505777d1abdSTsiChungLiew 	/* Issue a reset command to the FEC chip */
506777d1abdSTsiChungLiew 	fecp->ecr |= FEC_ECR_RESET;
507777d1abdSTsiChungLiew 
508777d1abdSTsiChungLiew 	/* wait at least 20 clock cycles */
509777d1abdSTsiChungLiew 	udelay(10000);
510777d1abdSTsiChungLiew 
511777d1abdSTsiChungLiew #ifdef ET_DEBUG
512777d1abdSTsiChungLiew 	printf("Ethernet task stopped\n");
513777d1abdSTsiChungLiew #endif
514777d1abdSTsiChungLiew }
515777d1abdSTsiChungLiew 
516777d1abdSTsiChungLiew int mcdmafec_initialize(bd_t * bis)
517777d1abdSTsiChungLiew {
518777d1abdSTsiChungLiew 	struct eth_device *dev;
519777d1abdSTsiChungLiew 	int i;
5206d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_DMA_USE_INTSRAM
5216d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	u32 tmp = CONFIG_SYS_INTSRAM + 0x2000;
522f32f7fe7STsiChung Liew #endif
523777d1abdSTsiChungLiew 
524777d1abdSTsiChungLiew 	for (i = 0; i < sizeof(fec_info) / sizeof(fec_info[0]); i++) {
525777d1abdSTsiChungLiew 
526777d1abdSTsiChungLiew 		dev =
5276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		    (struct eth_device *)memalign(CONFIG_SYS_CACHELINE_SIZE,
528777d1abdSTsiChungLiew 						  sizeof *dev);
529777d1abdSTsiChungLiew 		if (dev == NULL)
530777d1abdSTsiChungLiew 			hang();
531777d1abdSTsiChungLiew 
532777d1abdSTsiChungLiew 		memset(dev, 0, sizeof(*dev));
533777d1abdSTsiChungLiew 
534777d1abdSTsiChungLiew 		sprintf(dev->name, "FEC%d", fec_info[i].index);
535777d1abdSTsiChungLiew 
536777d1abdSTsiChungLiew 		dev->priv = &fec_info[i];
537777d1abdSTsiChungLiew 		dev->init = fec_init;
538777d1abdSTsiChungLiew 		dev->halt = fec_halt;
539777d1abdSTsiChungLiew 		dev->send = fec_send;
540777d1abdSTsiChungLiew 		dev->recv = fec_recv;
541777d1abdSTsiChungLiew 
542777d1abdSTsiChungLiew 		/* setup Receive and Transmit buffer descriptor */
5436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_DMA_USE_INTSRAM
544429be27cSTsiChung Liew 		fec_info[i].rxbd = (cbd_t *)((u32)fec_info[i].rxbd + tmp);
545429be27cSTsiChung Liew 		tmp = (u32)fec_info[i].rxbd;
546f32f7fe7STsiChung Liew 		fec_info[i].txbd =
547429be27cSTsiChung Liew 		    (cbd_t *)((u32)fec_info[i].txbd + tmp +
548429be27cSTsiChung Liew 		    (PKTBUFSRX * sizeof(cbd_t)));
549429be27cSTsiChung Liew 		tmp = (u32)fec_info[i].txbd;
550f32f7fe7STsiChung Liew 		fec_info[i].txbuf =
551429be27cSTsiChung Liew 		    (char *)((u32)fec_info[i].txbuf + tmp +
5526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		    (CONFIG_SYS_TX_ETH_BUFFER * sizeof(cbd_t)));
553429be27cSTsiChung Liew 		tmp = (u32)fec_info[i].txbuf;
554f32f7fe7STsiChung Liew #else
555777d1abdSTsiChungLiew 		fec_info[i].rxbd =
5566d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		    (cbd_t *) memalign(CONFIG_SYS_CACHELINE_SIZE,
557777d1abdSTsiChungLiew 				       (PKTBUFSRX * sizeof(cbd_t)));
558777d1abdSTsiChungLiew 		fec_info[i].txbd =
5596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		    (cbd_t *) memalign(CONFIG_SYS_CACHELINE_SIZE,
5606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 				       (CONFIG_SYS_TX_ETH_BUFFER * sizeof(cbd_t)));
561777d1abdSTsiChungLiew 		fec_info[i].txbuf =
5626d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		    (char *)memalign(CONFIG_SYS_CACHELINE_SIZE, DBUF_LENGTH);
563f32f7fe7STsiChung Liew #endif
564777d1abdSTsiChungLiew 
565777d1abdSTsiChungLiew #ifdef ET_DEBUG
566777d1abdSTsiChungLiew 		printf("rxbd %x txbd %x\n",
567777d1abdSTsiChungLiew 		       (int)fec_info[i].rxbd, (int)fec_info[i].txbd);
568777d1abdSTsiChungLiew #endif
569777d1abdSTsiChungLiew 
5706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		fec_info[i].phy_name = (char *)memalign(CONFIG_SYS_CACHELINE_SIZE, 32);
571777d1abdSTsiChungLiew 
572777d1abdSTsiChungLiew 		eth_register(dev);
573777d1abdSTsiChungLiew 
574777d1abdSTsiChungLiew #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
575777d1abdSTsiChungLiew 		miiphy_register(dev->name,
576777d1abdSTsiChungLiew 				mcffec_miiphy_read, mcffec_miiphy_write);
577777d1abdSTsiChungLiew #endif
578777d1abdSTsiChungLiew 
579777d1abdSTsiChungLiew 		if (i > 0)
580777d1abdSTsiChungLiew 			fec_info[i - 1].next = &fec_info[i];
581777d1abdSTsiChungLiew 	}
582777d1abdSTsiChungLiew 	fec_info[i - 1].next = &fec_info[0];
583777d1abdSTsiChungLiew 
584777d1abdSTsiChungLiew 	/* default speed */
585777d1abdSTsiChungLiew 	bis->bi_ethspeed = 10;
586777d1abdSTsiChungLiew 
587b31da88bSBen Warren 	return 0;
588777d1abdSTsiChungLiew }
589