xref: /rk3399_rockchip-uboot/drivers/net/fsl_mcdmafec.c (revision ec6bc928bbe852a5dae242d24cfd28f868f6286c)
1777d1abdSTsiChungLiew /*
2777d1abdSTsiChungLiew  * (C) Copyright 2000-2004
3777d1abdSTsiChungLiew  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4777d1abdSTsiChungLiew  *
5777d1abdSTsiChungLiew  * (C) Copyright 2007 Freescale Semiconductor, Inc.
6777d1abdSTsiChungLiew  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
7777d1abdSTsiChungLiew  *
81a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
9777d1abdSTsiChungLiew  */
10777d1abdSTsiChungLiew 
11777d1abdSTsiChungLiew #include <common.h>
12777d1abdSTsiChungLiew #include <malloc.h>
13777d1abdSTsiChungLiew #include <command.h>
14777d1abdSTsiChungLiew #include <config.h>
15777d1abdSTsiChungLiew #include <net.h>
16777d1abdSTsiChungLiew #include <miiphy.h>
17777d1abdSTsiChungLiew 
18777d1abdSTsiChungLiew #undef	ET_DEBUG
19777d1abdSTsiChungLiew #undef	MII_DEBUG
20777d1abdSTsiChungLiew 
21777d1abdSTsiChungLiew /* Ethernet Transmit and Receive Buffers */
22777d1abdSTsiChungLiew #define DBUF_LENGTH		1520
23777d1abdSTsiChungLiew #define PKT_MAXBUF_SIZE		1518
24777d1abdSTsiChungLiew #define PKT_MINBUF_SIZE		64
25777d1abdSTsiChungLiew #define PKT_MAXBLR_SIZE		1536
26777d1abdSTsiChungLiew #define LAST_PKTBUFSRX		PKTBUFSRX - 1
27777d1abdSTsiChungLiew #define BD_ENET_RX_W_E		(BD_ENET_RX_WRAP | BD_ENET_RX_EMPTY)
28777d1abdSTsiChungLiew #define BD_ENET_TX_RDY_LST	(BD_ENET_TX_READY | BD_ENET_TX_LAST)
29777d1abdSTsiChungLiew #define FIFO_ERRSTAT		(FIFO_STAT_RXW | FIFO_STAT_UF | FIFO_STAT_OF)
30777d1abdSTsiChungLiew 
31777d1abdSTsiChungLiew /* RxBD bits definitions */
32777d1abdSTsiChungLiew #define BD_ENET_RX_ERR	(BD_ENET_RX_LG | BD_ENET_RX_NO | BD_ENET_RX_CR | \
33777d1abdSTsiChungLiew 			 BD_ENET_RX_OV | BD_ENET_RX_TR)
34777d1abdSTsiChungLiew 
35777d1abdSTsiChungLiew #include <asm/immap.h>
36777d1abdSTsiChungLiew #include <asm/fsl_mcdmafec.h>
37777d1abdSTsiChungLiew 
38777d1abdSTsiChungLiew #include "MCD_dma.h"
39777d1abdSTsiChungLiew 
40777d1abdSTsiChungLiew DECLARE_GLOBAL_DATA_PTR;
41777d1abdSTsiChungLiew 
42777d1abdSTsiChungLiew struct fec_info_dma fec_info[] = {
436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FEC0_IOBASE
44777d1abdSTsiChungLiew 	{
45777d1abdSTsiChungLiew 	 0,			/* index */
466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	 CONFIG_SYS_FEC0_IOBASE,	/* io base */
476d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	 CONFIG_SYS_FEC0_PINMUX,	/* gpio pin muxing */
486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	 CONFIG_SYS_FEC0_MIIBASE,	/* mii base */
49777d1abdSTsiChungLiew 	 -1,			/* phy_addr */
50777d1abdSTsiChungLiew 	 0,			/* duplex and speed */
51777d1abdSTsiChungLiew 	 0,			/* phy name */
52777d1abdSTsiChungLiew 	 0,			/* phyname init */
53777d1abdSTsiChungLiew 	 0,			/* RX BD */
54777d1abdSTsiChungLiew 	 0,			/* TX BD */
55777d1abdSTsiChungLiew 	 0,			/* rx Index */
56777d1abdSTsiChungLiew 	 0,			/* tx Index */
57777d1abdSTsiChungLiew 	 0,			/* tx buffer */
58777d1abdSTsiChungLiew 	 0,			/* initialized flag */
59777d1abdSTsiChungLiew 	 (struct fec_info_dma *)-1,	/* next */
60777d1abdSTsiChungLiew 	 FEC0_RX_TASK,		/* rxTask */
61777d1abdSTsiChungLiew 	 FEC0_TX_TASK,		/* txTask */
62777d1abdSTsiChungLiew 	 FEC0_RX_PRIORITY,	/* rxPri */
63777d1abdSTsiChungLiew 	 FEC0_TX_PRIORITY,	/* txPri */
64777d1abdSTsiChungLiew 	 FEC0_RX_INIT,		/* rxInit */
65777d1abdSTsiChungLiew 	 FEC0_TX_INIT,		/* txInit */
66777d1abdSTsiChungLiew 	 0,			/* usedTbdIndex */
67777d1abdSTsiChungLiew 	 0,			/* cleanTbdNum */
68777d1abdSTsiChungLiew 	 },
69777d1abdSTsiChungLiew #endif
706d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FEC1_IOBASE
71777d1abdSTsiChungLiew 	{
72777d1abdSTsiChungLiew 	 1,			/* index */
736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	 CONFIG_SYS_FEC1_IOBASE,	/* io base */
746d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	 CONFIG_SYS_FEC1_PINMUX,	/* gpio pin muxing */
756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	 CONFIG_SYS_FEC1_MIIBASE,	/* mii base */
76777d1abdSTsiChungLiew 	 -1,			/* phy_addr */
77777d1abdSTsiChungLiew 	 0,			/* duplex and speed */
78777d1abdSTsiChungLiew 	 0,			/* phy name */
79777d1abdSTsiChungLiew 	 0,			/* phy name init */
806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_DMA_USE_INTSRAM
81429be27cSTsiChung Liew 	 (cbd_t *)DBUF_LENGTH,	/* RX BD */
82f32f7fe7STsiChung Liew #else
83777d1abdSTsiChungLiew 	 0,			/* RX BD */
84f32f7fe7STsiChung Liew #endif
85777d1abdSTsiChungLiew 	 0,			/* TX BD */
86777d1abdSTsiChungLiew 	 0,			/* rx Index */
87777d1abdSTsiChungLiew 	 0,			/* tx Index */
88777d1abdSTsiChungLiew 	 0,			/* tx buffer */
89777d1abdSTsiChungLiew 	 0,			/* initialized flag */
90777d1abdSTsiChungLiew 	 (struct fec_info_dma *)-1,	/* next */
91777d1abdSTsiChungLiew 	 FEC1_RX_TASK,		/* rxTask */
92777d1abdSTsiChungLiew 	 FEC1_TX_TASK,		/* txTask */
93777d1abdSTsiChungLiew 	 FEC1_RX_PRIORITY,	/* rxPri */
94777d1abdSTsiChungLiew 	 FEC1_TX_PRIORITY,	/* txPri */
95777d1abdSTsiChungLiew 	 FEC1_RX_INIT,		/* rxInit */
96777d1abdSTsiChungLiew 	 FEC1_TX_INIT,		/* txInit */
97777d1abdSTsiChungLiew 	 0,			/* usedTbdIndex */
98777d1abdSTsiChungLiew 	 0,			/* cleanTbdNum */
99777d1abdSTsiChungLiew 	 }
100777d1abdSTsiChungLiew #endif
101777d1abdSTsiChungLiew };
102777d1abdSTsiChungLiew 
10310cbe3b6SJoe Hershberger static int fec_send(struct eth_device *dev, void *packet, int length);
104777d1abdSTsiChungLiew static int fec_recv(struct eth_device *dev);
105777d1abdSTsiChungLiew static int fec_init(struct eth_device *dev, bd_t * bd);
106777d1abdSTsiChungLiew static void fec_halt(struct eth_device *dev);
107777d1abdSTsiChungLiew 
108777d1abdSTsiChungLiew #ifdef ET_DEBUG
dbg_fec_regs(struct eth_device * dev)109777d1abdSTsiChungLiew static void dbg_fec_regs(struct eth_device *dev)
110777d1abdSTsiChungLiew {
111777d1abdSTsiChungLiew 	struct fec_info_dma *info = dev->priv;
112777d1abdSTsiChungLiew 	volatile fecdma_t *fecp = (fecdma_t *) (info->iobase);
113777d1abdSTsiChungLiew 
114777d1abdSTsiChungLiew 	printf("=====\n");
115777d1abdSTsiChungLiew 	printf("ievent       %x - %x\n", (int)&fecp->eir, fecp->eir);
116777d1abdSTsiChungLiew 	printf("imask        %x - %x\n", (int)&fecp->eimr, fecp->eimr);
117777d1abdSTsiChungLiew 	printf("ecntrl       %x - %x\n", (int)&fecp->ecr, fecp->ecr);
118777d1abdSTsiChungLiew 	printf("mii_mframe   %x - %x\n", (int)&fecp->mmfr, fecp->mmfr);
119777d1abdSTsiChungLiew 	printf("mii_speed    %x - %x\n", (int)&fecp->mscr, fecp->mscr);
120777d1abdSTsiChungLiew 	printf("mii_ctrlstat %x - %x\n", (int)&fecp->mibc, fecp->mibc);
121777d1abdSTsiChungLiew 	printf("r_cntrl      %x - %x\n", (int)&fecp->rcr, fecp->rcr);
122777d1abdSTsiChungLiew 	printf("r hash       %x - %x\n", (int)&fecp->rhr, fecp->rhr);
123777d1abdSTsiChungLiew 	printf("x_cntrl      %x - %x\n", (int)&fecp->tcr, fecp->tcr);
124777d1abdSTsiChungLiew 	printf("padr_l       %x - %x\n", (int)&fecp->palr, fecp->palr);
125777d1abdSTsiChungLiew 	printf("padr_u       %x - %x\n", (int)&fecp->paur, fecp->paur);
126777d1abdSTsiChungLiew 	printf("op_pause     %x - %x\n", (int)&fecp->opd, fecp->opd);
127777d1abdSTsiChungLiew 	printf("iadr_u       %x - %x\n", (int)&fecp->iaur, fecp->iaur);
128777d1abdSTsiChungLiew 	printf("iadr_l       %x - %x\n", (int)&fecp->ialr, fecp->ialr);
129777d1abdSTsiChungLiew 	printf("gadr_u       %x - %x\n", (int)&fecp->gaur, fecp->gaur);
130777d1abdSTsiChungLiew 	printf("gadr_l       %x - %x\n", (int)&fecp->galr, fecp->galr);
131777d1abdSTsiChungLiew 	printf("x_wmrk       %x - %x\n", (int)&fecp->tfwr, fecp->tfwr);
132777d1abdSTsiChungLiew 	printf("r_fdata      %x - %x\n", (int)&fecp->rfdr, fecp->rfdr);
133777d1abdSTsiChungLiew 	printf("r_fstat      %x - %x\n", (int)&fecp->rfsr, fecp->rfsr);
134777d1abdSTsiChungLiew 	printf("r_fctrl      %x - %x\n", (int)&fecp->rfcr, fecp->rfcr);
135777d1abdSTsiChungLiew 	printf("r_flrfp      %x - %x\n", (int)&fecp->rlrfp, fecp->rlrfp);
136777d1abdSTsiChungLiew 	printf("r_flwfp      %x - %x\n", (int)&fecp->rlwfp, fecp->rlwfp);
137777d1abdSTsiChungLiew 	printf("r_frfar      %x - %x\n", (int)&fecp->rfar, fecp->rfar);
138777d1abdSTsiChungLiew 	printf("r_frfrp      %x - %x\n", (int)&fecp->rfrp, fecp->rfrp);
139777d1abdSTsiChungLiew 	printf("r_frfwp      %x - %x\n", (int)&fecp->rfwp, fecp->rfwp);
140777d1abdSTsiChungLiew 	printf("t_fdata      %x - %x\n", (int)&fecp->tfdr, fecp->tfdr);
141777d1abdSTsiChungLiew 	printf("t_fstat      %x - %x\n", (int)&fecp->tfsr, fecp->tfsr);
142777d1abdSTsiChungLiew 	printf("t_fctrl      %x - %x\n", (int)&fecp->tfcr, fecp->tfcr);
143777d1abdSTsiChungLiew 	printf("t_flrfp      %x - %x\n", (int)&fecp->tlrfp, fecp->tlrfp);
144777d1abdSTsiChungLiew 	printf("t_flwfp      %x - %x\n", (int)&fecp->tlwfp, fecp->tlwfp);
145777d1abdSTsiChungLiew 	printf("t_ftfar      %x - %x\n", (int)&fecp->tfar, fecp->tfar);
146777d1abdSTsiChungLiew 	printf("t_ftfrp      %x - %x\n", (int)&fecp->tfrp, fecp->tfrp);
147777d1abdSTsiChungLiew 	printf("t_ftfwp      %x - %x\n", (int)&fecp->tfwp, fecp->tfwp);
148777d1abdSTsiChungLiew 	printf("frst         %x - %x\n", (int)&fecp->frst, fecp->frst);
149777d1abdSTsiChungLiew 	printf("ctcwr        %x - %x\n", (int)&fecp->ctcwr, fecp->ctcwr);
150777d1abdSTsiChungLiew }
151777d1abdSTsiChungLiew #endif
152777d1abdSTsiChungLiew 
set_fec_duplex_speed(volatile fecdma_t * fecp,bd_t * bd,int dup_spd)153f32f7fe7STsiChung Liew static void set_fec_duplex_speed(volatile fecdma_t * fecp, bd_t * bd,
154f32f7fe7STsiChung Liew 				 int dup_spd)
155777d1abdSTsiChungLiew {
156777d1abdSTsiChungLiew 	if ((dup_spd >> 16) == FULL) {
157777d1abdSTsiChungLiew 		/* Set maximum frame length */
158777d1abdSTsiChungLiew 		fecp->rcr = FEC_RCR_MAX_FL(PKT_MAXBUF_SIZE) | FEC_RCR_MII_MODE |
159777d1abdSTsiChungLiew 		    FEC_RCR_PROM | 0x100;
160777d1abdSTsiChungLiew 		fecp->tcr = FEC_TCR_FDEN;
161777d1abdSTsiChungLiew 	} else {
162777d1abdSTsiChungLiew 		/* Half duplex mode */
163777d1abdSTsiChungLiew 		fecp->rcr = FEC_RCR_MAX_FL(PKT_MAXBUF_SIZE) |
164777d1abdSTsiChungLiew 		    FEC_RCR_MII_MODE | FEC_RCR_DRT;
165777d1abdSTsiChungLiew 		fecp->tcr &= ~FEC_TCR_FDEN;
166777d1abdSTsiChungLiew 	}
167777d1abdSTsiChungLiew 
168777d1abdSTsiChungLiew 	if ((dup_spd & 0xFFFF) == _100BASET) {
169777d1abdSTsiChungLiew #ifdef MII_DEBUG
170777d1abdSTsiChungLiew 		printf("100Mbps\n");
171777d1abdSTsiChungLiew #endif
172777d1abdSTsiChungLiew 		bd->bi_ethspeed = 100;
173777d1abdSTsiChungLiew 	} else {
174777d1abdSTsiChungLiew #ifdef MII_DEBUG
175777d1abdSTsiChungLiew 		printf("10Mbps\n");
176777d1abdSTsiChungLiew #endif
177777d1abdSTsiChungLiew 		bd->bi_ethspeed = 10;
178777d1abdSTsiChungLiew 	}
179777d1abdSTsiChungLiew }
180777d1abdSTsiChungLiew 
fec_send(struct eth_device * dev,void * packet,int length)18110cbe3b6SJoe Hershberger static int fec_send(struct eth_device *dev, void *packet, int length)
182777d1abdSTsiChungLiew {
183777d1abdSTsiChungLiew 	struct fec_info_dma *info = dev->priv;
184777d1abdSTsiChungLiew 	cbd_t *pTbd, *pUsedTbd;
185777d1abdSTsiChungLiew 	u16 phyStatus;
186777d1abdSTsiChungLiew 
1878ef583a0SMike Frysinger 	miiphy_read(dev->name, info->phy_addr, MII_BMSR, &phyStatus);
188777d1abdSTsiChungLiew 
189777d1abdSTsiChungLiew 	/* process all the consumed TBDs */
1906d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	while (info->cleanTbdNum < CONFIG_SYS_TX_ETH_BUFFER) {
191777d1abdSTsiChungLiew 		pUsedTbd = &info->txbd[info->usedTbdIdx];
192777d1abdSTsiChungLiew 		if (pUsedTbd->cbd_sc & BD_ENET_TX_READY) {
193777d1abdSTsiChungLiew #ifdef ET_DEBUG
194777d1abdSTsiChungLiew 			printf("Cannot clean TBD %d, in use\n",
195777d1abdSTsiChungLiew 			       info->cleanTbdNum);
196777d1abdSTsiChungLiew #endif
197777d1abdSTsiChungLiew 			return 0;
198777d1abdSTsiChungLiew 		}
199777d1abdSTsiChungLiew 
200777d1abdSTsiChungLiew 		/* clean this buffer descriptor */
2016d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		if (info->usedTbdIdx == (CONFIG_SYS_TX_ETH_BUFFER - 1))
202777d1abdSTsiChungLiew 			pUsedTbd->cbd_sc = BD_ENET_TX_WRAP;
203777d1abdSTsiChungLiew 		else
204777d1abdSTsiChungLiew 			pUsedTbd->cbd_sc = 0;
205777d1abdSTsiChungLiew 
206777d1abdSTsiChungLiew 		/* update some indeces for a correct handling of the TBD ring */
207777d1abdSTsiChungLiew 		info->cleanTbdNum++;
2086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		info->usedTbdIdx = (info->usedTbdIdx + 1) % CONFIG_SYS_TX_ETH_BUFFER;
209777d1abdSTsiChungLiew 	}
210777d1abdSTsiChungLiew 
211777d1abdSTsiChungLiew 	/* Check for valid length of data. */
212777d1abdSTsiChungLiew 	if ((length > 1500) || (length <= 0)) {
213777d1abdSTsiChungLiew 		return -1;
214777d1abdSTsiChungLiew 	}
215777d1abdSTsiChungLiew 
216777d1abdSTsiChungLiew 	/* Check the number of vacant TxBDs. */
217777d1abdSTsiChungLiew 	if (info->cleanTbdNum < 1) {
218777d1abdSTsiChungLiew 		printf("No available TxBDs ...\n");
219777d1abdSTsiChungLiew 		return -1;
220777d1abdSTsiChungLiew 	}
221777d1abdSTsiChungLiew 
222777d1abdSTsiChungLiew 	/* Get the first TxBD to send the mac header */
223777d1abdSTsiChungLiew 	pTbd = &info->txbd[info->txIdx];
224777d1abdSTsiChungLiew 	pTbd->cbd_datlen = length;
225777d1abdSTsiChungLiew 	pTbd->cbd_bufaddr = (u32) packet;
226777d1abdSTsiChungLiew 	pTbd->cbd_sc |= BD_ENET_TX_LAST | BD_ENET_TX_TC | BD_ENET_TX_READY;
2276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	info->txIdx = (info->txIdx + 1) % CONFIG_SYS_TX_ETH_BUFFER;
228777d1abdSTsiChungLiew 
229777d1abdSTsiChungLiew 	/* Enable DMA transmit task */
230777d1abdSTsiChungLiew 	MCD_continDma(info->txTask);
231777d1abdSTsiChungLiew 
232777d1abdSTsiChungLiew 	info->cleanTbdNum -= 1;
233777d1abdSTsiChungLiew 
234777d1abdSTsiChungLiew 	/* wait until frame is sent . */
235777d1abdSTsiChungLiew 	while (pTbd->cbd_sc & BD_ENET_TX_READY) {
236777d1abdSTsiChungLiew 		udelay(10);
237777d1abdSTsiChungLiew 	}
238777d1abdSTsiChungLiew 
239777d1abdSTsiChungLiew 	return (int)(info->txbd[info->txIdx].cbd_sc & BD_ENET_TX_STATS);
240777d1abdSTsiChungLiew }
241777d1abdSTsiChungLiew 
fec_recv(struct eth_device * dev)242777d1abdSTsiChungLiew static int fec_recv(struct eth_device *dev)
243777d1abdSTsiChungLiew {
244777d1abdSTsiChungLiew 	struct fec_info_dma *info = dev->priv;
245777d1abdSTsiChungLiew 	volatile fecdma_t *fecp = (fecdma_t *) (info->iobase);
246777d1abdSTsiChungLiew 
2471fd92db8SJoe Hershberger 	cbd_t *prbd = &info->rxbd[info->rxIdx];
248777d1abdSTsiChungLiew 	u32 ievent;
249777d1abdSTsiChungLiew 	int frame_length, len = 0;
250777d1abdSTsiChungLiew 
251777d1abdSTsiChungLiew 	/* Check if any critical events have happened */
252777d1abdSTsiChungLiew 	ievent = fecp->eir;
253777d1abdSTsiChungLiew 	if (ievent != 0) {
254777d1abdSTsiChungLiew 		fecp->eir = ievent;
255777d1abdSTsiChungLiew 
256777d1abdSTsiChungLiew 		if (ievent & (FEC_EIR_BABT | FEC_EIR_TXERR | FEC_EIR_RXERR)) {
257777d1abdSTsiChungLiew 			printf("fec_recv: error\n");
258777d1abdSTsiChungLiew 			fec_halt(dev);
259777d1abdSTsiChungLiew 			fec_init(dev, NULL);
260777d1abdSTsiChungLiew 			return 0;
261777d1abdSTsiChungLiew 		}
262777d1abdSTsiChungLiew 
263777d1abdSTsiChungLiew 		if (ievent & FEC_EIR_HBERR) {
264777d1abdSTsiChungLiew 			/* Heartbeat error */
265777d1abdSTsiChungLiew 			fecp->tcr |= FEC_TCR_GTS;
266777d1abdSTsiChungLiew 		}
267777d1abdSTsiChungLiew 
268777d1abdSTsiChungLiew 		if (ievent & FEC_EIR_GRA) {
269777d1abdSTsiChungLiew 			/* Graceful stop complete */
270777d1abdSTsiChungLiew 			if (fecp->tcr & FEC_TCR_GTS) {
271777d1abdSTsiChungLiew 				printf("fec_recv: tcr_gts\n");
272777d1abdSTsiChungLiew 				fec_halt(dev);
273777d1abdSTsiChungLiew 				fecp->tcr &= ~FEC_TCR_GTS;
274777d1abdSTsiChungLiew 				fec_init(dev, NULL);
275777d1abdSTsiChungLiew 			}
276777d1abdSTsiChungLiew 		}
277777d1abdSTsiChungLiew 	}
278777d1abdSTsiChungLiew 
2791fd92db8SJoe Hershberger 	if (!(prbd->cbd_sc & BD_ENET_RX_EMPTY)) {
2801fd92db8SJoe Hershberger 		if ((prbd->cbd_sc & BD_ENET_RX_LAST) &&
2811fd92db8SJoe Hershberger 		    !(prbd->cbd_sc & BD_ENET_RX_ERR) &&
2821fd92db8SJoe Hershberger 		    ((prbd->cbd_datlen - 4) > 14)) {
283777d1abdSTsiChungLiew 
284777d1abdSTsiChungLiew 			/* Get buffer address and size */
2851fd92db8SJoe Hershberger 			frame_length = prbd->cbd_datlen - 4;
286777d1abdSTsiChungLiew 
287777d1abdSTsiChungLiew 			/* Fill the buffer and pass it to upper layers */
2881fd92db8SJoe Hershberger 			net_process_received_packet((uchar *)prbd->cbd_bufaddr,
2891fd92db8SJoe Hershberger 						    frame_length);
290777d1abdSTsiChungLiew 			len = frame_length;
291777d1abdSTsiChungLiew 		}
292777d1abdSTsiChungLiew 
293777d1abdSTsiChungLiew 		/* Reset buffer descriptor as empty */
294777d1abdSTsiChungLiew 		if ((info->rxIdx) == (PKTBUFSRX - 1))
2951fd92db8SJoe Hershberger 			prbd->cbd_sc = (BD_ENET_RX_WRAP | BD_ENET_RX_EMPTY);
296777d1abdSTsiChungLiew 		else
2971fd92db8SJoe Hershberger 			prbd->cbd_sc = BD_ENET_RX_EMPTY;
298777d1abdSTsiChungLiew 
2991fd92db8SJoe Hershberger 		prbd->cbd_datlen = PKTSIZE_ALIGN;
300777d1abdSTsiChungLiew 
301777d1abdSTsiChungLiew 		/* Now, we have an empty RxBD, restart the DMA receive task */
302777d1abdSTsiChungLiew 		MCD_continDma(info->rxTask);
303777d1abdSTsiChungLiew 
304777d1abdSTsiChungLiew 		/* Increment BD count */
305777d1abdSTsiChungLiew 		info->rxIdx = (info->rxIdx + 1) % PKTBUFSRX;
306777d1abdSTsiChungLiew 	}
307777d1abdSTsiChungLiew 
308777d1abdSTsiChungLiew 	return len;
309777d1abdSTsiChungLiew }
310777d1abdSTsiChungLiew 
fec_set_hwaddr(volatile fecdma_t * fecp,u8 * mac)311777d1abdSTsiChungLiew static void fec_set_hwaddr(volatile fecdma_t * fecp, u8 * mac)
312777d1abdSTsiChungLiew {
313777d1abdSTsiChungLiew 	u8 currByte;		/* byte for which to compute the CRC */
314777d1abdSTsiChungLiew 	int byte;		/* loop - counter */
315777d1abdSTsiChungLiew 	int bit;		/* loop - counter */
316777d1abdSTsiChungLiew 	u32 crc = 0xffffffff;	/* initial value */
317777d1abdSTsiChungLiew 
318777d1abdSTsiChungLiew 	for (byte = 0; byte < 6; byte++) {
319777d1abdSTsiChungLiew 		currByte = mac[byte];
320777d1abdSTsiChungLiew 		for (bit = 0; bit < 8; bit++) {
321777d1abdSTsiChungLiew 			if ((currByte & 0x01) ^ (crc & 0x01)) {
322777d1abdSTsiChungLiew 				crc >>= 1;
323777d1abdSTsiChungLiew 				crc = crc ^ 0xedb88320;
324777d1abdSTsiChungLiew 			} else {
325777d1abdSTsiChungLiew 				crc >>= 1;
326777d1abdSTsiChungLiew 			}
327777d1abdSTsiChungLiew 			currByte >>= 1;
328777d1abdSTsiChungLiew 		}
329777d1abdSTsiChungLiew 	}
330777d1abdSTsiChungLiew 
331777d1abdSTsiChungLiew 	crc = crc >> 26;
332777d1abdSTsiChungLiew 
333777d1abdSTsiChungLiew 	/* Set individual hash table register */
334777d1abdSTsiChungLiew 	if (crc >= 32) {
335777d1abdSTsiChungLiew 		fecp->ialr = (1 << (crc - 32));
336777d1abdSTsiChungLiew 		fecp->iaur = 0;
337777d1abdSTsiChungLiew 	} else {
338777d1abdSTsiChungLiew 		fecp->ialr = 0;
339777d1abdSTsiChungLiew 		fecp->iaur = (1 << crc);
340777d1abdSTsiChungLiew 	}
341777d1abdSTsiChungLiew 
342777d1abdSTsiChungLiew 	/* Set physical address */
343777d1abdSTsiChungLiew 	fecp->palr = (mac[0] << 24) + (mac[1] << 16) + (mac[2] << 8) + mac[3];
344777d1abdSTsiChungLiew 	fecp->paur = (mac[4] << 24) + (mac[5] << 16) + 0x8808;
345777d1abdSTsiChungLiew 
346777d1abdSTsiChungLiew 	/* Clear multicast address hash table */
347777d1abdSTsiChungLiew 	fecp->gaur = 0;
348777d1abdSTsiChungLiew 	fecp->galr = 0;
349777d1abdSTsiChungLiew }
350777d1abdSTsiChungLiew 
fec_init(struct eth_device * dev,bd_t * bd)351777d1abdSTsiChungLiew static int fec_init(struct eth_device *dev, bd_t * bd)
352777d1abdSTsiChungLiew {
353777d1abdSTsiChungLiew 	struct fec_info_dma *info = dev->priv;
354777d1abdSTsiChungLiew 	volatile fecdma_t *fecp = (fecdma_t *) (info->iobase);
355777d1abdSTsiChungLiew 	int i;
356d3f87148SMike Frysinger 	uchar enetaddr[6];
357777d1abdSTsiChungLiew 
358777d1abdSTsiChungLiew #ifdef ET_DEBUG
359777d1abdSTsiChungLiew 	printf("fec_init: iobase 0x%08x ...\n", info->iobase);
360777d1abdSTsiChungLiew #endif
361777d1abdSTsiChungLiew 
362777d1abdSTsiChungLiew 	fecpin_setclear(dev, 1);
363777d1abdSTsiChungLiew 
364777d1abdSTsiChungLiew 	fec_halt(dev);
365777d1abdSTsiChungLiew 
366777d1abdSTsiChungLiew #if defined(CONFIG_CMD_MII) || defined (CONFIG_MII) || \
3676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	defined (CONFIG_SYS_DISCOVER_PHY)
368777d1abdSTsiChungLiew 
369777d1abdSTsiChungLiew 	mii_init();
370777d1abdSTsiChungLiew 
371777d1abdSTsiChungLiew 	set_fec_duplex_speed(fecp, bd, info->dup_spd);
372777d1abdSTsiChungLiew #else
3736d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_DISCOVER_PHY
374777d1abdSTsiChungLiew 	set_fec_duplex_speed(fecp, bd, (FECDUPLEX << 16) | FECSPEED);
3756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #endif				/* ifndef CONFIG_SYS_DISCOVER_PHY */
376777d1abdSTsiChungLiew #endif				/* CONFIG_CMD_MII || CONFIG_MII */
377777d1abdSTsiChungLiew 
378777d1abdSTsiChungLiew 	/* We use strictly polling mode only */
379777d1abdSTsiChungLiew 	fecp->eimr = 0;
380777d1abdSTsiChungLiew 
381777d1abdSTsiChungLiew 	/* Clear any pending interrupt */
382777d1abdSTsiChungLiew 	fecp->eir = 0xffffffff;
383777d1abdSTsiChungLiew 
384777d1abdSTsiChungLiew 	/* Set station address   */
385d3f87148SMike Frysinger 	if ((u32) fecp == CONFIG_SYS_FEC0_IOBASE)
38635affd7aSSimon Glass 		eth_env_get_enetaddr("ethaddr", enetaddr);
387d3f87148SMike Frysinger 	else
38835affd7aSSimon Glass 		eth_env_get_enetaddr("eth1addr", enetaddr);
389d3f87148SMike Frysinger 	fec_set_hwaddr(fecp, enetaddr);
390777d1abdSTsiChungLiew 
391777d1abdSTsiChungLiew 	/* Set Opcode/Pause Duration Register */
392777d1abdSTsiChungLiew 	fecp->opd = 0x00010020;
393777d1abdSTsiChungLiew 
394*e4691564SHeinrich Schuchardt 	/* Setup Buffers and Buffer Descriptors */
395777d1abdSTsiChungLiew 	info->rxIdx = 0;
396777d1abdSTsiChungLiew 	info->txIdx = 0;
397777d1abdSTsiChungLiew 
398777d1abdSTsiChungLiew 	/* Setup Receiver Buffer Descriptors (13.14.24.18)
399777d1abdSTsiChungLiew 	 * Settings:     Empty, Wrap */
400777d1abdSTsiChungLiew 	for (i = 0; i < PKTBUFSRX; i++) {
401777d1abdSTsiChungLiew 		info->rxbd[i].cbd_sc = BD_ENET_RX_EMPTY;
402777d1abdSTsiChungLiew 		info->rxbd[i].cbd_datlen = PKTSIZE_ALIGN;
4031fd92db8SJoe Hershberger 		info->rxbd[i].cbd_bufaddr = (uint) net_rx_packets[i];
404777d1abdSTsiChungLiew 	}
405777d1abdSTsiChungLiew 	info->rxbd[PKTBUFSRX - 1].cbd_sc |= BD_ENET_RX_WRAP;
406777d1abdSTsiChungLiew 
407777d1abdSTsiChungLiew 	/* Setup Ethernet Transmitter Buffer Descriptors (13.14.24.19)
408777d1abdSTsiChungLiew 	 * Settings:    Last, Tx CRC */
4096d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	for (i = 0; i < CONFIG_SYS_TX_ETH_BUFFER; i++) {
410777d1abdSTsiChungLiew 		info->txbd[i].cbd_sc = 0;
411777d1abdSTsiChungLiew 		info->txbd[i].cbd_datlen = 0;
412777d1abdSTsiChungLiew 		info->txbd[i].cbd_bufaddr = (uint) (&info->txbuf[0]);
413777d1abdSTsiChungLiew 	}
4146d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	info->txbd[CONFIG_SYS_TX_ETH_BUFFER - 1].cbd_sc |= BD_ENET_TX_WRAP;
415777d1abdSTsiChungLiew 
416777d1abdSTsiChungLiew 	info->usedTbdIdx = 0;
4176d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	info->cleanTbdNum = CONFIG_SYS_TX_ETH_BUFFER;
418777d1abdSTsiChungLiew 
419777d1abdSTsiChungLiew 	/* Set Rx FIFO alarm and granularity value */
420777d1abdSTsiChungLiew 	fecp->rfcr = 0x0c000000;
421777d1abdSTsiChungLiew 	fecp->rfar = 0x0000030c;
422777d1abdSTsiChungLiew 
423777d1abdSTsiChungLiew 	/* Set Tx FIFO granularity value */
424777d1abdSTsiChungLiew 	fecp->tfcr = FIFO_CTRL_FRAME | FIFO_CTRL_GR(6) | 0x00040000;
425777d1abdSTsiChungLiew 	fecp->tfar = 0x00000080;
426777d1abdSTsiChungLiew 
427777d1abdSTsiChungLiew 	fecp->tfwr = 0x2;
428777d1abdSTsiChungLiew 	fecp->ctcwr = 0x03000000;
429777d1abdSTsiChungLiew 
430777d1abdSTsiChungLiew 	/* Enable DMA receive task */
431777d1abdSTsiChungLiew 	MCD_startDma(info->rxTask,	/* Dma channel */
432777d1abdSTsiChungLiew 		     (s8 *) info->rxbd,	/*Source Address */
433777d1abdSTsiChungLiew 		     0,		/* Source increment */
434777d1abdSTsiChungLiew 		     (s8 *) (&fecp->rfdr),	/* dest */
435777d1abdSTsiChungLiew 		     4,		/* dest increment */
436777d1abdSTsiChungLiew 		     0,		/* DMA size */
437777d1abdSTsiChungLiew 		     4,		/* xfer size */
438777d1abdSTsiChungLiew 		     info->rxInit,	/* initiator */
439777d1abdSTsiChungLiew 		     info->rxPri,	/* priority */
440777d1abdSTsiChungLiew 		     (MCD_FECRX_DMA | MCD_TT_FLAGS_DEF),	/* Flags */
441777d1abdSTsiChungLiew 		     (MCD_NO_CSUM | MCD_NO_BYTE_SWAP)	/* Function description */
442777d1abdSTsiChungLiew 	    );
443777d1abdSTsiChungLiew 
444777d1abdSTsiChungLiew 	/* Enable DMA tx task with no ready buffer descriptors */
445777d1abdSTsiChungLiew 	MCD_startDma(info->txTask,	/* Dma channel */
446777d1abdSTsiChungLiew 		     (s8 *) info->txbd,	/*Source Address */
447777d1abdSTsiChungLiew 		     0,		/* Source increment */
448777d1abdSTsiChungLiew 		     (s8 *) (&fecp->tfdr),	/* dest */
449777d1abdSTsiChungLiew 		     4,		/* dest incr */
450777d1abdSTsiChungLiew 		     0,		/* DMA size */
451777d1abdSTsiChungLiew 		     4,		/* xfer size */
452777d1abdSTsiChungLiew 		     info->txInit,	/* initiator */
453777d1abdSTsiChungLiew 		     info->txPri,	/* priority */
454777d1abdSTsiChungLiew 		     (MCD_FECTX_DMA | MCD_TT_FLAGS_DEF),	/* Flags */
455777d1abdSTsiChungLiew 		     (MCD_NO_CSUM | MCD_NO_BYTE_SWAP)	/* Function description */
456777d1abdSTsiChungLiew 	    );
457777d1abdSTsiChungLiew 
458777d1abdSTsiChungLiew 	/* Now enable the transmit and receive processing */
459777d1abdSTsiChungLiew 	fecp->ecr |= FEC_ECR_ETHER_EN;
460777d1abdSTsiChungLiew 
461777d1abdSTsiChungLiew 	return 1;
462777d1abdSTsiChungLiew }
463777d1abdSTsiChungLiew 
fec_halt(struct eth_device * dev)464777d1abdSTsiChungLiew static void fec_halt(struct eth_device *dev)
465777d1abdSTsiChungLiew {
466777d1abdSTsiChungLiew 	struct fec_info_dma *info = dev->priv;
467777d1abdSTsiChungLiew 	volatile fecdma_t *fecp = (fecdma_t *) (info->iobase);
468777d1abdSTsiChungLiew 	int counter = 0xffff;
469777d1abdSTsiChungLiew 
470777d1abdSTsiChungLiew 	/* issue graceful stop command to the FEC transmitter if necessary */
471777d1abdSTsiChungLiew 	fecp->tcr |= FEC_TCR_GTS;
472777d1abdSTsiChungLiew 
473777d1abdSTsiChungLiew 	/* wait for graceful stop to register */
474777d1abdSTsiChungLiew 	while ((counter--) && (!(fecp->eir & FEC_EIR_GRA))) ;
475777d1abdSTsiChungLiew 
476777d1abdSTsiChungLiew 	/* Disable DMA tasks */
477777d1abdSTsiChungLiew 	MCD_killDma(info->txTask);
47851855e89SMasahiro Yamada 	MCD_killDma(info->rxTask);
479777d1abdSTsiChungLiew 
480777d1abdSTsiChungLiew 	/* Disable the Ethernet Controller */
481777d1abdSTsiChungLiew 	fecp->ecr &= ~FEC_ECR_ETHER_EN;
482777d1abdSTsiChungLiew 
483777d1abdSTsiChungLiew 	/* Clear FIFO status registers */
484777d1abdSTsiChungLiew 	fecp->rfsr &= FIFO_ERRSTAT;
485777d1abdSTsiChungLiew 	fecp->tfsr &= FIFO_ERRSTAT;
486777d1abdSTsiChungLiew 
487777d1abdSTsiChungLiew 	fecp->frst = 0x01000000;
488777d1abdSTsiChungLiew 
489777d1abdSTsiChungLiew 	/* Issue a reset command to the FEC chip */
490777d1abdSTsiChungLiew 	fecp->ecr |= FEC_ECR_RESET;
491777d1abdSTsiChungLiew 
492777d1abdSTsiChungLiew 	/* wait at least 20 clock cycles */
493777d1abdSTsiChungLiew 	udelay(10000);
494777d1abdSTsiChungLiew 
495777d1abdSTsiChungLiew #ifdef ET_DEBUG
496777d1abdSTsiChungLiew 	printf("Ethernet task stopped\n");
497777d1abdSTsiChungLiew #endif
498777d1abdSTsiChungLiew }
499777d1abdSTsiChungLiew 
mcdmafec_initialize(bd_t * bis)500777d1abdSTsiChungLiew int mcdmafec_initialize(bd_t * bis)
501777d1abdSTsiChungLiew {
502777d1abdSTsiChungLiew 	struct eth_device *dev;
503777d1abdSTsiChungLiew 	int i;
5046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_DMA_USE_INTSRAM
5056d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 	u32 tmp = CONFIG_SYS_INTSRAM + 0x2000;
506f32f7fe7STsiChung Liew #endif
507777d1abdSTsiChungLiew 
508a62cd29cSAxel Lin 	for (i = 0; i < ARRAY_SIZE(fec_info); i++) {
509777d1abdSTsiChungLiew 
510777d1abdSTsiChungLiew 		dev =
5116d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		    (struct eth_device *)memalign(CONFIG_SYS_CACHELINE_SIZE,
512777d1abdSTsiChungLiew 						  sizeof *dev);
513777d1abdSTsiChungLiew 		if (dev == NULL)
514777d1abdSTsiChungLiew 			hang();
515777d1abdSTsiChungLiew 
516777d1abdSTsiChungLiew 		memset(dev, 0, sizeof(*dev));
517777d1abdSTsiChungLiew 
518777d1abdSTsiChungLiew 		sprintf(dev->name, "FEC%d", fec_info[i].index);
519777d1abdSTsiChungLiew 
520777d1abdSTsiChungLiew 		dev->priv = &fec_info[i];
521777d1abdSTsiChungLiew 		dev->init = fec_init;
522777d1abdSTsiChungLiew 		dev->halt = fec_halt;
523777d1abdSTsiChungLiew 		dev->send = fec_send;
524777d1abdSTsiChungLiew 		dev->recv = fec_recv;
525777d1abdSTsiChungLiew 
526777d1abdSTsiChungLiew 		/* setup Receive and Transmit buffer descriptor */
5276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_DMA_USE_INTSRAM
528429be27cSTsiChung Liew 		fec_info[i].rxbd = (cbd_t *)((u32)fec_info[i].rxbd + tmp);
529429be27cSTsiChung Liew 		tmp = (u32)fec_info[i].rxbd;
530f32f7fe7STsiChung Liew 		fec_info[i].txbd =
531429be27cSTsiChung Liew 		    (cbd_t *)((u32)fec_info[i].txbd + tmp +
532429be27cSTsiChung Liew 		    (PKTBUFSRX * sizeof(cbd_t)));
533429be27cSTsiChung Liew 		tmp = (u32)fec_info[i].txbd;
534f32f7fe7STsiChung Liew 		fec_info[i].txbuf =
535429be27cSTsiChung Liew 		    (char *)((u32)fec_info[i].txbuf + tmp +
5366d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		    (CONFIG_SYS_TX_ETH_BUFFER * sizeof(cbd_t)));
537429be27cSTsiChung Liew 		tmp = (u32)fec_info[i].txbuf;
538f32f7fe7STsiChung Liew #else
539777d1abdSTsiChungLiew 		fec_info[i].rxbd =
5406d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		    (cbd_t *) memalign(CONFIG_SYS_CACHELINE_SIZE,
541777d1abdSTsiChungLiew 				       (PKTBUFSRX * sizeof(cbd_t)));
542777d1abdSTsiChungLiew 		fec_info[i].txbd =
5436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		    (cbd_t *) memalign(CONFIG_SYS_CACHELINE_SIZE,
5446d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 				       (CONFIG_SYS_TX_ETH_BUFFER * sizeof(cbd_t)));
545777d1abdSTsiChungLiew 		fec_info[i].txbuf =
5466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		    (char *)memalign(CONFIG_SYS_CACHELINE_SIZE, DBUF_LENGTH);
547f32f7fe7STsiChung Liew #endif
548777d1abdSTsiChungLiew 
549777d1abdSTsiChungLiew #ifdef ET_DEBUG
550777d1abdSTsiChungLiew 		printf("rxbd %x txbd %x\n",
551777d1abdSTsiChungLiew 		       (int)fec_info[i].rxbd, (int)fec_info[i].txbd);
552777d1abdSTsiChungLiew #endif
553777d1abdSTsiChungLiew 
5546d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 		fec_info[i].phy_name = (char *)memalign(CONFIG_SYS_CACHELINE_SIZE, 32);
555777d1abdSTsiChungLiew 
556777d1abdSTsiChungLiew 		eth_register(dev);
557777d1abdSTsiChungLiew 
558777d1abdSTsiChungLiew #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
5595a49f174SJoe Hershberger 		int retval;
5605a49f174SJoe Hershberger 		struct mii_dev *mdiodev = mdio_alloc();
5615a49f174SJoe Hershberger 		if (!mdiodev)
5625a49f174SJoe Hershberger 			return -ENOMEM;
5635a49f174SJoe Hershberger 		strncpy(mdiodev->name, dev->name, MDIO_NAME_LEN);
5645a49f174SJoe Hershberger 		mdiodev->read = mcffec_miiphy_read;
5655a49f174SJoe Hershberger 		mdiodev->write = mcffec_miiphy_write;
5665a49f174SJoe Hershberger 
5675a49f174SJoe Hershberger 		retval = mdio_register(mdiodev);
5685a49f174SJoe Hershberger 		if (retval < 0)
5695a49f174SJoe Hershberger 			return retval;
570777d1abdSTsiChungLiew #endif
571777d1abdSTsiChungLiew 
572777d1abdSTsiChungLiew 		if (i > 0)
573777d1abdSTsiChungLiew 			fec_info[i - 1].next = &fec_info[i];
574777d1abdSTsiChungLiew 	}
575777d1abdSTsiChungLiew 	fec_info[i - 1].next = &fec_info[0];
576777d1abdSTsiChungLiew 
577777d1abdSTsiChungLiew 	/* default speed */
578777d1abdSTsiChungLiew 	bis->bi_ethspeed = 10;
579777d1abdSTsiChungLiew 
580b31da88bSBen Warren 	return 0;
581777d1abdSTsiChungLiew }
582