1a2a55e51SPrabhakar Kushwaha /* 2a2a55e51SPrabhakar Kushwaha * Copyright (C) 2014 Freescale Semiconductor 3a2a55e51SPrabhakar Kushwaha * 4a2a55e51SPrabhakar Kushwaha * SPDX-License-Identifier: GPL-2.0+ 5a2a55e51SPrabhakar Kushwaha */ 6a2a55e51SPrabhakar Kushwaha 7a2a55e51SPrabhakar Kushwaha /* qbman_sys_decl.h and qbman_sys.h are the two platform-specific files in the 8a2a55e51SPrabhakar Kushwaha * driver. They are only included via qbman_private.h, which is itself a 9a2a55e51SPrabhakar Kushwaha * platform-independent file and is included by all the other driver source. 10a2a55e51SPrabhakar Kushwaha * 11a2a55e51SPrabhakar Kushwaha * qbman_sys_decl.h is included prior to all other declarations and logic, and 12a2a55e51SPrabhakar Kushwaha * it exists to provide compatibility with any linux interfaces our 13a2a55e51SPrabhakar Kushwaha * single-source driver code is dependent on (eg. kmalloc). Ie. this file 14a2a55e51SPrabhakar Kushwaha * provides linux compatibility. 15a2a55e51SPrabhakar Kushwaha * 16a2a55e51SPrabhakar Kushwaha * This qbman_sys.h header, on the other hand, is included *after* any common 17a2a55e51SPrabhakar Kushwaha * and platform-neutral declarations and logic in qbman_private.h, and exists to 18a2a55e51SPrabhakar Kushwaha * implement any platform-specific logic of the qbman driver itself. Ie. it is 19a2a55e51SPrabhakar Kushwaha * *not* to provide linux compatibility. 20a2a55e51SPrabhakar Kushwaha */ 21a2a55e51SPrabhakar Kushwaha 22a2a55e51SPrabhakar Kushwaha /* Trace the 3 different classes of read/write access to QBMan. #undef as 23a2a55e51SPrabhakar Kushwaha * required. */ 24a2a55e51SPrabhakar Kushwaha #undef QBMAN_CCSR_TRACE 25a2a55e51SPrabhakar Kushwaha #undef QBMAN_CINH_TRACE 26a2a55e51SPrabhakar Kushwaha #undef QBMAN_CENA_TRACE 27a2a55e51SPrabhakar Kushwaha 28a2a55e51SPrabhakar Kushwaha /* Temporarily define this to get around the fact that cache enabled mapping is 29a2a55e51SPrabhakar Kushwaha * not working right now. Will remove this after uboot could map the cache 30a2a55e51SPrabhakar Kushwaha * enabled portal memory. 31a2a55e51SPrabhakar Kushwaha */ 32a2a55e51SPrabhakar Kushwaha #define QBMAN_CINH_ONLY 33a2a55e51SPrabhakar Kushwaha 34a2a55e51SPrabhakar Kushwaha static inline void word_copy(void *d, const void *s, unsigned int cnt) 35a2a55e51SPrabhakar Kushwaha { 36a2a55e51SPrabhakar Kushwaha uint32_t *dd = d; 37a2a55e51SPrabhakar Kushwaha const uint32_t *ss = s; 38a2a55e51SPrabhakar Kushwaha 39a2a55e51SPrabhakar Kushwaha while (cnt--) 40a2a55e51SPrabhakar Kushwaha *(dd++) = *(ss++); 41a2a55e51SPrabhakar Kushwaha } 42a2a55e51SPrabhakar Kushwaha 43a2a55e51SPrabhakar Kushwaha /* Currently, the CENA support code expects each 32-bit word to be written in 44a2a55e51SPrabhakar Kushwaha * host order, and these are converted to hardware (little-endian) order on 45a2a55e51SPrabhakar Kushwaha * command submission. However, 64-bit quantities are must be written (and read) 46a2a55e51SPrabhakar Kushwaha * as two 32-bit words with the least-significant word first, irrespective of 47a2a55e51SPrabhakar Kushwaha * host endianness. */ 48a2a55e51SPrabhakar Kushwaha static inline void u64_to_le32_copy(void *d, const uint64_t *s, 49a2a55e51SPrabhakar Kushwaha unsigned int cnt) 50a2a55e51SPrabhakar Kushwaha { 51a2a55e51SPrabhakar Kushwaha uint32_t *dd = d; 52a2a55e51SPrabhakar Kushwaha const uint32_t *ss = (const uint32_t *)s; 53a2a55e51SPrabhakar Kushwaha 54a2a55e51SPrabhakar Kushwaha while (cnt--) { 55a2a55e51SPrabhakar Kushwaha /* TBD: the toolchain was choking on the use of 64-bit types up 56a2a55e51SPrabhakar Kushwaha * until recently so this works entirely with 32-bit variables. 57a2a55e51SPrabhakar Kushwaha * When 64-bit types become usable again, investigate better 58a2a55e51SPrabhakar Kushwaha * ways of doing this. */ 59a2a55e51SPrabhakar Kushwaha #if defined(__BIG_ENDIAN) 60a2a55e51SPrabhakar Kushwaha *(dd++) = ss[1]; 61a2a55e51SPrabhakar Kushwaha *(dd++) = ss[0]; 62a2a55e51SPrabhakar Kushwaha ss += 2; 63a2a55e51SPrabhakar Kushwaha #else 64a2a55e51SPrabhakar Kushwaha *(dd++) = *(ss++); 65a2a55e51SPrabhakar Kushwaha *(dd++) = *(ss++); 66a2a55e51SPrabhakar Kushwaha #endif 67a2a55e51SPrabhakar Kushwaha } 68a2a55e51SPrabhakar Kushwaha } 69a2a55e51SPrabhakar Kushwaha static inline void u64_from_le32_copy(uint64_t *d, const void *s, 70a2a55e51SPrabhakar Kushwaha unsigned int cnt) 71a2a55e51SPrabhakar Kushwaha { 72a2a55e51SPrabhakar Kushwaha const uint32_t *ss = s; 73a2a55e51SPrabhakar Kushwaha uint32_t *dd = (uint32_t *)d; 74a2a55e51SPrabhakar Kushwaha 75a2a55e51SPrabhakar Kushwaha while (cnt--) { 76a2a55e51SPrabhakar Kushwaha #if defined(__BIG_ENDIAN) 77a2a55e51SPrabhakar Kushwaha dd[1] = *(ss++); 78a2a55e51SPrabhakar Kushwaha dd[0] = *(ss++); 79a2a55e51SPrabhakar Kushwaha dd += 2; 80a2a55e51SPrabhakar Kushwaha #else 81a2a55e51SPrabhakar Kushwaha *(dd++) = *(ss++); 82a2a55e51SPrabhakar Kushwaha *(dd++) = *(ss++); 83a2a55e51SPrabhakar Kushwaha #endif 84a2a55e51SPrabhakar Kushwaha } 85a2a55e51SPrabhakar Kushwaha } 86a2a55e51SPrabhakar Kushwaha 87a2a55e51SPrabhakar Kushwaha /* Convert a host-native 32bit value into little endian */ 88a2a55e51SPrabhakar Kushwaha #if defined(__BIG_ENDIAN) 89a2a55e51SPrabhakar Kushwaha static inline uint32_t make_le32(uint32_t val) 90a2a55e51SPrabhakar Kushwaha { 91a2a55e51SPrabhakar Kushwaha return ((val & 0xff) << 24) | ((val & 0xff00) << 8) | 92a2a55e51SPrabhakar Kushwaha ((val & 0xff0000) >> 8) | ((val & 0xff000000) >> 24); 93a2a55e51SPrabhakar Kushwaha } 94a2a55e51SPrabhakar Kushwaha #else 95a2a55e51SPrabhakar Kushwaha #define make_le32(val) (val) 96a2a55e51SPrabhakar Kushwaha #endif 97a2a55e51SPrabhakar Kushwaha static inline void make_le32_n(uint32_t *val, unsigned int num) 98a2a55e51SPrabhakar Kushwaha { 99a2a55e51SPrabhakar Kushwaha while (num--) { 100a2a55e51SPrabhakar Kushwaha *val = make_le32(*val); 101a2a55e51SPrabhakar Kushwaha val++; 102a2a55e51SPrabhakar Kushwaha } 103a2a55e51SPrabhakar Kushwaha } 104a2a55e51SPrabhakar Kushwaha 105a2a55e51SPrabhakar Kushwaha /******************/ 106a2a55e51SPrabhakar Kushwaha /* Portal access */ 107a2a55e51SPrabhakar Kushwaha /******************/ 108a2a55e51SPrabhakar Kushwaha struct qbman_swp_sys { 109a2a55e51SPrabhakar Kushwaha /* On GPP, the sys support for qbman_swp is here. The CENA region isi 110a2a55e51SPrabhakar Kushwaha * not an mmap() of the real portal registers, but an allocated 111a2a55e51SPrabhakar Kushwaha * place-holder, because the actual writes/reads to/from the portal are 112a2a55e51SPrabhakar Kushwaha * marshalled from these allocated areas using QBMan's "MC access 113a2a55e51SPrabhakar Kushwaha * registers". CINH accesses are atomic so there's no need for a 114a2a55e51SPrabhakar Kushwaha * place-holder. */ 115a2a55e51SPrabhakar Kushwaha void *cena; 116a2a55e51SPrabhakar Kushwaha void __iomem *addr_cena; 117a2a55e51SPrabhakar Kushwaha void __iomem *addr_cinh; 118a2a55e51SPrabhakar Kushwaha }; 119a2a55e51SPrabhakar Kushwaha 120a2a55e51SPrabhakar Kushwaha /* P_OFFSET is (ACCESS_CMD,0,12) - offset within the portal 121a2a55e51SPrabhakar Kushwaha * C is (ACCESS_CMD,12,1) - is inhibited? (0==CENA, 1==CINH) 122a2a55e51SPrabhakar Kushwaha * SWP_IDX is (ACCESS_CMD,16,10) - Software portal index 123a2a55e51SPrabhakar Kushwaha * P is (ACCESS_CMD,28,1) - (0==special portal, 1==any portal) 124a2a55e51SPrabhakar Kushwaha * T is (ACCESS_CMD,29,1) - Command type (0==READ, 1==WRITE) 125a2a55e51SPrabhakar Kushwaha * E is (ACCESS_CMD,31,1) - Command execute (1 to issue, poll for 0==complete) 126a2a55e51SPrabhakar Kushwaha */ 127a2a55e51SPrabhakar Kushwaha 128a2a55e51SPrabhakar Kushwaha static inline void qbman_cinh_write(struct qbman_swp_sys *s, uint32_t offset, 129a2a55e51SPrabhakar Kushwaha uint32_t val) 130a2a55e51SPrabhakar Kushwaha { 131a2a55e51SPrabhakar Kushwaha __raw_writel(val, s->addr_cinh + offset); 132a2a55e51SPrabhakar Kushwaha #ifdef QBMAN_CINH_TRACE 133a2a55e51SPrabhakar Kushwaha pr_info("qbman_cinh_write(%p:0x%03x) 0x%08x\n", 134a2a55e51SPrabhakar Kushwaha s->addr_cinh, offset, val); 135a2a55e51SPrabhakar Kushwaha #endif 136a2a55e51SPrabhakar Kushwaha } 137a2a55e51SPrabhakar Kushwaha 138a2a55e51SPrabhakar Kushwaha static inline uint32_t qbman_cinh_read(struct qbman_swp_sys *s, uint32_t offset) 139a2a55e51SPrabhakar Kushwaha { 140a2a55e51SPrabhakar Kushwaha uint32_t reg = __raw_readl(s->addr_cinh + offset); 141a2a55e51SPrabhakar Kushwaha 142a2a55e51SPrabhakar Kushwaha #ifdef QBMAN_CINH_TRACE 143a2a55e51SPrabhakar Kushwaha pr_info("qbman_cinh_read(%p:0x%03x) 0x%08x\n", 144a2a55e51SPrabhakar Kushwaha s->addr_cinh, offset, reg); 145a2a55e51SPrabhakar Kushwaha #endif 146a2a55e51SPrabhakar Kushwaha return reg; 147a2a55e51SPrabhakar Kushwaha } 148a2a55e51SPrabhakar Kushwaha 149a2a55e51SPrabhakar Kushwaha static inline void *qbman_cena_write_start(struct qbman_swp_sys *s, 150a2a55e51SPrabhakar Kushwaha uint32_t offset) 151a2a55e51SPrabhakar Kushwaha { 152a2a55e51SPrabhakar Kushwaha void *shadow = s->cena + offset; 153a2a55e51SPrabhakar Kushwaha 154a2a55e51SPrabhakar Kushwaha #ifdef QBMAN_CENA_TRACE 155a2a55e51SPrabhakar Kushwaha pr_info("qbman_cena_write_start(%p:0x%03x) %p\n", 156a2a55e51SPrabhakar Kushwaha s->addr_cena, offset, shadow); 157a2a55e51SPrabhakar Kushwaha #endif 158a2a55e51SPrabhakar Kushwaha BUG_ON(offset & 63); 159a2a55e51SPrabhakar Kushwaha dcbz(shadow); 160a2a55e51SPrabhakar Kushwaha return shadow; 161a2a55e51SPrabhakar Kushwaha } 162a2a55e51SPrabhakar Kushwaha 163a2a55e51SPrabhakar Kushwaha static inline void qbman_cena_write_complete(struct qbman_swp_sys *s, 164a2a55e51SPrabhakar Kushwaha uint32_t offset, void *cmd) 165a2a55e51SPrabhakar Kushwaha { 166a2a55e51SPrabhakar Kushwaha const uint32_t *shadow = cmd; 167a2a55e51SPrabhakar Kushwaha int loop; 168a2a55e51SPrabhakar Kushwaha 169a2a55e51SPrabhakar Kushwaha #ifdef QBMAN_CENA_TRACE 170a2a55e51SPrabhakar Kushwaha pr_info("qbman_cena_write_complete(%p:0x%03x) %p\n", 171a2a55e51SPrabhakar Kushwaha s->addr_cena, offset, shadow); 172a2a55e51SPrabhakar Kushwaha hexdump(cmd, 64); 173a2a55e51SPrabhakar Kushwaha #endif 174a2a55e51SPrabhakar Kushwaha for (loop = 15; loop >= 0; loop--) 175a2a55e51SPrabhakar Kushwaha #ifdef QBMAN_CINH_ONLY 176a2a55e51SPrabhakar Kushwaha __raw_writel(shadow[loop], s->addr_cinh + 177a2a55e51SPrabhakar Kushwaha offset + loop * 4); 178a2a55e51SPrabhakar Kushwaha #else 179a2a55e51SPrabhakar Kushwaha __raw_writel(shadow[loop], s->addr_cena + 180a2a55e51SPrabhakar Kushwaha offset + loop * 4); 181a2a55e51SPrabhakar Kushwaha #endif 182a2a55e51SPrabhakar Kushwaha } 183a2a55e51SPrabhakar Kushwaha 184a2a55e51SPrabhakar Kushwaha static inline void *qbman_cena_read(struct qbman_swp_sys *s, uint32_t offset) 185a2a55e51SPrabhakar Kushwaha { 186a2a55e51SPrabhakar Kushwaha uint32_t *shadow = s->cena + offset; 187a2a55e51SPrabhakar Kushwaha unsigned int loop; 188a2a55e51SPrabhakar Kushwaha 189a2a55e51SPrabhakar Kushwaha #ifdef QBMAN_CENA_TRACE 190a2a55e51SPrabhakar Kushwaha pr_info("qbman_cena_read(%p:0x%03x) %p\n", 191a2a55e51SPrabhakar Kushwaha s->addr_cena, offset, shadow); 192a2a55e51SPrabhakar Kushwaha #endif 193a2a55e51SPrabhakar Kushwaha 194a2a55e51SPrabhakar Kushwaha for (loop = 0; loop < 16; loop++) 195a2a55e51SPrabhakar Kushwaha #ifdef QBMAN_CINH_ONLY 196a2a55e51SPrabhakar Kushwaha shadow[loop] = __raw_readl(s->addr_cinh + offset 197a2a55e51SPrabhakar Kushwaha + loop * 4); 198a2a55e51SPrabhakar Kushwaha #else 199a2a55e51SPrabhakar Kushwaha shadow[loop] = __raw_readl(s->addr_cena + offset 200a2a55e51SPrabhakar Kushwaha + loop * 4); 201a2a55e51SPrabhakar Kushwaha #endif 202a2a55e51SPrabhakar Kushwaha #ifdef QBMAN_CENA_TRACE 203a2a55e51SPrabhakar Kushwaha hexdump(shadow, 64); 204a2a55e51SPrabhakar Kushwaha #endif 205a2a55e51SPrabhakar Kushwaha return shadow; 206a2a55e51SPrabhakar Kushwaha } 207a2a55e51SPrabhakar Kushwaha 208a2a55e51SPrabhakar Kushwaha static inline void qbman_cena_invalidate_prefetch(struct qbman_swp_sys *s, 209a2a55e51SPrabhakar Kushwaha uint32_t offset) 210a2a55e51SPrabhakar Kushwaha { 211a2a55e51SPrabhakar Kushwaha } 212a2a55e51SPrabhakar Kushwaha 213a2a55e51SPrabhakar Kushwaha /******************/ 214a2a55e51SPrabhakar Kushwaha /* Portal support */ 215a2a55e51SPrabhakar Kushwaha /******************/ 216a2a55e51SPrabhakar Kushwaha 217a2a55e51SPrabhakar Kushwaha /* The SWP_CFG portal register is special, in that it is used by the 218a2a55e51SPrabhakar Kushwaha * platform-specific code rather than the platform-independent code in 219a2a55e51SPrabhakar Kushwaha * qbman_portal.c. So use of it is declared locally here. */ 220a2a55e51SPrabhakar Kushwaha #define QBMAN_CINH_SWP_CFG 0xd00 221a2a55e51SPrabhakar Kushwaha 222a2a55e51SPrabhakar Kushwaha /* For MC portal use, we always configure with 223a2a55e51SPrabhakar Kushwaha * DQRR_MF is (SWP_CFG,20,3) - DQRR max fill (<- 0x4) 224a2a55e51SPrabhakar Kushwaha * EST is (SWP_CFG,16,3) - EQCR_CI stashing threshold (<- 0x0) 225a2a55e51SPrabhakar Kushwaha * RPM is (SWP_CFG,12,2) - RCR production notification mode (<- 0x3) 226a2a55e51SPrabhakar Kushwaha * DCM is (SWP_CFG,10,2) - DQRR consumption notification mode (<- 0x2) 227a2a55e51SPrabhakar Kushwaha * EPM is (SWP_CFG,8,2) - EQCR production notification mode (<- 0x3) 228a2a55e51SPrabhakar Kushwaha * SD is (SWP_CFG,5,1) - memory stashing drop enable (<- FALSE) 229a2a55e51SPrabhakar Kushwaha * SP is (SWP_CFG,4,1) - memory stashing priority (<- TRUE) 230a2a55e51SPrabhakar Kushwaha * SE is (SWP_CFG,3,1) - memory stashing enable (<- 0x0) 231a2a55e51SPrabhakar Kushwaha * DP is (SWP_CFG,2,1) - dequeue stashing priority (<- TRUE) 232a2a55e51SPrabhakar Kushwaha * DE is (SWP_CFG,1,1) - dequeue stashing enable (<- 0x0) 233a2a55e51SPrabhakar Kushwaha * EP is (SWP_CFG,0,1) - EQCR_CI stashing priority (<- FALSE) 234a2a55e51SPrabhakar Kushwaha */ 235a2a55e51SPrabhakar Kushwaha static inline uint32_t qbman_set_swp_cfg(uint8_t max_fill, uint8_t wn, 236a2a55e51SPrabhakar Kushwaha uint8_t est, uint8_t rpm, uint8_t dcm, 237a2a55e51SPrabhakar Kushwaha uint8_t epm, int sd, int sp, int se, 238a2a55e51SPrabhakar Kushwaha int dp, int de, int ep) 239a2a55e51SPrabhakar Kushwaha { 240a2a55e51SPrabhakar Kushwaha uint32_t reg; 241a2a55e51SPrabhakar Kushwaha 242*8e62f1eeSPriyanka Jain reg = e32_uint8_t(20, (uint32_t)(3 + (max_fill >> 3)), max_fill) | 243*8e62f1eeSPriyanka Jain e32_uint8_t(16, 3, est) | e32_uint8_t(12, 2, rpm) | 244*8e62f1eeSPriyanka Jain e32_uint8_t(10, 2, dcm) | e32_uint8_t(8, 2, epm) | 245*8e62f1eeSPriyanka Jain e32_int(5, 1, sd) | e32_int(4, 1, sp) | e32_int(3, 1, se) | 246*8e62f1eeSPriyanka Jain e32_int(2, 1, dp) | e32_int(1, 1, de) | e32_int(0, 1, ep) | 247*8e62f1eeSPriyanka Jain e32_uint8_t(14, 1, wn); 248a2a55e51SPrabhakar Kushwaha return reg; 249a2a55e51SPrabhakar Kushwaha } 250a2a55e51SPrabhakar Kushwaha 251a2a55e51SPrabhakar Kushwaha static inline int qbman_swp_sys_init(struct qbman_swp_sys *s, 252*8e62f1eeSPriyanka Jain const struct qbman_swp_desc *d, 253*8e62f1eeSPriyanka Jain uint8_t dqrr_size) 254a2a55e51SPrabhakar Kushwaha { 255a2a55e51SPrabhakar Kushwaha uint32_t reg; 256a2a55e51SPrabhakar Kushwaha 257a2a55e51SPrabhakar Kushwaha s->addr_cena = d->cena_bar; 258a2a55e51SPrabhakar Kushwaha s->addr_cinh = d->cinh_bar; 259a2a55e51SPrabhakar Kushwaha s->cena = (void *)valloc(CONFIG_SYS_PAGE_SIZE); 260a2a55e51SPrabhakar Kushwaha if (!s->cena) { 261a2a55e51SPrabhakar Kushwaha printf("Could not allocate page for cena shadow\n"); 262a2a55e51SPrabhakar Kushwaha return -1; 263a2a55e51SPrabhakar Kushwaha } 264b576d325SPrabhakar Kushwaha memset((void *)s->cena, 0x00, CONFIG_SYS_PAGE_SIZE); 265a2a55e51SPrabhakar Kushwaha 266a2a55e51SPrabhakar Kushwaha #ifdef QBMAN_CHECKING 267a2a55e51SPrabhakar Kushwaha /* We should never be asked to initialise for a portal that isn't in 268a2a55e51SPrabhakar Kushwaha * the power-on state. (Ie. don't forget to reset portals when they are 269a2a55e51SPrabhakar Kushwaha * decommissioned!) 270a2a55e51SPrabhakar Kushwaha */ 271a2a55e51SPrabhakar Kushwaha reg = qbman_cinh_read(s, QBMAN_CINH_SWP_CFG); 272a2a55e51SPrabhakar Kushwaha BUG_ON(reg); 273a2a55e51SPrabhakar Kushwaha #endif 274a2a55e51SPrabhakar Kushwaha #ifdef QBMAN_CINH_ONLY 275*8e62f1eeSPriyanka Jain reg = qbman_set_swp_cfg(dqrr_size, 1, 0, 3, 2, 3, 0, 1, 0, 1, 0, 0); 276a2a55e51SPrabhakar Kushwaha #else 277*8e62f1eeSPriyanka Jain reg = qbman_set_swp_cfg(dqrr_size, 0, 0, 3, 2, 3, 0, 1, 0, 1, 0, 0); 278a2a55e51SPrabhakar Kushwaha #endif 279a2a55e51SPrabhakar Kushwaha qbman_cinh_write(s, QBMAN_CINH_SWP_CFG, reg); 280a2a55e51SPrabhakar Kushwaha reg = qbman_cinh_read(s, QBMAN_CINH_SWP_CFG); 281a2a55e51SPrabhakar Kushwaha if (!reg) { 282a2a55e51SPrabhakar Kushwaha printf("The portal is not enabled!\n"); 283a2a55e51SPrabhakar Kushwaha free(s->cena); 284a2a55e51SPrabhakar Kushwaha return -1; 285a2a55e51SPrabhakar Kushwaha } 286a2a55e51SPrabhakar Kushwaha return 0; 287a2a55e51SPrabhakar Kushwaha } 288a2a55e51SPrabhakar Kushwaha 289a2a55e51SPrabhakar Kushwaha static inline void qbman_swp_sys_finish(struct qbman_swp_sys *s) 290a2a55e51SPrabhakar Kushwaha { 291a2a55e51SPrabhakar Kushwaha free((void *)s->cena); 292a2a55e51SPrabhakar Kushwaha } 293