xref: /rk3399_rockchip-uboot/drivers/net/fm/tgec.c (revision 5f5620ab2679608f94b3a77e51c77d0a770103bd)
1c916d7c9SKumar Gala /*
2c916d7c9SKumar Gala  * Copyright 2009-2011 Freescale Semiconductor, Inc.
3c916d7c9SKumar Gala  *	Dave Liu <daveliu@freescale.com>
4c916d7c9SKumar Gala  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
6c916d7c9SKumar Gala  */
7c916d7c9SKumar Gala 
8c916d7c9SKumar Gala /* MAXFRM - maximum frame length */
9c916d7c9SKumar Gala #define MAXFRM_MASK	0x0000ffff
10c916d7c9SKumar Gala 
11c916d7c9SKumar Gala #include <common.h>
12c916d7c9SKumar Gala #include <phy.h>
13c916d7c9SKumar Gala #include <asm/types.h>
14c916d7c9SKumar Gala #include <asm/io.h>
15*8225b2fdSShaohui Xie #include <fsl_tgec.h>
16c916d7c9SKumar Gala 
17c916d7c9SKumar Gala #include "fm.h"
18c916d7c9SKumar Gala 
19c916d7c9SKumar Gala #define TGEC_CMD_CFG_INIT	(TGEC_CMD_CFG_NO_LEN_CHK | \
20c916d7c9SKumar Gala 				 TGEC_CMD_CFG_RX_ER_DISC | \
21c916d7c9SKumar Gala 				 TGEC_CMD_CFG_STAT_CLR | \
22c916d7c9SKumar Gala 				 TGEC_CMD_CFG_PAUSE_IGNORE | \
23c916d7c9SKumar Gala 				 TGEC_CMD_CFG_CRC_FWD)
24c916d7c9SKumar Gala #define TGEC_CMD_CFG_FINAL	(TGEC_CMD_CFG_NO_LEN_CHK | \
25c916d7c9SKumar Gala 				 TGEC_CMD_CFG_RX_ER_DISC | \
26c916d7c9SKumar Gala 				 TGEC_CMD_CFG_PAUSE_IGNORE | \
27c916d7c9SKumar Gala 				 TGEC_CMD_CFG_CRC_FWD)
28c916d7c9SKumar Gala 
tgec_init_mac(struct fsl_enet_mac * mac)29c916d7c9SKumar Gala static void tgec_init_mac(struct fsl_enet_mac *mac)
30c916d7c9SKumar Gala {
31c916d7c9SKumar Gala 	struct tgec *regs = mac->base;
32c916d7c9SKumar Gala 
33c916d7c9SKumar Gala 	/* mask all interrupt */
34c916d7c9SKumar Gala 	out_be32(&regs->imask, IMASK_MASK_ALL);
35c916d7c9SKumar Gala 
36c916d7c9SKumar Gala 	/* clear all events */
37c916d7c9SKumar Gala 	out_be32(&regs->ievent, IEVENT_CLEAR_ALL);
38c916d7c9SKumar Gala 
39c916d7c9SKumar Gala 	/* set the max receive length */
40c916d7c9SKumar Gala 	out_be32(&regs->maxfrm, mac->max_rx_len & MAXFRM_MASK);
41c916d7c9SKumar Gala 
42c916d7c9SKumar Gala 	/*
43c916d7c9SKumar Gala 	 * 1588 disable, insert second mac disable payload length check
44c916d7c9SKumar Gala 	 * disable, normal operation, any rx error frame is discarded, clear
45c916d7c9SKumar Gala 	 * counters, pause frame ignore, no promiscuous, LAN mode Rx CRC no
46c916d7c9SKumar Gala 	 * strip, Tx CRC append, Rx disable and Tx disable
47c916d7c9SKumar Gala 	 */
48c916d7c9SKumar Gala 	out_be32(&regs->command_config, TGEC_CMD_CFG_INIT);
49c916d7c9SKumar Gala 	udelay(1000);
50c916d7c9SKumar Gala 	out_be32(&regs->command_config, TGEC_CMD_CFG_FINAL);
51c916d7c9SKumar Gala 
52c916d7c9SKumar Gala 	/* multicast frame reception for the hash entry disable */
53c916d7c9SKumar Gala 	out_be32(&regs->hashtable_ctrl, 0);
54c916d7c9SKumar Gala }
55c916d7c9SKumar Gala 
tgec_enable_mac(struct fsl_enet_mac * mac)56c916d7c9SKumar Gala static void tgec_enable_mac(struct fsl_enet_mac *mac)
57c916d7c9SKumar Gala {
58c916d7c9SKumar Gala 	struct tgec *regs = mac->base;
59c916d7c9SKumar Gala 
60c916d7c9SKumar Gala 	setbits_be32(&regs->command_config, TGEC_CMD_CFG_RXTX_EN);
61c916d7c9SKumar Gala }
62c916d7c9SKumar Gala 
tgec_disable_mac(struct fsl_enet_mac * mac)63c916d7c9SKumar Gala static void tgec_disable_mac(struct fsl_enet_mac *mac)
64c916d7c9SKumar Gala {
65c916d7c9SKumar Gala 	struct tgec *regs = mac->base;
66c916d7c9SKumar Gala 
67c916d7c9SKumar Gala 	clrbits_be32(&regs->command_config, TGEC_CMD_CFG_RXTX_EN);
68c916d7c9SKumar Gala }
69c916d7c9SKumar Gala 
tgec_set_mac_addr(struct fsl_enet_mac * mac,u8 * mac_addr)70c916d7c9SKumar Gala static void tgec_set_mac_addr(struct fsl_enet_mac *mac, u8 *mac_addr)
71c916d7c9SKumar Gala {
72c916d7c9SKumar Gala 	struct tgec *regs = mac->base;
73c916d7c9SKumar Gala 	u32 mac_addr0, mac_addr1;
74c916d7c9SKumar Gala 
75c916d7c9SKumar Gala 	/*
76c916d7c9SKumar Gala 	 * if a station address of 0x12345678ABCD, perform a write to
77c916d7c9SKumar Gala 	 * MAC_ADDR0 of 0x78563412, MAC_ADDR1 of 0x0000CDAB
78c916d7c9SKumar Gala 	 */
79c916d7c9SKumar Gala 	mac_addr0 = (mac_addr[3] << 24) | (mac_addr[2] << 16) | \
80c916d7c9SKumar Gala 			(mac_addr[1] << 8)  | (mac_addr[0]);
81c916d7c9SKumar Gala 	out_be32(&regs->mac_addr_0, mac_addr0);
82c916d7c9SKumar Gala 
83c916d7c9SKumar Gala 	mac_addr1 = ((mac_addr[5] << 8) | mac_addr[4]) & 0x0000ffff;
84c916d7c9SKumar Gala 	out_be32(&regs->mac_addr_1, mac_addr1);
85c916d7c9SKumar Gala }
86c916d7c9SKumar Gala 
tgec_set_interface_mode(struct fsl_enet_mac * mac,phy_interface_t type,int speed)87c916d7c9SKumar Gala static void tgec_set_interface_mode(struct fsl_enet_mac *mac,
88c916d7c9SKumar Gala 					phy_interface_t type, int speed)
89c916d7c9SKumar Gala {
90c916d7c9SKumar Gala 	/* nothing right now */
91c916d7c9SKumar Gala 	return;
92c916d7c9SKumar Gala }
93c916d7c9SKumar Gala 
init_tgec(struct fsl_enet_mac * mac,void * base,void * phyregs,int max_rx_len)94c916d7c9SKumar Gala void init_tgec(struct fsl_enet_mac *mac, void *base,
95c916d7c9SKumar Gala 		void *phyregs, int max_rx_len)
96c916d7c9SKumar Gala {
97c916d7c9SKumar Gala 	mac->base = base;
98c916d7c9SKumar Gala 	mac->phyregs = phyregs;
99c916d7c9SKumar Gala 	mac->max_rx_len = max_rx_len;
100c916d7c9SKumar Gala 	mac->init_mac = tgec_init_mac;
101c916d7c9SKumar Gala 	mac->enable_mac = tgec_enable_mac;
102c916d7c9SKumar Gala 	mac->disable_mac = tgec_disable_mac;
103c916d7c9SKumar Gala 	mac->set_mac_addr = tgec_set_mac_addr;
104c916d7c9SKumar Gala 	mac->set_if_mode = tgec_set_interface_mode;
105c916d7c9SKumar Gala }
106