xref: /rk3399_rockchip-uboot/drivers/net/fm/p5020.c (revision 69a852425883a4abd8dc726da34e3149a08ee95d)
1c916d7c9SKumar Gala /*
2c916d7c9SKumar Gala  * Copyright 2011 Freescale Semiconductor, Inc.
3c916d7c9SKumar Gala  *
4c916d7c9SKumar Gala  * This program is free software; you can redistribute it and/or
5c916d7c9SKumar Gala  * modify it under the terms of the GNU General Public License as
6c916d7c9SKumar Gala  * published by the Free Software Foundation; either version 2 of
7c916d7c9SKumar Gala  * the License, or (at your option) any later version.
8c916d7c9SKumar Gala  *
9c916d7c9SKumar Gala  * This program is distributed in the hope that it will be useful,
10c916d7c9SKumar Gala  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11c916d7c9SKumar Gala  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
12c916d7c9SKumar Gala  * GNU General Public License for more details.
13c916d7c9SKumar Gala  *
14c916d7c9SKumar Gala  * You should have received a copy of the GNU General Public License
15c916d7c9SKumar Gala  * along with this program; if not, write to the Free Software
16c916d7c9SKumar Gala  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
17c916d7c9SKumar Gala  * MA 02111-1307 USA
18c916d7c9SKumar Gala  */
19c916d7c9SKumar Gala #include <common.h>
20c916d7c9SKumar Gala #include <phy.h>
21c916d7c9SKumar Gala #include <fm_eth.h>
22c916d7c9SKumar Gala #include <asm/io.h>
23c916d7c9SKumar Gala #include <asm/immap_85xx.h>
24c916d7c9SKumar Gala #include <asm/fsl_serdes.h>
25c916d7c9SKumar Gala 
26c916d7c9SKumar Gala u32 port_to_devdisr[] = {
27c916d7c9SKumar Gala 	[FM1_DTSEC1] = FSL_CORENET_DEVDISR2_DTSEC1_1,
28c916d7c9SKumar Gala 	[FM1_DTSEC2] = FSL_CORENET_DEVDISR2_DTSEC1_2,
29c916d7c9SKumar Gala 	[FM1_DTSEC3] = FSL_CORENET_DEVDISR2_DTSEC1_3,
30c916d7c9SKumar Gala 	[FM1_DTSEC4] = FSL_CORENET_DEVDISR2_DTSEC1_4,
31c916d7c9SKumar Gala 	[FM1_DTSEC5] = FSL_CORENET_DEVDISR2_DTSEC1_5,
32c916d7c9SKumar Gala 	[FM1_10GEC1] = FSL_CORENET_DEVDISR2_10GEC1,
33c916d7c9SKumar Gala };
34c916d7c9SKumar Gala 
35c916d7c9SKumar Gala static int is_device_disabled(enum fm_port port)
36c916d7c9SKumar Gala {
37c916d7c9SKumar Gala 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
38c916d7c9SKumar Gala 	u32 devdisr2 = in_be32(&gur->devdisr2);
39c916d7c9SKumar Gala 
40c916d7c9SKumar Gala 	return port_to_devdisr[port] & devdisr2;
41c916d7c9SKumar Gala }
42c916d7c9SKumar Gala 
43*69a85242SKumar Gala void fman_disable_port(enum fm_port port)
44*69a85242SKumar Gala {
45*69a85242SKumar Gala 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
46*69a85242SKumar Gala 	setbits_be32(&gur->devdisr2, port_to_devdisr[port]);
47*69a85242SKumar Gala }
48*69a85242SKumar Gala 
49c916d7c9SKumar Gala phy_interface_t fman_port_enet_if(enum fm_port port)
50c916d7c9SKumar Gala {
51c916d7c9SKumar Gala 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
52c916d7c9SKumar Gala 	u32 rcwsr11 = in_be32(&gur->rcwsr[11]);
53c916d7c9SKumar Gala 
54c916d7c9SKumar Gala 	if (is_device_disabled(port))
55c916d7c9SKumar Gala 		return PHY_INTERFACE_MODE_NONE;
56c916d7c9SKumar Gala 
57c916d7c9SKumar Gala 	if ((port == FM1_10GEC1) && (is_serdes_configured(XAUI_FM1)))
58c916d7c9SKumar Gala 		return PHY_INTERFACE_MODE_XGMII;
59c916d7c9SKumar Gala 
60c916d7c9SKumar Gala 	/* handle RGMII first */
61c916d7c9SKumar Gala 	if ((port == FM1_DTSEC4) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) ==
62c916d7c9SKumar Gala 		FSL_CORENET_RCWSR11_EC1_FM1_DTSEC4_RGMII))
63c916d7c9SKumar Gala 		return PHY_INTERFACE_MODE_RGMII;
64c916d7c9SKumar Gala 
65c916d7c9SKumar Gala 	if ((port == FM1_DTSEC4) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) ==
66c916d7c9SKumar Gala 		FSL_CORENET_RCWSR11_EC1_FM1_DTSEC4_MII))
67c916d7c9SKumar Gala 		return PHY_INTERFACE_MODE_MII;
68c916d7c9SKumar Gala 
69c916d7c9SKumar Gala 	if ((port == FM1_DTSEC5) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) ==
70c916d7c9SKumar Gala 		FSL_CORENET_RCWSR11_EC2_FM1_DTSEC5_RGMII))
71c916d7c9SKumar Gala 		return PHY_INTERFACE_MODE_RGMII;
72c916d7c9SKumar Gala 
73c916d7c9SKumar Gala 	if ((port == FM1_DTSEC5) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) ==
74c916d7c9SKumar Gala 		FSL_CORENET_RCWSR11_EC2_FM1_DTSEC5_MII))
75c916d7c9SKumar Gala 		return PHY_INTERFACE_MODE_MII;
76c916d7c9SKumar Gala 
77c916d7c9SKumar Gala 	switch (port) {
78c916d7c9SKumar Gala 	case FM1_DTSEC1:
79c916d7c9SKumar Gala 	case FM1_DTSEC2:
80c916d7c9SKumar Gala 	case FM1_DTSEC3:
81c916d7c9SKumar Gala 	case FM1_DTSEC4:
82c916d7c9SKumar Gala 	case FM1_DTSEC5:
83c916d7c9SKumar Gala 		if (is_serdes_configured(SGMII_FM1_DTSEC1 + port - FM1_DTSEC1))
84c916d7c9SKumar Gala 			return PHY_INTERFACE_MODE_SGMII;
85c916d7c9SKumar Gala 		break;
86c916d7c9SKumar Gala 	default:
87c916d7c9SKumar Gala 		return PHY_INTERFACE_MODE_NONE;
88c916d7c9SKumar Gala 	}
89c916d7c9SKumar Gala 
90c916d7c9SKumar Gala 	return PHY_INTERFACE_MODE_NONE;
91c916d7c9SKumar Gala }
92