1c916d7c9SKumar Gala /* 2c916d7c9SKumar Gala * Copyright 2011 Freescale Semiconductor, Inc. 3c916d7c9SKumar Gala * 41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 5c916d7c9SKumar Gala */ 6c916d7c9SKumar Gala #include <common.h> 7c916d7c9SKumar Gala #include <phy.h> 8c916d7c9SKumar Gala #include <fm_eth.h> 9c916d7c9SKumar Gala #include <asm/io.h> 10c916d7c9SKumar Gala #include <asm/immap_85xx.h> 11c916d7c9SKumar Gala #include <asm/fsl_serdes.h> 12c916d7c9SKumar Gala 13960d70c6SKim Phillips static u32 port_to_devdisr[] = { 14c916d7c9SKumar Gala [FM1_DTSEC1] = FSL_CORENET_DEVDISR2_DTSEC1_1, 15c916d7c9SKumar Gala [FM1_DTSEC2] = FSL_CORENET_DEVDISR2_DTSEC1_2, 16c916d7c9SKumar Gala [FM1_DTSEC3] = FSL_CORENET_DEVDISR2_DTSEC1_3, 17c916d7c9SKumar Gala [FM1_DTSEC4] = FSL_CORENET_DEVDISR2_DTSEC1_4, 18c916d7c9SKumar Gala [FM1_DTSEC5] = FSL_CORENET_DEVDISR2_DTSEC1_5, 19c916d7c9SKumar Gala [FM1_10GEC1] = FSL_CORENET_DEVDISR2_10GEC1, 20c916d7c9SKumar Gala }; 21c916d7c9SKumar Gala is_device_disabled(enum fm_port port)22c916d7c9SKumar Galastatic int is_device_disabled(enum fm_port port) 23c916d7c9SKumar Gala { 24c916d7c9SKumar Gala ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 25c916d7c9SKumar Gala u32 devdisr2 = in_be32(&gur->devdisr2); 26c916d7c9SKumar Gala 27c916d7c9SKumar Gala return port_to_devdisr[port] & devdisr2; 28c916d7c9SKumar Gala } 29c916d7c9SKumar Gala fman_disable_port(enum fm_port port)3069a85242SKumar Galavoid fman_disable_port(enum fm_port port) 3169a85242SKumar Gala { 3269a85242SKumar Gala ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 33f5b9e736SKumar Gala 34f5b9e736SKumar Gala /* don't allow disabling of DTSEC1 as its needed for MDIO */ 35f5b9e736SKumar Gala if (port == FM1_DTSEC1) 36f5b9e736SKumar Gala return; 37f5b9e736SKumar Gala 3869a85242SKumar Gala setbits_be32(&gur->devdisr2, port_to_devdisr[port]); 3969a85242SKumar Gala } 4069a85242SKumar Gala fman_enable_port(enum fm_port port)41*f51d3b71SValentin Longchampvoid fman_enable_port(enum fm_port port) 42*f51d3b71SValentin Longchamp { 43*f51d3b71SValentin Longchamp ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 44*f51d3b71SValentin Longchamp 45*f51d3b71SValentin Longchamp clrbits_be32(&gur->devdisr2, port_to_devdisr[port]); 46*f51d3b71SValentin Longchamp } 47*f51d3b71SValentin Longchamp fman_port_enet_if(enum fm_port port)48c916d7c9SKumar Galaphy_interface_t fman_port_enet_if(enum fm_port port) 49c916d7c9SKumar Gala { 50c916d7c9SKumar Gala ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 51c916d7c9SKumar Gala u32 rcwsr11 = in_be32(&gur->rcwsr[11]); 52c916d7c9SKumar Gala 53c916d7c9SKumar Gala if (is_device_disabled(port)) 54c916d7c9SKumar Gala return PHY_INTERFACE_MODE_NONE; 55c916d7c9SKumar Gala 56c916d7c9SKumar Gala if ((port == FM1_10GEC1) && (is_serdes_configured(XAUI_FM1))) 57c916d7c9SKumar Gala return PHY_INTERFACE_MODE_XGMII; 58c916d7c9SKumar Gala 59c916d7c9SKumar Gala /* handle RGMII first */ 60c916d7c9SKumar Gala if ((port == FM1_DTSEC4) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) == 61c916d7c9SKumar Gala FSL_CORENET_RCWSR11_EC1_FM1_DTSEC4_RGMII)) 62c916d7c9SKumar Gala return PHY_INTERFACE_MODE_RGMII; 63c916d7c9SKumar Gala 64c916d7c9SKumar Gala if ((port == FM1_DTSEC4) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) == 65c916d7c9SKumar Gala FSL_CORENET_RCWSR11_EC1_FM1_DTSEC4_MII)) 66c916d7c9SKumar Gala return PHY_INTERFACE_MODE_MII; 67c916d7c9SKumar Gala 68c916d7c9SKumar Gala if ((port == FM1_DTSEC5) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) == 69c916d7c9SKumar Gala FSL_CORENET_RCWSR11_EC2_FM1_DTSEC5_RGMII)) 70c916d7c9SKumar Gala return PHY_INTERFACE_MODE_RGMII; 71c916d7c9SKumar Gala 72c916d7c9SKumar Gala if ((port == FM1_DTSEC5) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) == 73c916d7c9SKumar Gala FSL_CORENET_RCWSR11_EC2_FM1_DTSEC5_MII)) 74c916d7c9SKumar Gala return PHY_INTERFACE_MODE_MII; 75c916d7c9SKumar Gala 76c916d7c9SKumar Gala switch (port) { 77c916d7c9SKumar Gala case FM1_DTSEC1: 78c916d7c9SKumar Gala case FM1_DTSEC2: 79c916d7c9SKumar Gala case FM1_DTSEC3: 80c916d7c9SKumar Gala case FM1_DTSEC4: 81c916d7c9SKumar Gala case FM1_DTSEC5: 82c916d7c9SKumar Gala if (is_serdes_configured(SGMII_FM1_DTSEC1 + port - FM1_DTSEC1)) 83c916d7c9SKumar Gala return PHY_INTERFACE_MODE_SGMII; 84c916d7c9SKumar Gala break; 85c916d7c9SKumar Gala default: 86c916d7c9SKumar Gala return PHY_INTERFACE_MODE_NONE; 87c916d7c9SKumar Gala } 88c916d7c9SKumar Gala 89c916d7c9SKumar Gala return PHY_INTERFACE_MODE_NONE; 90c916d7c9SKumar Gala } 91