1c916d7c9SKumar Gala /*
2c916d7c9SKumar Gala * Copyright 2011 Freescale Semiconductor, Inc.
3c916d7c9SKumar Gala *
41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
5c916d7c9SKumar Gala */
6c916d7c9SKumar Gala #include <common.h>
7c916d7c9SKumar Gala #include <phy.h>
8c916d7c9SKumar Gala #include <fm_eth.h>
9c916d7c9SKumar Gala #include <asm/io.h>
10c916d7c9SKumar Gala #include <asm/immap_85xx.h>
11c916d7c9SKumar Gala #include <asm/fsl_serdes.h>
12c916d7c9SKumar Gala
13960d70c6SKim Phillips static u32 port_to_devdisr[] = {
14c916d7c9SKumar Gala [FM1_DTSEC1] = FSL_CORENET_DEVDISR2_DTSEC1_1,
15c916d7c9SKumar Gala [FM1_DTSEC2] = FSL_CORENET_DEVDISR2_DTSEC1_2,
16c916d7c9SKumar Gala [FM1_DTSEC3] = FSL_CORENET_DEVDISR2_DTSEC1_3,
17c916d7c9SKumar Gala [FM1_DTSEC4] = FSL_CORENET_DEVDISR2_DTSEC1_4,
18c916d7c9SKumar Gala [FM1_10GEC1] = FSL_CORENET_DEVDISR2_10GEC1,
19c916d7c9SKumar Gala [FM2_DTSEC1] = FSL_CORENET_DEVDISR2_DTSEC2_1,
20c916d7c9SKumar Gala [FM2_DTSEC2] = FSL_CORENET_DEVDISR2_DTSEC2_2,
21c916d7c9SKumar Gala [FM2_DTSEC3] = FSL_CORENET_DEVDISR2_DTSEC2_3,
22c916d7c9SKumar Gala [FM2_DTSEC4] = FSL_CORENET_DEVDISR2_DTSEC2_4,
23c916d7c9SKumar Gala [FM2_10GEC1] = FSL_CORENET_DEVDISR2_10GEC2,
24c916d7c9SKumar Gala };
25c916d7c9SKumar Gala
is_device_disabled(enum fm_port port)26c916d7c9SKumar Gala static int is_device_disabled(enum fm_port port)
27c916d7c9SKumar Gala {
28c916d7c9SKumar Gala ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
29c916d7c9SKumar Gala u32 devdisr2 = in_be32(&gur->devdisr2);
30c916d7c9SKumar Gala
31c916d7c9SKumar Gala return port_to_devdisr[port] & devdisr2;
32c916d7c9SKumar Gala }
33c916d7c9SKumar Gala
fman_disable_port(enum fm_port port)3469a85242SKumar Gala void fman_disable_port(enum fm_port port)
3569a85242SKumar Gala {
3669a85242SKumar Gala ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
37f5b9e736SKumar Gala
38f5b9e736SKumar Gala /* don't allow disabling of DTSEC1 as its needed for MDIO */
39f5b9e736SKumar Gala if (port == FM1_DTSEC1)
40f5b9e736SKumar Gala return;
41f5b9e736SKumar Gala
4269a85242SKumar Gala setbits_be32(&gur->devdisr2, port_to_devdisr[port]);
4369a85242SKumar Gala }
4469a85242SKumar Gala
fman_enable_port(enum fm_port port)45*f51d3b71SValentin Longchamp void fman_enable_port(enum fm_port port)
46*f51d3b71SValentin Longchamp {
47*f51d3b71SValentin Longchamp ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
48*f51d3b71SValentin Longchamp
49*f51d3b71SValentin Longchamp clrbits_be32(&gur->devdisr2, port_to_devdisr[port]);
50*f51d3b71SValentin Longchamp }
51*f51d3b71SValentin Longchamp
fman_port_enet_if(enum fm_port port)52c916d7c9SKumar Gala phy_interface_t fman_port_enet_if(enum fm_port port)
53c916d7c9SKumar Gala {
54c916d7c9SKumar Gala ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
55c916d7c9SKumar Gala u32 rcwsr11 = in_be32(&gur->rcwsr[11]);
56c916d7c9SKumar Gala
57c916d7c9SKumar Gala if (is_device_disabled(port))
58c916d7c9SKumar Gala return PHY_INTERFACE_MODE_NONE;
59c916d7c9SKumar Gala
60c916d7c9SKumar Gala if ((port == FM1_10GEC1) && (is_serdes_configured(XAUI_FM1)))
61c916d7c9SKumar Gala return PHY_INTERFACE_MODE_XGMII;
62c916d7c9SKumar Gala
63c916d7c9SKumar Gala if ((port == FM2_10GEC1) && (is_serdes_configured(XAUI_FM2)))
64c916d7c9SKumar Gala return PHY_INTERFACE_MODE_XGMII;
65c916d7c9SKumar Gala
66c916d7c9SKumar Gala /* handle RGMII first */
67c916d7c9SKumar Gala if ((port == FM1_DTSEC1) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) ==
68c916d7c9SKumar Gala FSL_CORENET_RCWSR11_EC1_FM1_DTSEC1))
69c916d7c9SKumar Gala return PHY_INTERFACE_MODE_RGMII;
70c916d7c9SKumar Gala
71c916d7c9SKumar Gala if ((port == FM1_DTSEC2) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) ==
72c916d7c9SKumar Gala FSL_CORENET_RCWSR11_EC2_FM1_DTSEC2))
73c916d7c9SKumar Gala return PHY_INTERFACE_MODE_RGMII;
74c916d7c9SKumar Gala
75c916d7c9SKumar Gala if ((port == FM2_DTSEC1) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) ==
76c916d7c9SKumar Gala FSL_CORENET_RCWSR11_EC2_FM2_DTSEC1))
77c916d7c9SKumar Gala return PHY_INTERFACE_MODE_RGMII;
78c916d7c9SKumar Gala
79c916d7c9SKumar Gala switch (port) {
80c916d7c9SKumar Gala case FM1_DTSEC1:
81c916d7c9SKumar Gala case FM1_DTSEC2:
82c916d7c9SKumar Gala case FM1_DTSEC3:
83c916d7c9SKumar Gala case FM1_DTSEC4:
84c916d7c9SKumar Gala if (is_serdes_configured(SGMII_FM1_DTSEC1 + port - FM1_DTSEC1))
85c916d7c9SKumar Gala return PHY_INTERFACE_MODE_SGMII;
86c916d7c9SKumar Gala break;
87c916d7c9SKumar Gala case FM2_DTSEC1:
88c916d7c9SKumar Gala case FM2_DTSEC2:
89c916d7c9SKumar Gala case FM2_DTSEC3:
90c916d7c9SKumar Gala case FM2_DTSEC4:
91c916d7c9SKumar Gala if (is_serdes_configured(SGMII_FM2_DTSEC1 + port - FM2_DTSEC1))
92c916d7c9SKumar Gala return PHY_INTERFACE_MODE_SGMII;
93c916d7c9SKumar Gala break;
94c916d7c9SKumar Gala default:
95c916d7c9SKumar Gala return PHY_INTERFACE_MODE_NONE;
96c916d7c9SKumar Gala }
97c916d7c9SKumar Gala
98c916d7c9SKumar Gala return PHY_INTERFACE_MODE_NONE;
99c916d7c9SKumar Gala }
100