xref: /rk3399_rockchip-uboot/drivers/net/fm/p1023.c (revision f51d3b71d4d3eacfbbc6e2cf3fa197774df5f638)
1c916d7c9SKumar Gala /*
2c916d7c9SKumar Gala  * Copyright 2011 Freescale Semiconductor, Inc.
3c916d7c9SKumar Gala  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
5c916d7c9SKumar Gala  */
6c916d7c9SKumar Gala #include <common.h>
7c916d7c9SKumar Gala #include <phy.h>
8c916d7c9SKumar Gala #include <fm_eth.h>
9c916d7c9SKumar Gala #include <asm/io.h>
10c916d7c9SKumar Gala #include <asm/immap_85xx.h>
11c916d7c9SKumar Gala #include <asm/fsl_serdes.h>
12c916d7c9SKumar Gala 
13960d70c6SKim Phillips static u32 port_to_devdisr[] = {
14c916d7c9SKumar Gala 	[FM1_DTSEC1] = MPC85xx_DEVDISR_TSEC1,
15c916d7c9SKumar Gala 	[FM1_DTSEC2] = MPC85xx_DEVDISR_TSEC2,
16c916d7c9SKumar Gala };
17c916d7c9SKumar Gala 
is_device_disabled(enum fm_port port)18c916d7c9SKumar Gala static int is_device_disabled(enum fm_port port)
19c916d7c9SKumar Gala {
20c916d7c9SKumar Gala 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
21c916d7c9SKumar Gala 	u32 devdisr = in_be32(&gur->devdisr);
22c916d7c9SKumar Gala 
23c916d7c9SKumar Gala 	return port_to_devdisr[port] & devdisr;
24c916d7c9SKumar Gala }
25c916d7c9SKumar Gala 
fman_disable_port(enum fm_port port)2669a85242SKumar Gala void fman_disable_port(enum fm_port port)
2769a85242SKumar Gala {
2869a85242SKumar Gala 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
29f5b9e736SKumar Gala 
30f5b9e736SKumar Gala 	/* don't allow disabling of DTSEC1 as its needed for MDIO */
31f5b9e736SKumar Gala 	if (port == FM1_DTSEC1)
32f5b9e736SKumar Gala 		return;
33f5b9e736SKumar Gala 
3469a85242SKumar Gala 	setbits_be32(&gur->devdisr, port_to_devdisr[port]);
3569a85242SKumar Gala }
3669a85242SKumar Gala 
fman_enable_port(enum fm_port port)37*f51d3b71SValentin Longchamp void fman_enable_port(enum fm_port port)
38*f51d3b71SValentin Longchamp {
39*f51d3b71SValentin Longchamp 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
40*f51d3b71SValentin Longchamp 
41*f51d3b71SValentin Longchamp 	clrbits_be32(&gur->devdisr, port_to_devdisr[port]);
42*f51d3b71SValentin Longchamp }
43*f51d3b71SValentin Longchamp 
fman_port_enet_if(enum fm_port port)44c916d7c9SKumar Gala phy_interface_t fman_port_enet_if(enum fm_port port)
45c916d7c9SKumar Gala {
46c916d7c9SKumar Gala 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
47c916d7c9SKumar Gala 	u32 pordevsr = in_be32(&gur->pordevsr);
48c916d7c9SKumar Gala 
49c916d7c9SKumar Gala 	if (is_device_disabled(port))
50c916d7c9SKumar Gala 		return PHY_INTERFACE_MODE_NONE;
51c916d7c9SKumar Gala 
52c916d7c9SKumar Gala 	/* DTSEC1 can be SGMII, RGMII or RMII */
53c916d7c9SKumar Gala 	if (port == FM1_DTSEC1) {
54c916d7c9SKumar Gala 		if (is_serdes_configured(SGMII_FM1_DTSEC1))
55c916d7c9SKumar Gala 			return PHY_INTERFACE_MODE_SGMII;
56c916d7c9SKumar Gala 		if (pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS) {
57c916d7c9SKumar Gala 			if (pordevsr & MPC85xx_PORDEVSR_TSEC1_PRTC)
58c916d7c9SKumar Gala 				return PHY_INTERFACE_MODE_RGMII;
59c916d7c9SKumar Gala 			else
60c916d7c9SKumar Gala 				return PHY_INTERFACE_MODE_RMII;
61c916d7c9SKumar Gala 		}
62c916d7c9SKumar Gala 	}
63c916d7c9SKumar Gala 
64c916d7c9SKumar Gala 	/* DTSEC2 only supports SGMII or RGMII */
65c916d7c9SKumar Gala 	if (port == FM1_DTSEC2) {
66c916d7c9SKumar Gala 		if (is_serdes_configured(SGMII_FM1_DTSEC2))
67c916d7c9SKumar Gala 			return PHY_INTERFACE_MODE_SGMII;
68c916d7c9SKumar Gala 		if (pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS)
69c916d7c9SKumar Gala 			return PHY_INTERFACE_MODE_RGMII;
70c916d7c9SKumar Gala 	}
71c916d7c9SKumar Gala 
72c916d7c9SKumar Gala 	return PHY_INTERFACE_MODE_NONE;
73c916d7c9SKumar Gala }
74