19d3b8bd1SMingkai Hu /*
29d3b8bd1SMingkai Hu * Copyright 2016 Freescale Semiconductor, Inc.
39d3b8bd1SMingkai Hu *
49d3b8bd1SMingkai Hu * SPDX-License-Identifier: GPL-2.0+
59d3b8bd1SMingkai Hu */
69d3b8bd1SMingkai Hu #include <common.h>
79d3b8bd1SMingkai Hu #include <phy.h>
89d3b8bd1SMingkai Hu #include <fm_eth.h>
99d3b8bd1SMingkai Hu #include <asm/io.h>
109d3b8bd1SMingkai Hu #include <asm/arch/fsl_serdes.h>
119d3b8bd1SMingkai Hu
129d3b8bd1SMingkai Hu #define FSL_CHASSIS2_RCWSR13_EC1 0xe0000000 /* bits 416..418 */
139d3b8bd1SMingkai Hu #define FSL_CHASSIS2_RCWSR13_EC1_DTSEC3_RGMII 0x00000000
149d3b8bd1SMingkai Hu #define FSL_CHASSIS2_RCWSR13_EC1_GPIO 0x20000000
159d3b8bd1SMingkai Hu #define FSL_CHASSIS2_RCWSR13_EC1_FTM 0xa0000000
169d3b8bd1SMingkai Hu #define FSL_CHASSIS2_RCWSR13_EC2 0x1c000000 /* bits 419..421 */
179d3b8bd1SMingkai Hu #define FSL_CHASSIS2_RCWSR13_EC2_DTSEC4_RGMII 0x00000000
189d3b8bd1SMingkai Hu #define FSL_CHASSIS2_RCWSR13_EC2_GPIO 0x04000000
199d3b8bd1SMingkai Hu #define FSL_CHASSIS2_RCWSR13_EC2_1588 0x08000000
209d3b8bd1SMingkai Hu #define FSL_CHASSIS2_RCWSR13_EC2_FTM 0x14000000
219d3b8bd1SMingkai Hu
229d3b8bd1SMingkai Hu u32 port_to_devdisr[] = {
239d3b8bd1SMingkai Hu [FM1_DTSEC1] = FSL_CHASSIS2_DEVDISR2_DTSEC1_1,
249d3b8bd1SMingkai Hu [FM1_DTSEC2] = FSL_CHASSIS2_DEVDISR2_DTSEC1_2,
259d3b8bd1SMingkai Hu [FM1_DTSEC3] = FSL_CHASSIS2_DEVDISR2_DTSEC1_3,
269d3b8bd1SMingkai Hu [FM1_DTSEC4] = FSL_CHASSIS2_DEVDISR2_DTSEC1_4,
279d3b8bd1SMingkai Hu [FM1_DTSEC5] = FSL_CHASSIS2_DEVDISR2_DTSEC1_5,
289d3b8bd1SMingkai Hu [FM1_DTSEC6] = FSL_CHASSIS2_DEVDISR2_DTSEC1_6,
299d3b8bd1SMingkai Hu [FM1_DTSEC9] = FSL_CHASSIS2_DEVDISR2_DTSEC1_9,
309d3b8bd1SMingkai Hu [FM1_DTSEC10] = FSL_CHASSIS2_DEVDISR2_DTSEC1_10,
319d3b8bd1SMingkai Hu [FM1_10GEC1] = FSL_CHASSIS2_DEVDISR2_10GEC1_1,
329d3b8bd1SMingkai Hu [FM1_10GEC2] = FSL_CHASSIS2_DEVDISR2_10GEC1_2,
339d3b8bd1SMingkai Hu [FM1_10GEC3] = FSL_CHASSIS2_DEVDISR2_10GEC1_3,
349d3b8bd1SMingkai Hu [FM1_10GEC4] = FSL_CHASSIS2_DEVDISR2_10GEC1_4,
359d3b8bd1SMingkai Hu };
369d3b8bd1SMingkai Hu
is_device_disabled(enum fm_port port)379d3b8bd1SMingkai Hu static int is_device_disabled(enum fm_port port)
389d3b8bd1SMingkai Hu {
399d3b8bd1SMingkai Hu struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
409d3b8bd1SMingkai Hu u32 devdisr2 = in_be32(&gur->devdisr2);
419d3b8bd1SMingkai Hu
429d3b8bd1SMingkai Hu return port_to_devdisr[port] & devdisr2;
439d3b8bd1SMingkai Hu }
449d3b8bd1SMingkai Hu
fman_disable_port(enum fm_port port)459d3b8bd1SMingkai Hu void fman_disable_port(enum fm_port port)
469d3b8bd1SMingkai Hu {
479d3b8bd1SMingkai Hu struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
489d3b8bd1SMingkai Hu
499d3b8bd1SMingkai Hu setbits_be32(&gur->devdisr2, port_to_devdisr[port]);
509d3b8bd1SMingkai Hu }
519d3b8bd1SMingkai Hu
fman_port_enet_if(enum fm_port port)529d3b8bd1SMingkai Hu phy_interface_t fman_port_enet_if(enum fm_port port)
539d3b8bd1SMingkai Hu {
549d3b8bd1SMingkai Hu struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
559d3b8bd1SMingkai Hu u32 rcwsr13 = in_be32(&gur->rcwsr[13]);
569d3b8bd1SMingkai Hu
579d3b8bd1SMingkai Hu if (is_device_disabled(port))
589d3b8bd1SMingkai Hu return PHY_INTERFACE_MODE_NONE;
599d3b8bd1SMingkai Hu
609d3b8bd1SMingkai Hu if ((port == FM1_10GEC1) && (is_serdes_configured(XFI_FM1_MAC9)))
619d3b8bd1SMingkai Hu return PHY_INTERFACE_MODE_XGMII;
629d3b8bd1SMingkai Hu
639d3b8bd1SMingkai Hu if ((port == FM1_DTSEC9) && (is_serdes_configured(XFI_FM1_MAC9)))
649d3b8bd1SMingkai Hu return PHY_INTERFACE_MODE_NONE;
659d3b8bd1SMingkai Hu
669d3b8bd1SMingkai Hu if ((port == FM1_10GEC2) && (is_serdes_configured(XFI_FM1_MAC10)))
679d3b8bd1SMingkai Hu return PHY_INTERFACE_MODE_XGMII;
689d3b8bd1SMingkai Hu
699d3b8bd1SMingkai Hu if ((port == FM1_DTSEC10) && (is_serdes_configured(XFI_FM1_MAC10)))
709d3b8bd1SMingkai Hu return PHY_INTERFACE_MODE_NONE;
719d3b8bd1SMingkai Hu
729d3b8bd1SMingkai Hu if (port == FM1_DTSEC3)
739d3b8bd1SMingkai Hu if ((rcwsr13 & FSL_CHASSIS2_RCWSR13_EC1) ==
749d3b8bd1SMingkai Hu FSL_CHASSIS2_RCWSR13_EC1_DTSEC3_RGMII)
75*cc1aa218SMadalin Bucur return PHY_INTERFACE_MODE_RGMII_TXID;
769d3b8bd1SMingkai Hu
779d3b8bd1SMingkai Hu if (port == FM1_DTSEC4)
789d3b8bd1SMingkai Hu if ((rcwsr13 & FSL_CHASSIS2_RCWSR13_EC2) ==
799d3b8bd1SMingkai Hu FSL_CHASSIS2_RCWSR13_EC2_DTSEC4_RGMII)
80*cc1aa218SMadalin Bucur return PHY_INTERFACE_MODE_RGMII_TXID;
819d3b8bd1SMingkai Hu
829d3b8bd1SMingkai Hu /* handle SGMII, only MAC 2/5/6/9/10 available */
839d3b8bd1SMingkai Hu switch (port) {
849d3b8bd1SMingkai Hu case FM1_DTSEC2:
859d3b8bd1SMingkai Hu case FM1_DTSEC5:
869d3b8bd1SMingkai Hu case FM1_DTSEC6:
879d3b8bd1SMingkai Hu case FM1_DTSEC9:
889d3b8bd1SMingkai Hu case FM1_DTSEC10:
899d3b8bd1SMingkai Hu if (is_serdes_configured(SGMII_FM1_DTSEC2 + port - FM1_DTSEC2))
909d3b8bd1SMingkai Hu return PHY_INTERFACE_MODE_SGMII;
919d3b8bd1SMingkai Hu break;
929d3b8bd1SMingkai Hu default:
939d3b8bd1SMingkai Hu break;
949d3b8bd1SMingkai Hu }
959d3b8bd1SMingkai Hu
969d3b8bd1SMingkai Hu /* handle 2.5G SGMII, only MAC 5/9/10 available */
979d3b8bd1SMingkai Hu switch (port) {
989d3b8bd1SMingkai Hu case FM1_DTSEC5:
999d3b8bd1SMingkai Hu case FM1_DTSEC9:
1009d3b8bd1SMingkai Hu case FM1_DTSEC10:
1019d3b8bd1SMingkai Hu if (is_serdes_configured(SGMII_2500_FM1_DTSEC5 +
1029d3b8bd1SMingkai Hu port - FM1_DTSEC5))
1039d3b8bd1SMingkai Hu return PHY_INTERFACE_MODE_SGMII_2500;
1049d3b8bd1SMingkai Hu break;
1059d3b8bd1SMingkai Hu default:
1069d3b8bd1SMingkai Hu break;
1079d3b8bd1SMingkai Hu }
1089d3b8bd1SMingkai Hu
1099d3b8bd1SMingkai Hu /* handle QSGMII, only MAC 1/5/6/10 available */
1109d3b8bd1SMingkai Hu switch (port) {
1119d3b8bd1SMingkai Hu case FM1_DTSEC1:
1129d3b8bd1SMingkai Hu case FM1_DTSEC5:
1139d3b8bd1SMingkai Hu case FM1_DTSEC6:
1149d3b8bd1SMingkai Hu case FM1_DTSEC10:
1159d3b8bd1SMingkai Hu if (is_serdes_configured(QSGMII_FM1_A))
1169d3b8bd1SMingkai Hu return PHY_INTERFACE_MODE_QSGMII;
1179d3b8bd1SMingkai Hu break;
1189d3b8bd1SMingkai Hu default:
1199d3b8bd1SMingkai Hu break;
1209d3b8bd1SMingkai Hu }
1219d3b8bd1SMingkai Hu
1229d3b8bd1SMingkai Hu return PHY_INTERFACE_MODE_NONE;
1239d3b8bd1SMingkai Hu }
124