1c916d7c9SKumar Gala /* 2c916d7c9SKumar Gala * Copyright 2009-2011 Freescale Semiconductor, Inc. 3c916d7c9SKumar Gala * 4c916d7c9SKumar Gala * This program is free software; you can redistribute it and/or 5c916d7c9SKumar Gala * modify it under the terms of the GNU General Public License as 6c916d7c9SKumar Gala * published by the Free Software Foundation; either version 2 of 7c916d7c9SKumar Gala * the License, or (at your option) any later version. 8c916d7c9SKumar Gala * 9c916d7c9SKumar Gala * This program is distributed in the hope that it will be useful, 10c916d7c9SKumar Gala * but WITHOUT ANY WARRANTY; without even the implied warranty of 11c916d7c9SKumar Gala * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 12c916d7c9SKumar Gala * GNU General Public License for more details. 13c916d7c9SKumar Gala * 14c916d7c9SKumar Gala * You should have received a copy of the GNU General Public License 15c916d7c9SKumar Gala * along with this program; if not, write to the Free Software 16c916d7c9SKumar Gala * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 17c916d7c9SKumar Gala * MA 02111-1307 USA 18c916d7c9SKumar Gala */ 19c916d7c9SKumar Gala 20c916d7c9SKumar Gala #ifndef __FM_H__ 21c916d7c9SKumar Gala #define __FM_H__ 22c916d7c9SKumar Gala 23c916d7c9SKumar Gala #include <common.h> 24c916d7c9SKumar Gala #include <fm_eth.h> 25c916d7c9SKumar Gala #include <asm/fsl_enet.h> 26c916d7c9SKumar Gala #include <asm/fsl_fman.h> 27c916d7c9SKumar Gala 28c916d7c9SKumar Gala /* Port ID */ 29c916d7c9SKumar Gala #define OH_PORT_ID_BASE 0x01 30c916d7c9SKumar Gala #define MAX_NUM_OH_PORT 7 31c916d7c9SKumar Gala #define RX_PORT_1G_BASE 0x08 32c916d7c9SKumar Gala #define MAX_NUM_RX_PORT_1G CONFIG_SYS_NUM_FM1_DTSEC 33c916d7c9SKumar Gala #define RX_PORT_10G_BASE 0x10 34c916d7c9SKumar Gala #define TX_PORT_1G_BASE 0x28 35c916d7c9SKumar Gala #define MAX_NUM_TX_PORT_1G CONFIG_SYS_NUM_FM1_DTSEC 36c916d7c9SKumar Gala #define TX_PORT_10G_BASE 0x30 37c916d7c9SKumar Gala 38c916d7c9SKumar Gala struct fm_muram { 39c916d7c9SKumar Gala u32 base; 40c916d7c9SKumar Gala u32 top; 41c916d7c9SKumar Gala u32 size; 42c916d7c9SKumar Gala u32 alloc; 43c916d7c9SKumar Gala }; 44c916d7c9SKumar Gala #define FM_MURAM_RES_SIZE 0x01000 45c916d7c9SKumar Gala 46c916d7c9SKumar Gala /* Rx/Tx buffer descriptor */ 47c916d7c9SKumar Gala struct fm_port_bd { 48c916d7c9SKumar Gala u16 status; 49c916d7c9SKumar Gala u16 len; 50c916d7c9SKumar Gala u32 res0; 51c916d7c9SKumar Gala u16 res1; 52c916d7c9SKumar Gala u16 buf_ptr_hi; 53c916d7c9SKumar Gala u32 buf_ptr_lo; 54c916d7c9SKumar Gala }; 55c916d7c9SKumar Gala 56c916d7c9SKumar Gala /* Common BD flags */ 57c916d7c9SKumar Gala #define BD_LAST 0x0800 58c916d7c9SKumar Gala 59c916d7c9SKumar Gala /* Rx BD status flags */ 60c916d7c9SKumar Gala #define RxBD_EMPTY 0x8000 61c916d7c9SKumar Gala #define RxBD_LAST BD_LAST 62c916d7c9SKumar Gala #define RxBD_FIRST 0x0400 63c916d7c9SKumar Gala #define RxBD_PHYS_ERR 0x0008 64c916d7c9SKumar Gala #define RxBD_SIZE_ERR 0x0004 65c916d7c9SKumar Gala #define RxBD_ERROR (RxBD_PHYS_ERR | RxBD_SIZE_ERR) 66c916d7c9SKumar Gala 67c916d7c9SKumar Gala /* Tx BD status flags */ 68c916d7c9SKumar Gala #define TxBD_READY 0x8000 69c916d7c9SKumar Gala #define TxBD_LAST BD_LAST 70c916d7c9SKumar Gala 71c916d7c9SKumar Gala /* Rx/Tx queue descriptor */ 72c916d7c9SKumar Gala struct fm_port_qd { 73c916d7c9SKumar Gala u16 gen; 74c916d7c9SKumar Gala u16 bd_ring_base_hi; 75c916d7c9SKumar Gala u32 bd_ring_base_lo; 76c916d7c9SKumar Gala u16 bd_ring_size; 77c916d7c9SKumar Gala u16 offset_in; 78c916d7c9SKumar Gala u16 offset_out; 79c916d7c9SKumar Gala u16 res0; 80c916d7c9SKumar Gala u32 res1[0x4]; 81c916d7c9SKumar Gala }; 82c916d7c9SKumar Gala 83c916d7c9SKumar Gala /* IM global parameter RAM */ 84c916d7c9SKumar Gala struct fm_port_global_pram { 85c916d7c9SKumar Gala u32 mode; /* independent mode register */ 86c916d7c9SKumar Gala u32 rxqd_ptr; /* Rx queue descriptor pointer */ 87c916d7c9SKumar Gala u32 txqd_ptr; /* Tx queue descriptor pointer */ 88c916d7c9SKumar Gala u16 mrblr; /* max Rx buffer length */ 89c916d7c9SKumar Gala u16 rxqd_bsy_cnt; /* RxQD busy counter, should be cleared */ 90c916d7c9SKumar Gala u32 res0[0x4]; 91c916d7c9SKumar Gala struct fm_port_qd rxqd; /* Rx queue descriptor */ 92c916d7c9SKumar Gala struct fm_port_qd txqd; /* Tx queue descriptor */ 93c916d7c9SKumar Gala u32 res1[0x28]; 94c916d7c9SKumar Gala }; 95c916d7c9SKumar Gala 96c916d7c9SKumar Gala #define FM_PRAM_SIZE sizeof(struct fm_port_global_pram) 97c916d7c9SKumar Gala #define FM_PRAM_ALIGN 256 98c916d7c9SKumar Gala #define PRAM_MODE_GLOBAL 0x20000000 99c916d7c9SKumar Gala #define PRAM_MODE_GRACEFUL_STOP 0x00800000 100c916d7c9SKumar Gala 101c916d7c9SKumar Gala #if defined(CONFIG_P1017) || defined(CONFIG_P1023) 102c916d7c9SKumar Gala #define FM_FREE_POOL_SIZE 0x2000 /* 8K bytes */ 103c916d7c9SKumar Gala #else 104c916d7c9SKumar Gala #define FM_FREE_POOL_SIZE 0x20000 /* 128K bytes */ 105c916d7c9SKumar Gala #endif 106c916d7c9SKumar Gala #define FM_FREE_POOL_ALIGN 256 107c916d7c9SKumar Gala 108c916d7c9SKumar Gala u32 fm_muram_alloc(int fm_idx, u32 size, u32 align); 109c916d7c9SKumar Gala u32 fm_muram_base(int fm_idx); 110c916d7c9SKumar Gala int fm_init_common(int index, struct ccsr_fman *reg); 111c916d7c9SKumar Gala int fm_eth_initialize(struct ccsr_fman *reg, struct fm_eth_info *info); 112c916d7c9SKumar Gala phy_interface_t fman_port_enet_if(enum fm_port port); 113*69a85242SKumar Gala void fman_disable_port(enum fm_port port); 114c916d7c9SKumar Gala 115c916d7c9SKumar Gala struct fsl_enet_mac { 116c916d7c9SKumar Gala void *base; /* MAC controller registers base address */ 117c916d7c9SKumar Gala void *phyregs; 118c916d7c9SKumar Gala int max_rx_len; 119c916d7c9SKumar Gala void (*init_mac)(struct fsl_enet_mac *mac); 120c916d7c9SKumar Gala void (*enable_mac)(struct fsl_enet_mac *mac); 121c916d7c9SKumar Gala void (*disable_mac)(struct fsl_enet_mac *mac); 122c916d7c9SKumar Gala void (*set_mac_addr)(struct fsl_enet_mac *mac, u8 *mac_addr); 123c916d7c9SKumar Gala void (*set_if_mode)(struct fsl_enet_mac *mac, phy_interface_t type, 124c916d7c9SKumar Gala int speed); 125c916d7c9SKumar Gala }; 126c916d7c9SKumar Gala 127c916d7c9SKumar Gala /* Fman ethernet private struct */ 128c916d7c9SKumar Gala struct fm_eth { 129c916d7c9SKumar Gala int fm_index; /* Fman index */ 130c916d7c9SKumar Gala u32 num; /* 0..n-1 for give type */ 131c916d7c9SKumar Gala struct fm_bmi_tx_port *tx_port; 132c916d7c9SKumar Gala struct fm_bmi_rx_port *rx_port; 133c916d7c9SKumar Gala enum fm_eth_type type; /* 1G or 10G ethernet */ 134c916d7c9SKumar Gala phy_interface_t enet_if; 135c916d7c9SKumar Gala struct fsl_enet_mac *mac; /* MAC controller */ 136c916d7c9SKumar Gala struct mii_dev *bus; 137c916d7c9SKumar Gala struct phy_device *phydev; 138c916d7c9SKumar Gala int phyaddr; 139c916d7c9SKumar Gala struct eth_device *dev; 140c916d7c9SKumar Gala int max_rx_len; 141c916d7c9SKumar Gala struct fm_port_global_pram *rx_pram; /* Rx parameter table */ 142c916d7c9SKumar Gala struct fm_port_global_pram *tx_pram; /* Tx parameter table */ 143c916d7c9SKumar Gala void *rx_bd_ring; /* Rx BD ring base */ 144c916d7c9SKumar Gala void *cur_rxbd; /* current Rx BD */ 145c916d7c9SKumar Gala void *rx_buf; /* Rx buffer base */ 146c916d7c9SKumar Gala void *tx_bd_ring; /* Tx BD ring base */ 147c916d7c9SKumar Gala void *cur_txbd; /* current Tx BD */ 148c916d7c9SKumar Gala }; 149c916d7c9SKumar Gala 150c916d7c9SKumar Gala #define RX_BD_RING_SIZE 8 151c916d7c9SKumar Gala #define TX_BD_RING_SIZE 8 152c916d7c9SKumar Gala #define MAX_RXBUF_LOG2 11 153c916d7c9SKumar Gala #define MAX_RXBUF_LEN (1 << MAX_RXBUF_LOG2) 154c916d7c9SKumar Gala 155c916d7c9SKumar Gala #endif /* __FM_H__ */ 156