xref: /rk3399_rockchip-uboot/drivers/net/fm/fm.h (revision 6b29a395b62965eef6b5065d3a526a8588a92038)
1c916d7c9SKumar Gala /*
2c916d7c9SKumar Gala  * Copyright 2009-2011 Freescale Semiconductor, Inc.
3c916d7c9SKumar Gala  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
5c916d7c9SKumar Gala  */
6c916d7c9SKumar Gala 
7c916d7c9SKumar Gala #ifndef __FM_H__
8c916d7c9SKumar Gala #define __FM_H__
9c916d7c9SKumar Gala 
10c916d7c9SKumar Gala #include <common.h>
1193f26f13SClaudiu Manoil #include <phy.h>
12c916d7c9SKumar Gala #include <fm_eth.h>
138225b2fdSShaohui Xie #include <fsl_fman.h>
14c916d7c9SKumar Gala 
15c916d7c9SKumar Gala /* Port ID */
16c916d7c9SKumar Gala #define OH_PORT_ID_BASE		0x01
17c916d7c9SKumar Gala #define MAX_NUM_OH_PORT		7
18c916d7c9SKumar Gala #define RX_PORT_1G_BASE		0x08
19c916d7c9SKumar Gala #define MAX_NUM_RX_PORT_1G	CONFIG_SYS_NUM_FM1_DTSEC
20c916d7c9SKumar Gala #define RX_PORT_10G_BASE	0x10
2182a55c1eSShengzhou Liu #define RX_PORT_10G_BASE2	0x08
22c916d7c9SKumar Gala #define TX_PORT_1G_BASE		0x28
23c916d7c9SKumar Gala #define MAX_NUM_TX_PORT_1G	CONFIG_SYS_NUM_FM1_DTSEC
24c916d7c9SKumar Gala #define TX_PORT_10G_BASE	0x30
2582a55c1eSShengzhou Liu #define TX_PORT_10G_BASE2	0x28
26ffee1ddeSZhao Qiang #define MIIM_TIMEOUT    0xFFFF
27c916d7c9SKumar Gala 
28c916d7c9SKumar Gala struct fm_muram {
299fc29db1SHou Zhiqiang 	void *base;
309fc29db1SHou Zhiqiang 	void *top;
319fc29db1SHou Zhiqiang 	size_t size;
329fc29db1SHou Zhiqiang 	void *alloc;
33c916d7c9SKumar Gala };
34c916d7c9SKumar Gala #define FM_MURAM_RES_SIZE	0x01000
35c916d7c9SKumar Gala 
36c916d7c9SKumar Gala /* Rx/Tx buffer descriptor */
37c916d7c9SKumar Gala struct fm_port_bd {
38c916d7c9SKumar Gala 	u16 status;
39c916d7c9SKumar Gala 	u16 len;
40c916d7c9SKumar Gala 	u32 res0;
41c916d7c9SKumar Gala 	u16 res1;
42c916d7c9SKumar Gala 	u16 buf_ptr_hi;
43c916d7c9SKumar Gala 	u32 buf_ptr_lo;
44c916d7c9SKumar Gala };
45c916d7c9SKumar Gala 
46c916d7c9SKumar Gala /* Common BD flags */
47c916d7c9SKumar Gala #define BD_LAST			0x0800
48c916d7c9SKumar Gala 
49c916d7c9SKumar Gala /* Rx BD status flags */
50c916d7c9SKumar Gala #define RxBD_EMPTY		0x8000
51c916d7c9SKumar Gala #define RxBD_LAST		BD_LAST
52c916d7c9SKumar Gala #define RxBD_FIRST		0x0400
53c916d7c9SKumar Gala #define RxBD_PHYS_ERR		0x0008
54c916d7c9SKumar Gala #define RxBD_SIZE_ERR		0x0004
55c916d7c9SKumar Gala #define RxBD_ERROR		(RxBD_PHYS_ERR | RxBD_SIZE_ERR)
56c916d7c9SKumar Gala 
57c916d7c9SKumar Gala /* Tx BD status flags */
58c916d7c9SKumar Gala #define TxBD_READY		0x8000
59c916d7c9SKumar Gala #define TxBD_LAST		BD_LAST
60c916d7c9SKumar Gala 
61c916d7c9SKumar Gala /* Rx/Tx queue descriptor */
62c916d7c9SKumar Gala struct fm_port_qd {
63c916d7c9SKumar Gala 	u16 gen;
64c916d7c9SKumar Gala 	u16 bd_ring_base_hi;
65c916d7c9SKumar Gala 	u32 bd_ring_base_lo;
66c916d7c9SKumar Gala 	u16 bd_ring_size;
67c916d7c9SKumar Gala 	u16 offset_in;
68c916d7c9SKumar Gala 	u16 offset_out;
69c916d7c9SKumar Gala 	u16 res0;
70c916d7c9SKumar Gala 	u32 res1[0x4];
71c916d7c9SKumar Gala };
72c916d7c9SKumar Gala 
73c916d7c9SKumar Gala /* IM global parameter RAM */
74c916d7c9SKumar Gala struct fm_port_global_pram {
75c916d7c9SKumar Gala 	u32 mode;	/* independent mode register */
76c916d7c9SKumar Gala 	u32 rxqd_ptr;	/* Rx queue descriptor pointer */
77c916d7c9SKumar Gala 	u32 txqd_ptr;	/* Tx queue descriptor pointer */
78c916d7c9SKumar Gala 	u16 mrblr;	/* max Rx buffer length */
79c916d7c9SKumar Gala 	u16 rxqd_bsy_cnt;	/* RxQD busy counter, should be cleared */
80c916d7c9SKumar Gala 	u32 res0[0x4];
81c916d7c9SKumar Gala 	struct fm_port_qd rxqd;	/* Rx queue descriptor */
82c916d7c9SKumar Gala 	struct fm_port_qd txqd;	/* Tx queue descriptor */
83c916d7c9SKumar Gala 	u32 res1[0x28];
84c916d7c9SKumar Gala };
85c916d7c9SKumar Gala 
86c916d7c9SKumar Gala #define FM_PRAM_SIZE		sizeof(struct fm_port_global_pram)
87c916d7c9SKumar Gala #define FM_PRAM_ALIGN		256
88c916d7c9SKumar Gala #define PRAM_MODE_GLOBAL	0x20000000
89c916d7c9SKumar Gala #define PRAM_MODE_GRACEFUL_STOP	0x00800000
90c916d7c9SKumar Gala 
91*41c7b7b1SYork Sun #if defined(CONFIG_ARCH_P1023)
92c916d7c9SKumar Gala #define FM_FREE_POOL_SIZE	0x2000 /* 8K bytes */
93c916d7c9SKumar Gala #else
94c916d7c9SKumar Gala #define FM_FREE_POOL_SIZE	0x20000 /* 128K bytes */
95c916d7c9SKumar Gala #endif
96c916d7c9SKumar Gala #define FM_FREE_POOL_ALIGN	256
97c916d7c9SKumar Gala 
989fc29db1SHou Zhiqiang void *fm_muram_alloc(int fm_idx, size_t size, ulong align);
999fc29db1SHou Zhiqiang void *fm_muram_base(int fm_idx);
100c916d7c9SKumar Gala int fm_init_common(int index, struct ccsr_fman *reg);
101c916d7c9SKumar Gala int fm_eth_initialize(struct ccsr_fman *reg, struct fm_eth_info *info);
102c916d7c9SKumar Gala phy_interface_t fman_port_enet_if(enum fm_port port);
10369a85242SKumar Gala void fman_disable_port(enum fm_port port);
104f51d3b71SValentin Longchamp void fman_enable_port(enum fm_port port);
105c916d7c9SKumar Gala 
106c916d7c9SKumar Gala struct fsl_enet_mac {
107c916d7c9SKumar Gala 	void *base; /* MAC controller registers base address */
108c916d7c9SKumar Gala 	void *phyregs;
109c916d7c9SKumar Gala 	int max_rx_len;
110c916d7c9SKumar Gala 	void (*init_mac)(struct fsl_enet_mac *mac);
111c916d7c9SKumar Gala 	void (*enable_mac)(struct fsl_enet_mac *mac);
112c916d7c9SKumar Gala 	void (*disable_mac)(struct fsl_enet_mac *mac);
113c916d7c9SKumar Gala 	void (*set_mac_addr)(struct fsl_enet_mac *mac, u8 *mac_addr);
114c916d7c9SKumar Gala 	void (*set_if_mode)(struct fsl_enet_mac *mac, phy_interface_t type,
115c916d7c9SKumar Gala 				int speed);
116c916d7c9SKumar Gala };
117c916d7c9SKumar Gala 
118c916d7c9SKumar Gala /* Fman ethernet private struct */
119c916d7c9SKumar Gala struct fm_eth {
120c916d7c9SKumar Gala 	int fm_index;			/* Fman index */
121c916d7c9SKumar Gala 	u32 num;			/* 0..n-1 for give type */
122c916d7c9SKumar Gala 	struct fm_bmi_tx_port *tx_port;
123c916d7c9SKumar Gala 	struct fm_bmi_rx_port *rx_port;
124c916d7c9SKumar Gala 	enum fm_eth_type type;		/* 1G or 10G ethernet */
125c916d7c9SKumar Gala 	phy_interface_t enet_if;
126c916d7c9SKumar Gala 	struct fsl_enet_mac *mac;	/* MAC controller */
127c916d7c9SKumar Gala 	struct mii_dev *bus;
128c916d7c9SKumar Gala 	struct phy_device *phydev;
129c916d7c9SKumar Gala 	int phyaddr;
130c916d7c9SKumar Gala 	struct eth_device *dev;
131c916d7c9SKumar Gala 	int max_rx_len;
132c916d7c9SKumar Gala 	struct fm_port_global_pram *rx_pram; /* Rx parameter table */
133c916d7c9SKumar Gala 	struct fm_port_global_pram *tx_pram; /* Tx parameter table */
134c916d7c9SKumar Gala 	void *rx_bd_ring;		/* Rx BD ring base */
135c916d7c9SKumar Gala 	void *cur_rxbd;			/* current Rx BD */
136c916d7c9SKumar Gala 	void *rx_buf;			/* Rx buffer base */
137c916d7c9SKumar Gala 	void *tx_bd_ring;		/* Tx BD ring base */
138c916d7c9SKumar Gala 	void *cur_txbd;			/* current Tx BD */
139c916d7c9SKumar Gala };
140c916d7c9SKumar Gala 
141c916d7c9SKumar Gala #define RX_BD_RING_SIZE		8
142c916d7c9SKumar Gala #define TX_BD_RING_SIZE		8
143c916d7c9SKumar Gala #define MAX_RXBUF_LOG2		11
144c916d7c9SKumar Gala #define MAX_RXBUF_LEN		(1 << MAX_RXBUF_LOG2)
145c916d7c9SKumar Gala 
1461155d8d8SRotariu Marian-Cristian #define PORT_IS_ENABLED(port)	(fm_port_to_index(port) == -1 ? \
1471155d8d8SRotariu Marian-Cristian 	0 : fm_info[fm_port_to_index(port)].enabled)
148ae8a5d10SShengzhou Liu 
149c916d7c9SKumar Gala #endif /* __FM_H__ */
150