1c916d7c9SKumar Gala /* 2c916d7c9SKumar Gala * Copyright 2009-2011 Freescale Semiconductor, Inc. 3c916d7c9SKumar Gala * Dave Liu <daveliu@freescale.com> 4c916d7c9SKumar Gala * 5c916d7c9SKumar Gala * This program is free software; you can redistribute it and/or 6c916d7c9SKumar Gala * modify it under the terms of the GNU General Public License as 7c916d7c9SKumar Gala * published by the Free Software Foundation; either version 2 of 8c916d7c9SKumar Gala * the License, or (at your option) any later version. 9c916d7c9SKumar Gala * 10c916d7c9SKumar Gala * This program is distributed in the hope that it will be useful, 11c916d7c9SKumar Gala * but WITHOUT ANY WARRANTY; without even the implied warranty of 12c916d7c9SKumar Gala * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13c916d7c9SKumar Gala * GNU General Public License for more details. 14c916d7c9SKumar Gala * 15c916d7c9SKumar Gala * You should have received a copy of the GNU General Public License 16c916d7c9SKumar Gala * along with this program; if not, write to the Free Software 17c916d7c9SKumar Gala * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 18c916d7c9SKumar Gala * MA 02111-1307 USA 19c916d7c9SKumar Gala */ 20c916d7c9SKumar Gala #include <common.h> 21c916d7c9SKumar Gala #include <asm/io.h> 22c916d7c9SKumar Gala #include <malloc.h> 23c916d7c9SKumar Gala #include <net.h> 24c916d7c9SKumar Gala #include <hwconfig.h> 25c916d7c9SKumar Gala #include <fm_eth.h> 26c916d7c9SKumar Gala #include <fsl_mdio.h> 27c916d7c9SKumar Gala #include <miiphy.h> 28c916d7c9SKumar Gala #include <phy.h> 29c916d7c9SKumar Gala #include <asm/fsl_dtsec.h> 30c916d7c9SKumar Gala #include <asm/fsl_tgec.h> 31c916d7c9SKumar Gala 32c916d7c9SKumar Gala #include "fm.h" 33c916d7c9SKumar Gala 34c916d7c9SKumar Gala static struct eth_device *devlist[NUM_FM_PORTS]; 35c916d7c9SKumar Gala static int num_controllers; 36c916d7c9SKumar Gala 37c916d7c9SKumar Gala #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) && !defined(BITBANGMII) 38c916d7c9SKumar Gala 39c916d7c9SKumar Gala #define TBIANA_SETTINGS (TBIANA_ASYMMETRIC_PAUSE | TBIANA_SYMMETRIC_PAUSE | \ 40c916d7c9SKumar Gala TBIANA_FULL_DUPLEX) 41c916d7c9SKumar Gala 42c916d7c9SKumar Gala #define TBIANA_SGMII_ACK 0x4001 43c916d7c9SKumar Gala 44c916d7c9SKumar Gala #define TBICR_SETTINGS (TBICR_ANEG_ENABLE | TBICR_RESTART_ANEG | \ 45c916d7c9SKumar Gala TBICR_FULL_DUPLEX | TBICR_SPEED1_SET) 46c916d7c9SKumar Gala 47c916d7c9SKumar Gala /* Configure the TBI for SGMII operation */ 48c916d7c9SKumar Gala void dtsec_configure_serdes(struct fm_eth *priv) 49c916d7c9SKumar Gala { 50c916d7c9SKumar Gala struct dtsec *regs = priv->mac->base; 51c916d7c9SKumar Gala struct tsec_mii_mng *phyregs = priv->mac->phyregs; 52c916d7c9SKumar Gala 53c916d7c9SKumar Gala /* 54c916d7c9SKumar Gala * Access TBI PHY registers at given TSEC register offset as 55c916d7c9SKumar Gala * opposed to the register offset used for external PHY accesses 56c916d7c9SKumar Gala */ 57c916d7c9SKumar Gala tsec_local_mdio_write(phyregs, in_be32(®s->tbipa), 0, TBI_TBICON, 58c916d7c9SKumar Gala TBICON_CLK_SELECT); 59c916d7c9SKumar Gala tsec_local_mdio_write(phyregs, in_be32(®s->tbipa), 0, TBI_ANA, 60c916d7c9SKumar Gala TBIANA_SGMII_ACK); 61c916d7c9SKumar Gala tsec_local_mdio_write(phyregs, in_be32(®s->tbipa), 0, 62c916d7c9SKumar Gala TBI_CR, TBICR_SETTINGS); 63c916d7c9SKumar Gala } 64c916d7c9SKumar Gala 65c916d7c9SKumar Gala static void dtsec_init_phy(struct eth_device *dev) 66c916d7c9SKumar Gala { 67c916d7c9SKumar Gala struct fm_eth *fm_eth = dev->priv; 68c916d7c9SKumar Gala struct dtsec *regs = (struct dtsec *)fm_eth->mac->base; 69c916d7c9SKumar Gala 70c916d7c9SKumar Gala /* Assign a Physical address to the TBI */ 71c916d7c9SKumar Gala out_be32(®s->tbipa, CONFIG_SYS_TBIPA_VALUE); 72c916d7c9SKumar Gala 73c916d7c9SKumar Gala if (fm_eth->enet_if == PHY_INTERFACE_MODE_SGMII) 74c916d7c9SKumar Gala dtsec_configure_serdes(fm_eth); 75c916d7c9SKumar Gala } 76c916d7c9SKumar Gala 77c916d7c9SKumar Gala static int tgec_is_fibre(struct eth_device *dev) 78c916d7c9SKumar Gala { 79c916d7c9SKumar Gala struct fm_eth *fm = dev->priv; 80c916d7c9SKumar Gala char phyopt[20]; 81c916d7c9SKumar Gala 82c916d7c9SKumar Gala sprintf(phyopt, "fsl_fm%d_xaui_phy", fm->fm_index + 1); 83c916d7c9SKumar Gala 84c916d7c9SKumar Gala return hwconfig_arg_cmp(phyopt, "xfi"); 85c916d7c9SKumar Gala } 86c916d7c9SKumar Gala #endif 87c916d7c9SKumar Gala 88c916d7c9SKumar Gala static u16 muram_readw(u16 *addr) 89c916d7c9SKumar Gala { 90c916d7c9SKumar Gala u32 base = (u32)addr & ~0x3; 91c916d7c9SKumar Gala u32 val32 = *(u32 *)base; 92c916d7c9SKumar Gala int byte_pos; 93c916d7c9SKumar Gala u16 ret; 94c916d7c9SKumar Gala 95c916d7c9SKumar Gala byte_pos = (u32)addr & 0x3; 96c916d7c9SKumar Gala if (byte_pos) 97c916d7c9SKumar Gala ret = (u16)(val32 & 0x0000ffff); 98c916d7c9SKumar Gala else 99c916d7c9SKumar Gala ret = (u16)((val32 & 0xffff0000) >> 16); 100c916d7c9SKumar Gala 101c916d7c9SKumar Gala return ret; 102c916d7c9SKumar Gala } 103c916d7c9SKumar Gala 104c916d7c9SKumar Gala static void muram_writew(u16 *addr, u16 val) 105c916d7c9SKumar Gala { 106c916d7c9SKumar Gala u32 base = (u32)addr & ~0x3; 107c916d7c9SKumar Gala u32 org32 = *(u32 *)base; 108c916d7c9SKumar Gala u32 val32; 109c916d7c9SKumar Gala int byte_pos; 110c916d7c9SKumar Gala 111c916d7c9SKumar Gala byte_pos = (u32)addr & 0x3; 112c916d7c9SKumar Gala if (byte_pos) 113c916d7c9SKumar Gala val32 = (org32 & 0xffff0000) | val; 114c916d7c9SKumar Gala else 115c916d7c9SKumar Gala val32 = (org32 & 0x0000ffff) | ((u32)val << 16); 116c916d7c9SKumar Gala 117c916d7c9SKumar Gala *(u32 *)base = val32; 118c916d7c9SKumar Gala } 119c916d7c9SKumar Gala 120c916d7c9SKumar Gala static void bmi_rx_port_disable(struct fm_bmi_rx_port *rx_port) 121c916d7c9SKumar Gala { 122c916d7c9SKumar Gala int timeout = 1000000; 123c916d7c9SKumar Gala 124c916d7c9SKumar Gala clrbits_be32(&rx_port->fmbm_rcfg, FMBM_RCFG_EN); 125c916d7c9SKumar Gala 126c916d7c9SKumar Gala /* wait until the rx port is not busy */ 127c916d7c9SKumar Gala while ((in_be32(&rx_port->fmbm_rst) & FMBM_RST_BSY) && timeout--) 128c916d7c9SKumar Gala ; 129c916d7c9SKumar Gala } 130c916d7c9SKumar Gala 131c916d7c9SKumar Gala static void bmi_rx_port_init(struct fm_bmi_rx_port *rx_port) 132c916d7c9SKumar Gala { 133c916d7c9SKumar Gala /* set BMI to independent mode, Rx port disable */ 134c916d7c9SKumar Gala out_be32(&rx_port->fmbm_rcfg, FMBM_RCFG_IM); 135c916d7c9SKumar Gala /* clear FOF in IM case */ 136c916d7c9SKumar Gala out_be32(&rx_port->fmbm_rim, 0); 137c916d7c9SKumar Gala /* Rx frame next engine -RISC */ 138c916d7c9SKumar Gala out_be32(&rx_port->fmbm_rfne, NIA_ENG_RISC | NIA_RISC_AC_IM_RX); 139c916d7c9SKumar Gala /* Rx command attribute - no order, MR[3] = 1 */ 140c916d7c9SKumar Gala clrbits_be32(&rx_port->fmbm_rfca, FMBM_RFCA_ORDER | FMBM_RFCA_MR_MASK); 141c916d7c9SKumar Gala setbits_be32(&rx_port->fmbm_rfca, FMBM_RFCA_MR(4)); 142c916d7c9SKumar Gala /* enable Rx statistic counters */ 143c916d7c9SKumar Gala out_be32(&rx_port->fmbm_rstc, FMBM_RSTC_EN); 144c916d7c9SKumar Gala /* disable Rx performance counters */ 145c916d7c9SKumar Gala out_be32(&rx_port->fmbm_rpc, 0); 146c916d7c9SKumar Gala } 147c916d7c9SKumar Gala 148c916d7c9SKumar Gala static void bmi_tx_port_disable(struct fm_bmi_tx_port *tx_port) 149c916d7c9SKumar Gala { 150c916d7c9SKumar Gala int timeout = 1000000; 151c916d7c9SKumar Gala 152c916d7c9SKumar Gala clrbits_be32(&tx_port->fmbm_tcfg, FMBM_TCFG_EN); 153c916d7c9SKumar Gala 154c916d7c9SKumar Gala /* wait until the tx port is not busy */ 155c916d7c9SKumar Gala while ((in_be32(&tx_port->fmbm_tst) & FMBM_TST_BSY) && timeout--) 156c916d7c9SKumar Gala ; 157c916d7c9SKumar Gala } 158c916d7c9SKumar Gala 159c916d7c9SKumar Gala static void bmi_tx_port_init(struct fm_bmi_tx_port *tx_port) 160c916d7c9SKumar Gala { 161c916d7c9SKumar Gala /* set BMI to independent mode, Tx port disable */ 162c916d7c9SKumar Gala out_be32(&tx_port->fmbm_tcfg, FMBM_TCFG_IM); 163c916d7c9SKumar Gala /* Tx frame next engine -RISC */ 164c916d7c9SKumar Gala out_be32(&tx_port->fmbm_tfne, NIA_ENG_RISC | NIA_RISC_AC_IM_TX); 165c916d7c9SKumar Gala out_be32(&tx_port->fmbm_tfene, NIA_ENG_RISC | NIA_RISC_AC_IM_TX); 166c916d7c9SKumar Gala /* Tx command attribute - no order, MR[3] = 1 */ 167c916d7c9SKumar Gala clrbits_be32(&tx_port->fmbm_tfca, FMBM_TFCA_ORDER | FMBM_TFCA_MR_MASK); 168c916d7c9SKumar Gala setbits_be32(&tx_port->fmbm_tfca, FMBM_TFCA_MR(4)); 169c916d7c9SKumar Gala /* enable Tx statistic counters */ 170c916d7c9SKumar Gala out_be32(&tx_port->fmbm_tstc, FMBM_TSTC_EN); 171c916d7c9SKumar Gala /* disable Tx performance counters */ 172c916d7c9SKumar Gala out_be32(&tx_port->fmbm_tpc, 0); 173c916d7c9SKumar Gala } 174c916d7c9SKumar Gala 175c916d7c9SKumar Gala static int fm_eth_rx_port_parameter_init(struct fm_eth *fm_eth) 176c916d7c9SKumar Gala { 177c916d7c9SKumar Gala struct fm_port_global_pram *pram; 178c916d7c9SKumar Gala u32 pram_page_offset; 179c916d7c9SKumar Gala void *rx_bd_ring_base; 180c916d7c9SKumar Gala void *rx_buf_pool; 181c916d7c9SKumar Gala struct fm_port_bd *rxbd; 182c916d7c9SKumar Gala struct fm_port_qd *rxqd; 183c916d7c9SKumar Gala struct fm_bmi_rx_port *bmi_rx_port = fm_eth->rx_port; 184c916d7c9SKumar Gala int i; 185c916d7c9SKumar Gala 186c916d7c9SKumar Gala /* alloc global parameter ram at MURAM */ 187c916d7c9SKumar Gala pram = (struct fm_port_global_pram *)fm_muram_alloc(fm_eth->fm_index, 188c916d7c9SKumar Gala FM_PRAM_SIZE, FM_PRAM_ALIGN); 189c916d7c9SKumar Gala fm_eth->rx_pram = pram; 190c916d7c9SKumar Gala 191c916d7c9SKumar Gala /* parameter page offset to MURAM */ 192c916d7c9SKumar Gala pram_page_offset = (u32)pram - fm_muram_base(fm_eth->fm_index); 193c916d7c9SKumar Gala 194c916d7c9SKumar Gala /* enable global mode- snooping data buffers and BDs */ 195c916d7c9SKumar Gala pram->mode = PRAM_MODE_GLOBAL; 196c916d7c9SKumar Gala 197c916d7c9SKumar Gala /* init the Rx queue descriptor pionter */ 198c916d7c9SKumar Gala pram->rxqd_ptr = pram_page_offset + 0x20; 199c916d7c9SKumar Gala 200c916d7c9SKumar Gala /* set the max receive buffer length, power of 2 */ 201c916d7c9SKumar Gala muram_writew(&pram->mrblr, MAX_RXBUF_LOG2); 202c916d7c9SKumar Gala 203c916d7c9SKumar Gala /* alloc Rx buffer descriptors from main memory */ 204c916d7c9SKumar Gala rx_bd_ring_base = malloc(sizeof(struct fm_port_bd) 205c916d7c9SKumar Gala * RX_BD_RING_SIZE); 206c916d7c9SKumar Gala if (!rx_bd_ring_base) 207c916d7c9SKumar Gala return 0; 208c916d7c9SKumar Gala memset(rx_bd_ring_base, 0, sizeof(struct fm_port_bd) 209c916d7c9SKumar Gala * RX_BD_RING_SIZE); 210c916d7c9SKumar Gala 211c916d7c9SKumar Gala /* alloc Rx buffer from main memory */ 212c916d7c9SKumar Gala rx_buf_pool = malloc(MAX_RXBUF_LEN * RX_BD_RING_SIZE); 213c916d7c9SKumar Gala if (!rx_buf_pool) 214c916d7c9SKumar Gala return 0; 215c916d7c9SKumar Gala memset(rx_buf_pool, 0, MAX_RXBUF_LEN * RX_BD_RING_SIZE); 216c916d7c9SKumar Gala 217c916d7c9SKumar Gala /* save them to fm_eth */ 218c916d7c9SKumar Gala fm_eth->rx_bd_ring = rx_bd_ring_base; 219c916d7c9SKumar Gala fm_eth->cur_rxbd = rx_bd_ring_base; 220c916d7c9SKumar Gala fm_eth->rx_buf = rx_buf_pool; 221c916d7c9SKumar Gala 222c916d7c9SKumar Gala /* init Rx BDs ring */ 223c916d7c9SKumar Gala rxbd = (struct fm_port_bd *)rx_bd_ring_base; 224c916d7c9SKumar Gala for (i = 0; i < RX_BD_RING_SIZE; i++) { 225c916d7c9SKumar Gala rxbd->status = RxBD_EMPTY; 226c916d7c9SKumar Gala rxbd->len = 0; 227c916d7c9SKumar Gala rxbd->buf_ptr_hi = 0; 228c916d7c9SKumar Gala rxbd->buf_ptr_lo = (u32)rx_buf_pool + i * MAX_RXBUF_LEN; 229c916d7c9SKumar Gala rxbd++; 230c916d7c9SKumar Gala } 231c916d7c9SKumar Gala 232c916d7c9SKumar Gala /* set the Rx queue descriptor */ 233c916d7c9SKumar Gala rxqd = &pram->rxqd; 234c916d7c9SKumar Gala muram_writew(&rxqd->gen, 0); 235c916d7c9SKumar Gala muram_writew(&rxqd->bd_ring_base_hi, 0); 236c916d7c9SKumar Gala rxqd->bd_ring_base_lo = (u32)rx_bd_ring_base; 237c916d7c9SKumar Gala muram_writew(&rxqd->bd_ring_size, sizeof(struct fm_port_bd) 238c916d7c9SKumar Gala * RX_BD_RING_SIZE); 239c916d7c9SKumar Gala muram_writew(&rxqd->offset_in, 0); 240c916d7c9SKumar Gala muram_writew(&rxqd->offset_out, 0); 241c916d7c9SKumar Gala 242c916d7c9SKumar Gala /* set IM parameter ram pointer to Rx Frame Queue ID */ 243c916d7c9SKumar Gala out_be32(&bmi_rx_port->fmbm_rfqid, pram_page_offset); 244c916d7c9SKumar Gala 245c916d7c9SKumar Gala return 1; 246c916d7c9SKumar Gala } 247c916d7c9SKumar Gala 248c916d7c9SKumar Gala static int fm_eth_tx_port_parameter_init(struct fm_eth *fm_eth) 249c916d7c9SKumar Gala { 250c916d7c9SKumar Gala struct fm_port_global_pram *pram; 251c916d7c9SKumar Gala u32 pram_page_offset; 252c916d7c9SKumar Gala void *tx_bd_ring_base; 253c916d7c9SKumar Gala struct fm_port_bd *txbd; 254c916d7c9SKumar Gala struct fm_port_qd *txqd; 255c916d7c9SKumar Gala struct fm_bmi_tx_port *bmi_tx_port = fm_eth->tx_port; 256c916d7c9SKumar Gala int i; 257c916d7c9SKumar Gala 258c916d7c9SKumar Gala /* alloc global parameter ram at MURAM */ 259c916d7c9SKumar Gala pram = (struct fm_port_global_pram *)fm_muram_alloc(fm_eth->fm_index, 260c916d7c9SKumar Gala FM_PRAM_SIZE, FM_PRAM_ALIGN); 261c916d7c9SKumar Gala fm_eth->tx_pram = pram; 262c916d7c9SKumar Gala 263c916d7c9SKumar Gala /* parameter page offset to MURAM */ 264c916d7c9SKumar Gala pram_page_offset = (u32)pram - fm_muram_base(fm_eth->fm_index); 265c916d7c9SKumar Gala 266c916d7c9SKumar Gala /* enable global mode- snooping data buffers and BDs */ 267c916d7c9SKumar Gala pram->mode = PRAM_MODE_GLOBAL; 268c916d7c9SKumar Gala 269c916d7c9SKumar Gala /* init the Tx queue descriptor pionter */ 270c916d7c9SKumar Gala pram->txqd_ptr = pram_page_offset + 0x40; 271c916d7c9SKumar Gala 272c916d7c9SKumar Gala /* alloc Tx buffer descriptors from main memory */ 273c916d7c9SKumar Gala tx_bd_ring_base = malloc(sizeof(struct fm_port_bd) 274c916d7c9SKumar Gala * TX_BD_RING_SIZE); 275c916d7c9SKumar Gala if (!tx_bd_ring_base) 276c916d7c9SKumar Gala return 0; 277c916d7c9SKumar Gala memset(tx_bd_ring_base, 0, sizeof(struct fm_port_bd) 278c916d7c9SKumar Gala * TX_BD_RING_SIZE); 279c916d7c9SKumar Gala /* save it to fm_eth */ 280c916d7c9SKumar Gala fm_eth->tx_bd_ring = tx_bd_ring_base; 281c916d7c9SKumar Gala fm_eth->cur_txbd = tx_bd_ring_base; 282c916d7c9SKumar Gala 283c916d7c9SKumar Gala /* init Tx BDs ring */ 284c916d7c9SKumar Gala txbd = (struct fm_port_bd *)tx_bd_ring_base; 285c916d7c9SKumar Gala for (i = 0; i < TX_BD_RING_SIZE; i++) { 286c916d7c9SKumar Gala txbd->status = TxBD_LAST; 287c916d7c9SKumar Gala txbd->len = 0; 288c916d7c9SKumar Gala txbd->buf_ptr_hi = 0; 289c916d7c9SKumar Gala txbd->buf_ptr_lo = 0; 290c916d7c9SKumar Gala } 291c916d7c9SKumar Gala 292c916d7c9SKumar Gala /* set the Tx queue decriptor */ 293c916d7c9SKumar Gala txqd = &pram->txqd; 294c916d7c9SKumar Gala muram_writew(&txqd->bd_ring_base_hi, 0); 295c916d7c9SKumar Gala txqd->bd_ring_base_lo = (u32)tx_bd_ring_base; 296c916d7c9SKumar Gala muram_writew(&txqd->bd_ring_size, sizeof(struct fm_port_bd) 297c916d7c9SKumar Gala * TX_BD_RING_SIZE); 298c916d7c9SKumar Gala muram_writew(&txqd->offset_in, 0); 299c916d7c9SKumar Gala muram_writew(&txqd->offset_out, 0); 300c916d7c9SKumar Gala 301c916d7c9SKumar Gala /* set IM parameter ram pointer to Tx Confirmation Frame Queue ID */ 302c916d7c9SKumar Gala out_be32(&bmi_tx_port->fmbm_tcfqid, pram_page_offset); 303c916d7c9SKumar Gala 304c916d7c9SKumar Gala return 1; 305c916d7c9SKumar Gala } 306c916d7c9SKumar Gala 307c916d7c9SKumar Gala static int fm_eth_init(struct fm_eth *fm_eth) 308c916d7c9SKumar Gala { 309c916d7c9SKumar Gala 310c916d7c9SKumar Gala if (!fm_eth_rx_port_parameter_init(fm_eth)) 311c916d7c9SKumar Gala return 0; 312c916d7c9SKumar Gala 313c916d7c9SKumar Gala if (!fm_eth_tx_port_parameter_init(fm_eth)) 314c916d7c9SKumar Gala return 0; 315c916d7c9SKumar Gala 316c916d7c9SKumar Gala return 1; 317c916d7c9SKumar Gala } 318c916d7c9SKumar Gala 319c916d7c9SKumar Gala static int fm_eth_startup(struct fm_eth *fm_eth) 320c916d7c9SKumar Gala { 321c916d7c9SKumar Gala struct fsl_enet_mac *mac; 322c916d7c9SKumar Gala mac = fm_eth->mac; 323c916d7c9SKumar Gala 324c916d7c9SKumar Gala /* Rx/TxBDs, Rx/TxQDs, Rx buff and parameter ram init */ 325c916d7c9SKumar Gala if (!fm_eth_init(fm_eth)) 326c916d7c9SKumar Gala return 0; 327c916d7c9SKumar Gala /* setup the MAC controller */ 328c916d7c9SKumar Gala mac->init_mac(mac); 329c916d7c9SKumar Gala 330c916d7c9SKumar Gala /* For some reason we need to set SPEED_100 */ 331c916d7c9SKumar Gala if ((fm_eth->enet_if == PHY_INTERFACE_MODE_SGMII) && mac->set_if_mode) 332c916d7c9SKumar Gala mac->set_if_mode(mac, fm_eth->enet_if, SPEED_100); 333c916d7c9SKumar Gala 334c916d7c9SKumar Gala /* init bmi rx port, IM mode and disable */ 335c916d7c9SKumar Gala bmi_rx_port_init(fm_eth->rx_port); 336c916d7c9SKumar Gala /* init bmi tx port, IM mode and disable */ 337c916d7c9SKumar Gala bmi_tx_port_init(fm_eth->tx_port); 338c916d7c9SKumar Gala 339c916d7c9SKumar Gala return 1; 340c916d7c9SKumar Gala } 341c916d7c9SKumar Gala 342c916d7c9SKumar Gala static void fmc_tx_port_graceful_stop_enable(struct fm_eth *fm_eth) 343c916d7c9SKumar Gala { 344c916d7c9SKumar Gala struct fm_port_global_pram *pram; 345c916d7c9SKumar Gala 346c916d7c9SKumar Gala pram = fm_eth->tx_pram; 347c916d7c9SKumar Gala /* graceful stop transmission of frames */ 348c916d7c9SKumar Gala pram->mode |= PRAM_MODE_GRACEFUL_STOP; 349c916d7c9SKumar Gala sync(); 350c916d7c9SKumar Gala } 351c916d7c9SKumar Gala 352c916d7c9SKumar Gala static void fmc_tx_port_graceful_stop_disable(struct fm_eth *fm_eth) 353c916d7c9SKumar Gala { 354c916d7c9SKumar Gala struct fm_port_global_pram *pram; 355c916d7c9SKumar Gala 356c916d7c9SKumar Gala pram = fm_eth->tx_pram; 357c916d7c9SKumar Gala /* re-enable transmission of frames */ 358c916d7c9SKumar Gala pram->mode &= ~PRAM_MODE_GRACEFUL_STOP; 359c916d7c9SKumar Gala sync(); 360c916d7c9SKumar Gala } 361c916d7c9SKumar Gala 362c916d7c9SKumar Gala static int fm_eth_open(struct eth_device *dev, bd_t *bd) 363c916d7c9SKumar Gala { 364c916d7c9SKumar Gala struct fm_eth *fm_eth; 365c916d7c9SKumar Gala struct fsl_enet_mac *mac; 366c916d7c9SKumar Gala 367c916d7c9SKumar Gala fm_eth = (struct fm_eth *)dev->priv; 368c916d7c9SKumar Gala mac = fm_eth->mac; 369c916d7c9SKumar Gala 370c916d7c9SKumar Gala /* setup the MAC address */ 371c916d7c9SKumar Gala if (dev->enetaddr[0] & 0x01) { 372c916d7c9SKumar Gala printf("%s: MacAddress is multcast address\n", __func__); 373c916d7c9SKumar Gala return 1; 374c916d7c9SKumar Gala } 375c916d7c9SKumar Gala mac->set_mac_addr(mac, dev->enetaddr); 376c916d7c9SKumar Gala 377c916d7c9SKumar Gala /* enable bmi Rx port */ 378c916d7c9SKumar Gala setbits_be32(&fm_eth->rx_port->fmbm_rcfg, FMBM_RCFG_EN); 379c916d7c9SKumar Gala /* enable MAC rx/tx port */ 380c916d7c9SKumar Gala mac->enable_mac(mac); 381c916d7c9SKumar Gala /* enable bmi Tx port */ 382c916d7c9SKumar Gala setbits_be32(&fm_eth->tx_port->fmbm_tcfg, FMBM_TCFG_EN); 383c916d7c9SKumar Gala /* re-enable transmission of frame */ 384c916d7c9SKumar Gala fmc_tx_port_graceful_stop_disable(fm_eth); 385c916d7c9SKumar Gala 386c916d7c9SKumar Gala #ifdef CONFIG_PHYLIB 387c916d7c9SKumar Gala phy_startup(fm_eth->phydev); 388c916d7c9SKumar Gala #else 389c916d7c9SKumar Gala fm_eth->phydev->speed = SPEED_1000; 390c916d7c9SKumar Gala fm_eth->phydev->link = 1; 391c916d7c9SKumar Gala fm_eth->phydev->duplex = DUPLEX_FULL; 392c916d7c9SKumar Gala #endif 393c916d7c9SKumar Gala 394c916d7c9SKumar Gala /* set the MAC-PHY mode */ 395c916d7c9SKumar Gala mac->set_if_mode(mac, fm_eth->enet_if, fm_eth->phydev->speed); 396c916d7c9SKumar Gala 397c916d7c9SKumar Gala if (!fm_eth->phydev->link) 398c916d7c9SKumar Gala printf("%s: No link.\n", fm_eth->phydev->dev->name); 399c916d7c9SKumar Gala 400c916d7c9SKumar Gala return fm_eth->phydev->link ? 0 : -1; 401c916d7c9SKumar Gala } 402c916d7c9SKumar Gala 403c916d7c9SKumar Gala static void fm_eth_halt(struct eth_device *dev) 404c916d7c9SKumar Gala { 405c916d7c9SKumar Gala struct fm_eth *fm_eth; 406c916d7c9SKumar Gala struct fsl_enet_mac *mac; 407c916d7c9SKumar Gala 408c916d7c9SKumar Gala fm_eth = (struct fm_eth *)dev->priv; 409c916d7c9SKumar Gala mac = fm_eth->mac; 410c916d7c9SKumar Gala 411c916d7c9SKumar Gala /* graceful stop the transmission of frames */ 412c916d7c9SKumar Gala fmc_tx_port_graceful_stop_enable(fm_eth); 413c916d7c9SKumar Gala /* disable bmi Tx port */ 414c916d7c9SKumar Gala bmi_tx_port_disable(fm_eth->tx_port); 415c916d7c9SKumar Gala /* disable MAC rx/tx port */ 416c916d7c9SKumar Gala mac->disable_mac(mac); 417c916d7c9SKumar Gala /* disable bmi Rx port */ 418c916d7c9SKumar Gala bmi_rx_port_disable(fm_eth->rx_port); 419c916d7c9SKumar Gala 420c916d7c9SKumar Gala phy_shutdown(fm_eth->phydev); 421c916d7c9SKumar Gala } 422c916d7c9SKumar Gala 423*e9df2018SJoe Hershberger static int fm_eth_send(struct eth_device *dev, void *buf, int len) 424c916d7c9SKumar Gala { 425c916d7c9SKumar Gala struct fm_eth *fm_eth; 426c916d7c9SKumar Gala struct fm_port_global_pram *pram; 427c916d7c9SKumar Gala struct fm_port_bd *txbd, *txbd_base; 428c916d7c9SKumar Gala u16 offset_in; 429c916d7c9SKumar Gala int i; 430c916d7c9SKumar Gala 431c916d7c9SKumar Gala fm_eth = (struct fm_eth *)dev->priv; 432c916d7c9SKumar Gala pram = fm_eth->tx_pram; 433c916d7c9SKumar Gala txbd = fm_eth->cur_txbd; 434c916d7c9SKumar Gala 435c916d7c9SKumar Gala /* find one empty TxBD */ 436c916d7c9SKumar Gala for (i = 0; txbd->status & TxBD_READY; i++) { 437c916d7c9SKumar Gala udelay(100); 438c916d7c9SKumar Gala if (i > 0x1000) { 439c916d7c9SKumar Gala printf("%s: Tx buffer not ready\n", dev->name); 440c916d7c9SKumar Gala return 0; 441c916d7c9SKumar Gala } 442c916d7c9SKumar Gala } 443c916d7c9SKumar Gala /* setup TxBD */ 444c916d7c9SKumar Gala txbd->buf_ptr_hi = 0; 445c916d7c9SKumar Gala txbd->buf_ptr_lo = (u32)buf; 446c916d7c9SKumar Gala txbd->len = len; 447c916d7c9SKumar Gala sync(); 448c916d7c9SKumar Gala txbd->status = TxBD_READY | TxBD_LAST; 449c916d7c9SKumar Gala sync(); 450c916d7c9SKumar Gala 451c916d7c9SKumar Gala /* update TxQD, let RISC to send the packet */ 452c916d7c9SKumar Gala offset_in = muram_readw(&pram->txqd.offset_in); 453c916d7c9SKumar Gala offset_in += sizeof(struct fm_port_bd); 454c916d7c9SKumar Gala if (offset_in >= muram_readw(&pram->txqd.bd_ring_size)) 455c916d7c9SKumar Gala offset_in = 0; 456c916d7c9SKumar Gala muram_writew(&pram->txqd.offset_in, offset_in); 457c916d7c9SKumar Gala sync(); 458c916d7c9SKumar Gala 459c916d7c9SKumar Gala /* wait for buffer to be transmitted */ 460c916d7c9SKumar Gala for (i = 0; txbd->status & TxBD_READY; i++) { 461c916d7c9SKumar Gala udelay(100); 462c916d7c9SKumar Gala if (i > 0x10000) { 463c916d7c9SKumar Gala printf("%s: Tx error\n", dev->name); 464c916d7c9SKumar Gala return 0; 465c916d7c9SKumar Gala } 466c916d7c9SKumar Gala } 467c916d7c9SKumar Gala 468c916d7c9SKumar Gala /* advance the TxBD */ 469c916d7c9SKumar Gala txbd++; 470c916d7c9SKumar Gala txbd_base = (struct fm_port_bd *)fm_eth->tx_bd_ring; 471c916d7c9SKumar Gala if (txbd >= (txbd_base + TX_BD_RING_SIZE)) 472c916d7c9SKumar Gala txbd = txbd_base; 473c916d7c9SKumar Gala /* update current txbd */ 474c916d7c9SKumar Gala fm_eth->cur_txbd = (void *)txbd; 475c916d7c9SKumar Gala 476c916d7c9SKumar Gala return 1; 477c916d7c9SKumar Gala } 478c916d7c9SKumar Gala 479c916d7c9SKumar Gala static int fm_eth_recv(struct eth_device *dev) 480c916d7c9SKumar Gala { 481c916d7c9SKumar Gala struct fm_eth *fm_eth; 482c916d7c9SKumar Gala struct fm_port_global_pram *pram; 483c916d7c9SKumar Gala struct fm_port_bd *rxbd, *rxbd_base; 484c916d7c9SKumar Gala u16 status, len; 485c916d7c9SKumar Gala u8 *data; 486c916d7c9SKumar Gala u16 offset_out; 487c916d7c9SKumar Gala 488c916d7c9SKumar Gala fm_eth = (struct fm_eth *)dev->priv; 489c916d7c9SKumar Gala pram = fm_eth->rx_pram; 490c916d7c9SKumar Gala rxbd = fm_eth->cur_rxbd; 491c916d7c9SKumar Gala status = rxbd->status; 492c916d7c9SKumar Gala 493c916d7c9SKumar Gala while (!(status & RxBD_EMPTY)) { 494c916d7c9SKumar Gala if (!(status & RxBD_ERROR)) { 495c916d7c9SKumar Gala data = (u8 *)rxbd->buf_ptr_lo; 496c916d7c9SKumar Gala len = rxbd->len; 497c916d7c9SKumar Gala NetReceive(data, len); 498c916d7c9SKumar Gala } else { 499c916d7c9SKumar Gala printf("%s: Rx error\n", dev->name); 500c916d7c9SKumar Gala return 0; 501c916d7c9SKumar Gala } 502c916d7c9SKumar Gala 503c916d7c9SKumar Gala /* clear the RxBDs */ 504c916d7c9SKumar Gala rxbd->status = RxBD_EMPTY; 505c916d7c9SKumar Gala rxbd->len = 0; 506c916d7c9SKumar Gala sync(); 507c916d7c9SKumar Gala 508c916d7c9SKumar Gala /* advance RxBD */ 509c916d7c9SKumar Gala rxbd++; 510c916d7c9SKumar Gala rxbd_base = (struct fm_port_bd *)fm_eth->rx_bd_ring; 511c916d7c9SKumar Gala if (rxbd >= (rxbd_base + RX_BD_RING_SIZE)) 512c916d7c9SKumar Gala rxbd = rxbd_base; 513c916d7c9SKumar Gala /* read next status */ 514c916d7c9SKumar Gala status = rxbd->status; 515c916d7c9SKumar Gala 516c916d7c9SKumar Gala /* update RxQD */ 517c916d7c9SKumar Gala offset_out = muram_readw(&pram->rxqd.offset_out); 518c916d7c9SKumar Gala offset_out += sizeof(struct fm_port_bd); 519c916d7c9SKumar Gala if (offset_out >= muram_readw(&pram->rxqd.bd_ring_size)) 520c916d7c9SKumar Gala offset_out = 0; 521c916d7c9SKumar Gala muram_writew(&pram->rxqd.offset_out, offset_out); 522c916d7c9SKumar Gala sync(); 523c916d7c9SKumar Gala } 524c916d7c9SKumar Gala fm_eth->cur_rxbd = (void *)rxbd; 525c916d7c9SKumar Gala 526c916d7c9SKumar Gala return 1; 527c916d7c9SKumar Gala } 528c916d7c9SKumar Gala 529c916d7c9SKumar Gala static int fm_eth_init_mac(struct fm_eth *fm_eth, struct ccsr_fman *reg) 530c916d7c9SKumar Gala { 531c916d7c9SKumar Gala struct fsl_enet_mac *mac; 532c916d7c9SKumar Gala int num; 533c916d7c9SKumar Gala void *base, *phyregs = NULL; 534c916d7c9SKumar Gala 535c916d7c9SKumar Gala num = fm_eth->num; 536c916d7c9SKumar Gala 537c916d7c9SKumar Gala /* Get the mac registers base address */ 538c916d7c9SKumar Gala if (fm_eth->type == FM_ETH_1G_E) { 539c916d7c9SKumar Gala base = ®->mac_1g[num].fm_dtesc; 54030381716STimur Tabi phyregs = ®->mac_1g[num].fm_mdio.miimcfg; 541c916d7c9SKumar Gala } else { 542c916d7c9SKumar Gala base = ®->mac_10g[num].fm_10gec; 543c916d7c9SKumar Gala phyregs = ®->mac_10g[num].fm_10gec_mdio; 544c916d7c9SKumar Gala } 545c916d7c9SKumar Gala 546c916d7c9SKumar Gala /* alloc mac controller */ 547c916d7c9SKumar Gala mac = malloc(sizeof(struct fsl_enet_mac)); 548c916d7c9SKumar Gala if (!mac) 549c916d7c9SKumar Gala return 0; 550c916d7c9SKumar Gala memset(mac, 0, sizeof(struct fsl_enet_mac)); 551c916d7c9SKumar Gala 552c916d7c9SKumar Gala /* save the mac to fm_eth struct */ 553c916d7c9SKumar Gala fm_eth->mac = mac; 554c916d7c9SKumar Gala 555c916d7c9SKumar Gala if (fm_eth->type == FM_ETH_1G_E) 55630381716STimur Tabi init_dtsec(mac, base, phyregs, MAX_RXBUF_LEN); 557c916d7c9SKumar Gala else 558c916d7c9SKumar Gala init_tgec(mac, base, phyregs, MAX_RXBUF_LEN); 559c916d7c9SKumar Gala 560c916d7c9SKumar Gala return 1; 561c916d7c9SKumar Gala } 562c916d7c9SKumar Gala 563c916d7c9SKumar Gala static int init_phy(struct eth_device *dev) 564c916d7c9SKumar Gala { 565c916d7c9SKumar Gala struct fm_eth *fm_eth = dev->priv; 566c916d7c9SKumar Gala struct phy_device *phydev = NULL; 567c916d7c9SKumar Gala u32 supported; 568c916d7c9SKumar Gala 569c916d7c9SKumar Gala #ifdef CONFIG_PHYLIB 570c916d7c9SKumar Gala if (fm_eth->type == FM_ETH_1G_E) 571c916d7c9SKumar Gala dtsec_init_phy(dev); 572c916d7c9SKumar Gala 573c916d7c9SKumar Gala if (fm_eth->bus) { 574c916d7c9SKumar Gala phydev = phy_connect(fm_eth->bus, fm_eth->phyaddr, dev, 575c916d7c9SKumar Gala fm_eth->enet_if); 576c916d7c9SKumar Gala } 577c916d7c9SKumar Gala 578c916d7c9SKumar Gala if (!phydev) { 579c916d7c9SKumar Gala printf("Failed to connect\n"); 580c916d7c9SKumar Gala return -1; 581c916d7c9SKumar Gala } 582c916d7c9SKumar Gala 583c916d7c9SKumar Gala if (fm_eth->type == FM_ETH_1G_E) { 584c916d7c9SKumar Gala supported = (SUPPORTED_10baseT_Half | 585c916d7c9SKumar Gala SUPPORTED_10baseT_Full | 586c916d7c9SKumar Gala SUPPORTED_100baseT_Half | 587c916d7c9SKumar Gala SUPPORTED_100baseT_Full | 588c916d7c9SKumar Gala SUPPORTED_1000baseT_Full); 589c916d7c9SKumar Gala } else { 590c916d7c9SKumar Gala supported = SUPPORTED_10000baseT_Full; 591c916d7c9SKumar Gala 592c916d7c9SKumar Gala if (tgec_is_fibre(dev)) 593c916d7c9SKumar Gala phydev->port = PORT_FIBRE; 594c916d7c9SKumar Gala } 595c916d7c9SKumar Gala 596c916d7c9SKumar Gala phydev->supported &= supported; 597c916d7c9SKumar Gala phydev->advertising = phydev->supported; 598c916d7c9SKumar Gala 599c916d7c9SKumar Gala fm_eth->phydev = phydev; 600c916d7c9SKumar Gala 601c916d7c9SKumar Gala phy_config(phydev); 602c916d7c9SKumar Gala #endif 603c916d7c9SKumar Gala 604c916d7c9SKumar Gala return 0; 605c916d7c9SKumar Gala } 606c916d7c9SKumar Gala 607c916d7c9SKumar Gala int fm_eth_initialize(struct ccsr_fman *reg, struct fm_eth_info *info) 608c916d7c9SKumar Gala { 609c916d7c9SKumar Gala struct eth_device *dev; 610c916d7c9SKumar Gala struct fm_eth *fm_eth; 611c916d7c9SKumar Gala int i, num = info->num; 612c916d7c9SKumar Gala 613c916d7c9SKumar Gala /* alloc eth device */ 614c916d7c9SKumar Gala dev = (struct eth_device *)malloc(sizeof(struct eth_device)); 615c916d7c9SKumar Gala if (!dev) 616c916d7c9SKumar Gala return 0; 617c916d7c9SKumar Gala memset(dev, 0, sizeof(struct eth_device)); 618c916d7c9SKumar Gala 619c916d7c9SKumar Gala /* alloc the FMan ethernet private struct */ 620c916d7c9SKumar Gala fm_eth = (struct fm_eth *)malloc(sizeof(struct fm_eth)); 621c916d7c9SKumar Gala if (!fm_eth) 622c916d7c9SKumar Gala return 0; 623c916d7c9SKumar Gala memset(fm_eth, 0, sizeof(struct fm_eth)); 624c916d7c9SKumar Gala 625c916d7c9SKumar Gala /* save off some things we need from the info struct */ 626c916d7c9SKumar Gala fm_eth->fm_index = info->index - 1; /* keep as 0 based for muram */ 627c916d7c9SKumar Gala fm_eth->num = num; 628c916d7c9SKumar Gala fm_eth->type = info->type; 629c916d7c9SKumar Gala 630c916d7c9SKumar Gala fm_eth->rx_port = (void *)®->port[info->rx_port_id - 1].fm_bmi; 631c916d7c9SKumar Gala fm_eth->tx_port = (void *)®->port[info->tx_port_id - 1].fm_bmi; 632c916d7c9SKumar Gala 633c916d7c9SKumar Gala /* set the ethernet max receive length */ 634c916d7c9SKumar Gala fm_eth->max_rx_len = MAX_RXBUF_LEN; 635c916d7c9SKumar Gala 636c916d7c9SKumar Gala /* init global mac structure */ 637c916d7c9SKumar Gala if (!fm_eth_init_mac(fm_eth, reg)) 638c916d7c9SKumar Gala return 0; 639c916d7c9SKumar Gala 640c916d7c9SKumar Gala /* keep same as the manual, we call FMAN1, FMAN2, DTSEC1, DTSEC2, etc */ 641c916d7c9SKumar Gala if (fm_eth->type == FM_ETH_1G_E) 642c916d7c9SKumar Gala sprintf(dev->name, "FM%d@DTSEC%d", info->index, num + 1); 643c916d7c9SKumar Gala else 644c916d7c9SKumar Gala sprintf(dev->name, "FM%d@TGEC%d", info->index, num + 1); 645c916d7c9SKumar Gala 646c916d7c9SKumar Gala devlist[num_controllers++] = dev; 647c916d7c9SKumar Gala dev->iobase = 0; 648c916d7c9SKumar Gala dev->priv = (void *)fm_eth; 649c916d7c9SKumar Gala dev->init = fm_eth_open; 650c916d7c9SKumar Gala dev->halt = fm_eth_halt; 651c916d7c9SKumar Gala dev->send = fm_eth_send; 652c916d7c9SKumar Gala dev->recv = fm_eth_recv; 653c916d7c9SKumar Gala fm_eth->dev = dev; 654c916d7c9SKumar Gala fm_eth->bus = info->bus; 655c916d7c9SKumar Gala fm_eth->phyaddr = info->phy_addr; 656c916d7c9SKumar Gala fm_eth->enet_if = info->enet_if; 657c916d7c9SKumar Gala 658c916d7c9SKumar Gala /* startup the FM im */ 659c916d7c9SKumar Gala if (!fm_eth_startup(fm_eth)) 660c916d7c9SKumar Gala return 0; 661c916d7c9SKumar Gala 662c916d7c9SKumar Gala if (init_phy(dev)) 663c916d7c9SKumar Gala return 0; 664c916d7c9SKumar Gala 665c916d7c9SKumar Gala /* clear the ethernet address */ 666c916d7c9SKumar Gala for (i = 0; i < 6; i++) 667c916d7c9SKumar Gala dev->enetaddr[i] = 0; 668c916d7c9SKumar Gala eth_register(dev); 669c916d7c9SKumar Gala 670c916d7c9SKumar Gala return 1; 671c916d7c9SKumar Gala } 672