1c916d7c9SKumar Gala /* 2111fd19eSRoy Zang * Copyright 2009-2012 Freescale Semiconductor, Inc. 3c916d7c9SKumar Gala * Dave Liu <daveliu@freescale.com> 4c916d7c9SKumar Gala * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6c916d7c9SKumar Gala */ 7c916d7c9SKumar Gala #include <common.h> 8c916d7c9SKumar Gala #include <asm/io.h> 9c916d7c9SKumar Gala #include <malloc.h> 10c916d7c9SKumar Gala #include <net.h> 11c916d7c9SKumar Gala #include <hwconfig.h> 12c916d7c9SKumar Gala #include <fm_eth.h> 13c916d7c9SKumar Gala #include <fsl_mdio.h> 14c916d7c9SKumar Gala #include <miiphy.h> 15c916d7c9SKumar Gala #include <phy.h> 16c916d7c9SKumar Gala #include <asm/fsl_dtsec.h> 17c916d7c9SKumar Gala #include <asm/fsl_tgec.h> 18*cd348efaSShaohui Xie #include <fsl_memac.h> 19c916d7c9SKumar Gala 20c916d7c9SKumar Gala #include "fm.h" 21c916d7c9SKumar Gala 22c916d7c9SKumar Gala static struct eth_device *devlist[NUM_FM_PORTS]; 23c916d7c9SKumar Gala static int num_controllers; 24c916d7c9SKumar Gala 25c916d7c9SKumar Gala #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) && !defined(BITBANGMII) 26c916d7c9SKumar Gala 27c916d7c9SKumar Gala #define TBIANA_SETTINGS (TBIANA_ASYMMETRIC_PAUSE | TBIANA_SYMMETRIC_PAUSE | \ 28c916d7c9SKumar Gala TBIANA_FULL_DUPLEX) 29c916d7c9SKumar Gala 30c916d7c9SKumar Gala #define TBIANA_SGMII_ACK 0x4001 31c916d7c9SKumar Gala 32c916d7c9SKumar Gala #define TBICR_SETTINGS (TBICR_ANEG_ENABLE | TBICR_RESTART_ANEG | \ 33c916d7c9SKumar Gala TBICR_FULL_DUPLEX | TBICR_SPEED1_SET) 34c916d7c9SKumar Gala 35c916d7c9SKumar Gala /* Configure the TBI for SGMII operation */ 36960d70c6SKim Phillips static void dtsec_configure_serdes(struct fm_eth *priv) 37c916d7c9SKumar Gala { 38111fd19eSRoy Zang #ifdef CONFIG_SYS_FMAN_V3 39111fd19eSRoy Zang u32 value; 40111fd19eSRoy Zang struct mii_dev bus; 41111fd19eSRoy Zang bus.priv = priv->mac->phyregs; 42c35f8693SShengzhou Liu bool sgmii_2500 = (priv->enet_if == 43c35f8693SShengzhou Liu PHY_INTERFACE_MODE_SGMII_2500) ? true : false; 44111fd19eSRoy Zang 45c35f8693SShengzhou Liu /* SGMII IF mode + AN enable only for 1G SGMII, not for 2.5G */ 46c35f8693SShengzhou Liu value = PHY_SGMII_IF_MODE_SGMII; 47c35f8693SShengzhou Liu if (!sgmii_2500) 48c35f8693SShengzhou Liu value |= PHY_SGMII_IF_MODE_AN; 49c35f8693SShengzhou Liu 50111fd19eSRoy Zang memac_mdio_write(&bus, 0, MDIO_DEVAD_NONE, 0x14, value); 51111fd19eSRoy Zang 52111fd19eSRoy Zang /* Dev ability according to SGMII specification */ 53111fd19eSRoy Zang value = PHY_SGMII_DEV_ABILITY_SGMII; 54111fd19eSRoy Zang memac_mdio_write(&bus, 0, MDIO_DEVAD_NONE, 0x4, value); 55111fd19eSRoy Zang 56111fd19eSRoy Zang /* Adjust link timer for SGMII - 57111fd19eSRoy Zang 1.6 ms in units of 8 ns = 2 * 10^5 = 0x30d40 */ 58111fd19eSRoy Zang memac_mdio_write(&bus, 0, MDIO_DEVAD_NONE, 0x13, 0x3); 59111fd19eSRoy Zang memac_mdio_write(&bus, 0, MDIO_DEVAD_NONE, 0x12, 0xd40); 60111fd19eSRoy Zang 61111fd19eSRoy Zang /* Restart AN */ 62c35f8693SShengzhou Liu value = PHY_SGMII_CR_DEF_VAL; 63c35f8693SShengzhou Liu if (!sgmii_2500) 64c35f8693SShengzhou Liu value |= PHY_SGMII_CR_RESET_AN; 65111fd19eSRoy Zang memac_mdio_write(&bus, 0, MDIO_DEVAD_NONE, 0, value); 66111fd19eSRoy Zang #else 67c916d7c9SKumar Gala struct dtsec *regs = priv->mac->base; 68c916d7c9SKumar Gala struct tsec_mii_mng *phyregs = priv->mac->phyregs; 69c916d7c9SKumar Gala 70c916d7c9SKumar Gala /* 71c916d7c9SKumar Gala * Access TBI PHY registers at given TSEC register offset as 72c916d7c9SKumar Gala * opposed to the register offset used for external PHY accesses 73c916d7c9SKumar Gala */ 74c916d7c9SKumar Gala tsec_local_mdio_write(phyregs, in_be32(®s->tbipa), 0, TBI_TBICON, 75c916d7c9SKumar Gala TBICON_CLK_SELECT); 76c916d7c9SKumar Gala tsec_local_mdio_write(phyregs, in_be32(®s->tbipa), 0, TBI_ANA, 77c916d7c9SKumar Gala TBIANA_SGMII_ACK); 78c916d7c9SKumar Gala tsec_local_mdio_write(phyregs, in_be32(®s->tbipa), 0, 79c916d7c9SKumar Gala TBI_CR, TBICR_SETTINGS); 80111fd19eSRoy Zang #endif 81c916d7c9SKumar Gala } 82c916d7c9SKumar Gala 83c916d7c9SKumar Gala static void dtsec_init_phy(struct eth_device *dev) 84c916d7c9SKumar Gala { 85c916d7c9SKumar Gala struct fm_eth *fm_eth = dev->priv; 86111fd19eSRoy Zang #ifndef CONFIG_SYS_FMAN_V3 871f3bd3e2Sshaohui xie struct dtsec *regs = (struct dtsec *)CONFIG_SYS_FSL_FM1_DTSEC1_ADDR; 881f3bd3e2Sshaohui xie 89c916d7c9SKumar Gala /* Assign a Physical address to the TBI */ 90c916d7c9SKumar Gala out_be32(®s->tbipa, CONFIG_SYS_TBIPA_VALUE); 91111fd19eSRoy Zang #endif 92c916d7c9SKumar Gala 93c35f8693SShengzhou Liu if (fm_eth->enet_if == PHY_INTERFACE_MODE_SGMII || 94c35f8693SShengzhou Liu fm_eth->enet_if == PHY_INTERFACE_MODE_SGMII_2500) 95c916d7c9SKumar Gala dtsec_configure_serdes(fm_eth); 96c916d7c9SKumar Gala } 97c916d7c9SKumar Gala 98c916d7c9SKumar Gala static int tgec_is_fibre(struct eth_device *dev) 99c916d7c9SKumar Gala { 100c916d7c9SKumar Gala struct fm_eth *fm = dev->priv; 101c916d7c9SKumar Gala char phyopt[20]; 102c916d7c9SKumar Gala 103c916d7c9SKumar Gala sprintf(phyopt, "fsl_fm%d_xaui_phy", fm->fm_index + 1); 104c916d7c9SKumar Gala 105c916d7c9SKumar Gala return hwconfig_arg_cmp(phyopt, "xfi"); 106c916d7c9SKumar Gala } 107c916d7c9SKumar Gala #endif 108c916d7c9SKumar Gala 109c916d7c9SKumar Gala static u16 muram_readw(u16 *addr) 110c916d7c9SKumar Gala { 111c916d7c9SKumar Gala u32 base = (u32)addr & ~0x3; 112c916d7c9SKumar Gala u32 val32 = *(u32 *)base; 113c916d7c9SKumar Gala int byte_pos; 114c916d7c9SKumar Gala u16 ret; 115c916d7c9SKumar Gala 116c916d7c9SKumar Gala byte_pos = (u32)addr & 0x3; 117c916d7c9SKumar Gala if (byte_pos) 118c916d7c9SKumar Gala ret = (u16)(val32 & 0x0000ffff); 119c916d7c9SKumar Gala else 120c916d7c9SKumar Gala ret = (u16)((val32 & 0xffff0000) >> 16); 121c916d7c9SKumar Gala 122c916d7c9SKumar Gala return ret; 123c916d7c9SKumar Gala } 124c916d7c9SKumar Gala 125c916d7c9SKumar Gala static void muram_writew(u16 *addr, u16 val) 126c916d7c9SKumar Gala { 127c916d7c9SKumar Gala u32 base = (u32)addr & ~0x3; 128c916d7c9SKumar Gala u32 org32 = *(u32 *)base; 129c916d7c9SKumar Gala u32 val32; 130c916d7c9SKumar Gala int byte_pos; 131c916d7c9SKumar Gala 132c916d7c9SKumar Gala byte_pos = (u32)addr & 0x3; 133c916d7c9SKumar Gala if (byte_pos) 134c916d7c9SKumar Gala val32 = (org32 & 0xffff0000) | val; 135c916d7c9SKumar Gala else 136c916d7c9SKumar Gala val32 = (org32 & 0x0000ffff) | ((u32)val << 16); 137c916d7c9SKumar Gala 138c916d7c9SKumar Gala *(u32 *)base = val32; 139c916d7c9SKumar Gala } 140c916d7c9SKumar Gala 141c916d7c9SKumar Gala static void bmi_rx_port_disable(struct fm_bmi_rx_port *rx_port) 142c916d7c9SKumar Gala { 143c916d7c9SKumar Gala int timeout = 1000000; 144c916d7c9SKumar Gala 145c916d7c9SKumar Gala clrbits_be32(&rx_port->fmbm_rcfg, FMBM_RCFG_EN); 146c916d7c9SKumar Gala 147c916d7c9SKumar Gala /* wait until the rx port is not busy */ 148c916d7c9SKumar Gala while ((in_be32(&rx_port->fmbm_rst) & FMBM_RST_BSY) && timeout--) 149c916d7c9SKumar Gala ; 150c916d7c9SKumar Gala } 151c916d7c9SKumar Gala 152c916d7c9SKumar Gala static void bmi_rx_port_init(struct fm_bmi_rx_port *rx_port) 153c916d7c9SKumar Gala { 154c916d7c9SKumar Gala /* set BMI to independent mode, Rx port disable */ 155c916d7c9SKumar Gala out_be32(&rx_port->fmbm_rcfg, FMBM_RCFG_IM); 156c916d7c9SKumar Gala /* clear FOF in IM case */ 157c916d7c9SKumar Gala out_be32(&rx_port->fmbm_rim, 0); 158c916d7c9SKumar Gala /* Rx frame next engine -RISC */ 159c916d7c9SKumar Gala out_be32(&rx_port->fmbm_rfne, NIA_ENG_RISC | NIA_RISC_AC_IM_RX); 160c916d7c9SKumar Gala /* Rx command attribute - no order, MR[3] = 1 */ 161c916d7c9SKumar Gala clrbits_be32(&rx_port->fmbm_rfca, FMBM_RFCA_ORDER | FMBM_RFCA_MR_MASK); 162c916d7c9SKumar Gala setbits_be32(&rx_port->fmbm_rfca, FMBM_RFCA_MR(4)); 163c916d7c9SKumar Gala /* enable Rx statistic counters */ 164c916d7c9SKumar Gala out_be32(&rx_port->fmbm_rstc, FMBM_RSTC_EN); 165c916d7c9SKumar Gala /* disable Rx performance counters */ 166c916d7c9SKumar Gala out_be32(&rx_port->fmbm_rpc, 0); 167c916d7c9SKumar Gala } 168c916d7c9SKumar Gala 169c916d7c9SKumar Gala static void bmi_tx_port_disable(struct fm_bmi_tx_port *tx_port) 170c916d7c9SKumar Gala { 171c916d7c9SKumar Gala int timeout = 1000000; 172c916d7c9SKumar Gala 173c916d7c9SKumar Gala clrbits_be32(&tx_port->fmbm_tcfg, FMBM_TCFG_EN); 174c916d7c9SKumar Gala 175c916d7c9SKumar Gala /* wait until the tx port is not busy */ 176c916d7c9SKumar Gala while ((in_be32(&tx_port->fmbm_tst) & FMBM_TST_BSY) && timeout--) 177c916d7c9SKumar Gala ; 178c916d7c9SKumar Gala } 179c916d7c9SKumar Gala 180c916d7c9SKumar Gala static void bmi_tx_port_init(struct fm_bmi_tx_port *tx_port) 181c916d7c9SKumar Gala { 182c916d7c9SKumar Gala /* set BMI to independent mode, Tx port disable */ 183c916d7c9SKumar Gala out_be32(&tx_port->fmbm_tcfg, FMBM_TCFG_IM); 184c916d7c9SKumar Gala /* Tx frame next engine -RISC */ 185c916d7c9SKumar Gala out_be32(&tx_port->fmbm_tfne, NIA_ENG_RISC | NIA_RISC_AC_IM_TX); 186c916d7c9SKumar Gala out_be32(&tx_port->fmbm_tfene, NIA_ENG_RISC | NIA_RISC_AC_IM_TX); 187c916d7c9SKumar Gala /* Tx command attribute - no order, MR[3] = 1 */ 188c916d7c9SKumar Gala clrbits_be32(&tx_port->fmbm_tfca, FMBM_TFCA_ORDER | FMBM_TFCA_MR_MASK); 189c916d7c9SKumar Gala setbits_be32(&tx_port->fmbm_tfca, FMBM_TFCA_MR(4)); 190c916d7c9SKumar Gala /* enable Tx statistic counters */ 191c916d7c9SKumar Gala out_be32(&tx_port->fmbm_tstc, FMBM_TSTC_EN); 192c916d7c9SKumar Gala /* disable Tx performance counters */ 193c916d7c9SKumar Gala out_be32(&tx_port->fmbm_tpc, 0); 194c916d7c9SKumar Gala } 195c916d7c9SKumar Gala 196c916d7c9SKumar Gala static int fm_eth_rx_port_parameter_init(struct fm_eth *fm_eth) 197c916d7c9SKumar Gala { 198c916d7c9SKumar Gala struct fm_port_global_pram *pram; 199c916d7c9SKumar Gala u32 pram_page_offset; 200c916d7c9SKumar Gala void *rx_bd_ring_base; 201c916d7c9SKumar Gala void *rx_buf_pool; 202c916d7c9SKumar Gala struct fm_port_bd *rxbd; 203c916d7c9SKumar Gala struct fm_port_qd *rxqd; 204c916d7c9SKumar Gala struct fm_bmi_rx_port *bmi_rx_port = fm_eth->rx_port; 205c916d7c9SKumar Gala int i; 206c916d7c9SKumar Gala 207c916d7c9SKumar Gala /* alloc global parameter ram at MURAM */ 208c916d7c9SKumar Gala pram = (struct fm_port_global_pram *)fm_muram_alloc(fm_eth->fm_index, 209c916d7c9SKumar Gala FM_PRAM_SIZE, FM_PRAM_ALIGN); 210c916d7c9SKumar Gala fm_eth->rx_pram = pram; 211c916d7c9SKumar Gala 212c916d7c9SKumar Gala /* parameter page offset to MURAM */ 213c916d7c9SKumar Gala pram_page_offset = (u32)pram - fm_muram_base(fm_eth->fm_index); 214c916d7c9SKumar Gala 215c916d7c9SKumar Gala /* enable global mode- snooping data buffers and BDs */ 216c916d7c9SKumar Gala pram->mode = PRAM_MODE_GLOBAL; 217c916d7c9SKumar Gala 218c916d7c9SKumar Gala /* init the Rx queue descriptor pionter */ 219c916d7c9SKumar Gala pram->rxqd_ptr = pram_page_offset + 0x20; 220c916d7c9SKumar Gala 221c916d7c9SKumar Gala /* set the max receive buffer length, power of 2 */ 222c916d7c9SKumar Gala muram_writew(&pram->mrblr, MAX_RXBUF_LOG2); 223c916d7c9SKumar Gala 224c916d7c9SKumar Gala /* alloc Rx buffer descriptors from main memory */ 225c916d7c9SKumar Gala rx_bd_ring_base = malloc(sizeof(struct fm_port_bd) 226c916d7c9SKumar Gala * RX_BD_RING_SIZE); 227c916d7c9SKumar Gala if (!rx_bd_ring_base) 228c916d7c9SKumar Gala return 0; 229c916d7c9SKumar Gala memset(rx_bd_ring_base, 0, sizeof(struct fm_port_bd) 230c916d7c9SKumar Gala * RX_BD_RING_SIZE); 231c916d7c9SKumar Gala 232c916d7c9SKumar Gala /* alloc Rx buffer from main memory */ 233c916d7c9SKumar Gala rx_buf_pool = malloc(MAX_RXBUF_LEN * RX_BD_RING_SIZE); 234c916d7c9SKumar Gala if (!rx_buf_pool) 235c916d7c9SKumar Gala return 0; 236c916d7c9SKumar Gala memset(rx_buf_pool, 0, MAX_RXBUF_LEN * RX_BD_RING_SIZE); 237c916d7c9SKumar Gala 238c916d7c9SKumar Gala /* save them to fm_eth */ 239c916d7c9SKumar Gala fm_eth->rx_bd_ring = rx_bd_ring_base; 240c916d7c9SKumar Gala fm_eth->cur_rxbd = rx_bd_ring_base; 241c916d7c9SKumar Gala fm_eth->rx_buf = rx_buf_pool; 242c916d7c9SKumar Gala 243c916d7c9SKumar Gala /* init Rx BDs ring */ 244c916d7c9SKumar Gala rxbd = (struct fm_port_bd *)rx_bd_ring_base; 245c916d7c9SKumar Gala for (i = 0; i < RX_BD_RING_SIZE; i++) { 246c916d7c9SKumar Gala rxbd->status = RxBD_EMPTY; 247c916d7c9SKumar Gala rxbd->len = 0; 248c916d7c9SKumar Gala rxbd->buf_ptr_hi = 0; 249c916d7c9SKumar Gala rxbd->buf_ptr_lo = (u32)rx_buf_pool + i * MAX_RXBUF_LEN; 250c916d7c9SKumar Gala rxbd++; 251c916d7c9SKumar Gala } 252c916d7c9SKumar Gala 253c916d7c9SKumar Gala /* set the Rx queue descriptor */ 254c916d7c9SKumar Gala rxqd = &pram->rxqd; 255c916d7c9SKumar Gala muram_writew(&rxqd->gen, 0); 256c916d7c9SKumar Gala muram_writew(&rxqd->bd_ring_base_hi, 0); 257c916d7c9SKumar Gala rxqd->bd_ring_base_lo = (u32)rx_bd_ring_base; 258c916d7c9SKumar Gala muram_writew(&rxqd->bd_ring_size, sizeof(struct fm_port_bd) 259c916d7c9SKumar Gala * RX_BD_RING_SIZE); 260c916d7c9SKumar Gala muram_writew(&rxqd->offset_in, 0); 261c916d7c9SKumar Gala muram_writew(&rxqd->offset_out, 0); 262c916d7c9SKumar Gala 263c916d7c9SKumar Gala /* set IM parameter ram pointer to Rx Frame Queue ID */ 264c916d7c9SKumar Gala out_be32(&bmi_rx_port->fmbm_rfqid, pram_page_offset); 265c916d7c9SKumar Gala 266c916d7c9SKumar Gala return 1; 267c916d7c9SKumar Gala } 268c916d7c9SKumar Gala 269c916d7c9SKumar Gala static int fm_eth_tx_port_parameter_init(struct fm_eth *fm_eth) 270c916d7c9SKumar Gala { 271c916d7c9SKumar Gala struct fm_port_global_pram *pram; 272c916d7c9SKumar Gala u32 pram_page_offset; 273c916d7c9SKumar Gala void *tx_bd_ring_base; 274c916d7c9SKumar Gala struct fm_port_bd *txbd; 275c916d7c9SKumar Gala struct fm_port_qd *txqd; 276c916d7c9SKumar Gala struct fm_bmi_tx_port *bmi_tx_port = fm_eth->tx_port; 277c916d7c9SKumar Gala int i; 278c916d7c9SKumar Gala 279c916d7c9SKumar Gala /* alloc global parameter ram at MURAM */ 280c916d7c9SKumar Gala pram = (struct fm_port_global_pram *)fm_muram_alloc(fm_eth->fm_index, 281c916d7c9SKumar Gala FM_PRAM_SIZE, FM_PRAM_ALIGN); 282c916d7c9SKumar Gala fm_eth->tx_pram = pram; 283c916d7c9SKumar Gala 284c916d7c9SKumar Gala /* parameter page offset to MURAM */ 285c916d7c9SKumar Gala pram_page_offset = (u32)pram - fm_muram_base(fm_eth->fm_index); 286c916d7c9SKumar Gala 287c916d7c9SKumar Gala /* enable global mode- snooping data buffers and BDs */ 288c916d7c9SKumar Gala pram->mode = PRAM_MODE_GLOBAL; 289c916d7c9SKumar Gala 290c916d7c9SKumar Gala /* init the Tx queue descriptor pionter */ 291c916d7c9SKumar Gala pram->txqd_ptr = pram_page_offset + 0x40; 292c916d7c9SKumar Gala 293c916d7c9SKumar Gala /* alloc Tx buffer descriptors from main memory */ 294c916d7c9SKumar Gala tx_bd_ring_base = malloc(sizeof(struct fm_port_bd) 295c916d7c9SKumar Gala * TX_BD_RING_SIZE); 296c916d7c9SKumar Gala if (!tx_bd_ring_base) 297c916d7c9SKumar Gala return 0; 298c916d7c9SKumar Gala memset(tx_bd_ring_base, 0, sizeof(struct fm_port_bd) 299c916d7c9SKumar Gala * TX_BD_RING_SIZE); 300c916d7c9SKumar Gala /* save it to fm_eth */ 301c916d7c9SKumar Gala fm_eth->tx_bd_ring = tx_bd_ring_base; 302c916d7c9SKumar Gala fm_eth->cur_txbd = tx_bd_ring_base; 303c916d7c9SKumar Gala 304c916d7c9SKumar Gala /* init Tx BDs ring */ 305c916d7c9SKumar Gala txbd = (struct fm_port_bd *)tx_bd_ring_base; 306c916d7c9SKumar Gala for (i = 0; i < TX_BD_RING_SIZE; i++) { 307c916d7c9SKumar Gala txbd->status = TxBD_LAST; 308c916d7c9SKumar Gala txbd->len = 0; 309c916d7c9SKumar Gala txbd->buf_ptr_hi = 0; 310c916d7c9SKumar Gala txbd->buf_ptr_lo = 0; 311c916d7c9SKumar Gala } 312c916d7c9SKumar Gala 313c916d7c9SKumar Gala /* set the Tx queue decriptor */ 314c916d7c9SKumar Gala txqd = &pram->txqd; 315c916d7c9SKumar Gala muram_writew(&txqd->bd_ring_base_hi, 0); 316c916d7c9SKumar Gala txqd->bd_ring_base_lo = (u32)tx_bd_ring_base; 317c916d7c9SKumar Gala muram_writew(&txqd->bd_ring_size, sizeof(struct fm_port_bd) 318c916d7c9SKumar Gala * TX_BD_RING_SIZE); 319c916d7c9SKumar Gala muram_writew(&txqd->offset_in, 0); 320c916d7c9SKumar Gala muram_writew(&txqd->offset_out, 0); 321c916d7c9SKumar Gala 322c916d7c9SKumar Gala /* set IM parameter ram pointer to Tx Confirmation Frame Queue ID */ 323c916d7c9SKumar Gala out_be32(&bmi_tx_port->fmbm_tcfqid, pram_page_offset); 324c916d7c9SKumar Gala 325c916d7c9SKumar Gala return 1; 326c916d7c9SKumar Gala } 327c916d7c9SKumar Gala 328c916d7c9SKumar Gala static int fm_eth_init(struct fm_eth *fm_eth) 329c916d7c9SKumar Gala { 330c916d7c9SKumar Gala 331c916d7c9SKumar Gala if (!fm_eth_rx_port_parameter_init(fm_eth)) 332c916d7c9SKumar Gala return 0; 333c916d7c9SKumar Gala 334c916d7c9SKumar Gala if (!fm_eth_tx_port_parameter_init(fm_eth)) 335c916d7c9SKumar Gala return 0; 336c916d7c9SKumar Gala 337c916d7c9SKumar Gala return 1; 338c916d7c9SKumar Gala } 339c916d7c9SKumar Gala 340c916d7c9SKumar Gala static int fm_eth_startup(struct fm_eth *fm_eth) 341c916d7c9SKumar Gala { 342c916d7c9SKumar Gala struct fsl_enet_mac *mac; 343c916d7c9SKumar Gala mac = fm_eth->mac; 344c916d7c9SKumar Gala 345c916d7c9SKumar Gala /* Rx/TxBDs, Rx/TxQDs, Rx buff and parameter ram init */ 346c916d7c9SKumar Gala if (!fm_eth_init(fm_eth)) 347c916d7c9SKumar Gala return 0; 348c916d7c9SKumar Gala /* setup the MAC controller */ 349c916d7c9SKumar Gala mac->init_mac(mac); 350c916d7c9SKumar Gala 351c916d7c9SKumar Gala /* For some reason we need to set SPEED_100 */ 3521c68d01eSShaohui Xie if (((fm_eth->enet_if == PHY_INTERFACE_MODE_SGMII) || 3531c68d01eSShaohui Xie (fm_eth->enet_if == PHY_INTERFACE_MODE_QSGMII)) && 3541c68d01eSShaohui Xie mac->set_if_mode) 355c916d7c9SKumar Gala mac->set_if_mode(mac, fm_eth->enet_if, SPEED_100); 356c916d7c9SKumar Gala 357c916d7c9SKumar Gala /* init bmi rx port, IM mode and disable */ 358c916d7c9SKumar Gala bmi_rx_port_init(fm_eth->rx_port); 359c916d7c9SKumar Gala /* init bmi tx port, IM mode and disable */ 360c916d7c9SKumar Gala bmi_tx_port_init(fm_eth->tx_port); 361c916d7c9SKumar Gala 362c916d7c9SKumar Gala return 1; 363c916d7c9SKumar Gala } 364c916d7c9SKumar Gala 365c916d7c9SKumar Gala static void fmc_tx_port_graceful_stop_enable(struct fm_eth *fm_eth) 366c916d7c9SKumar Gala { 367c916d7c9SKumar Gala struct fm_port_global_pram *pram; 368c916d7c9SKumar Gala 369c916d7c9SKumar Gala pram = fm_eth->tx_pram; 370c916d7c9SKumar Gala /* graceful stop transmission of frames */ 371c916d7c9SKumar Gala pram->mode |= PRAM_MODE_GRACEFUL_STOP; 372c916d7c9SKumar Gala sync(); 373c916d7c9SKumar Gala } 374c916d7c9SKumar Gala 375c916d7c9SKumar Gala static void fmc_tx_port_graceful_stop_disable(struct fm_eth *fm_eth) 376c916d7c9SKumar Gala { 377c916d7c9SKumar Gala struct fm_port_global_pram *pram; 378c916d7c9SKumar Gala 379c916d7c9SKumar Gala pram = fm_eth->tx_pram; 380c916d7c9SKumar Gala /* re-enable transmission of frames */ 381c916d7c9SKumar Gala pram->mode &= ~PRAM_MODE_GRACEFUL_STOP; 382c916d7c9SKumar Gala sync(); 383c916d7c9SKumar Gala } 384c916d7c9SKumar Gala 385c916d7c9SKumar Gala static int fm_eth_open(struct eth_device *dev, bd_t *bd) 386c916d7c9SKumar Gala { 387c916d7c9SKumar Gala struct fm_eth *fm_eth; 388c916d7c9SKumar Gala struct fsl_enet_mac *mac; 38911af8d65STimur Tabi #ifdef CONFIG_PHYLIB 39011af8d65STimur Tabi int ret; 39111af8d65STimur Tabi #endif 392c916d7c9SKumar Gala 393c916d7c9SKumar Gala fm_eth = (struct fm_eth *)dev->priv; 394c916d7c9SKumar Gala mac = fm_eth->mac; 395c916d7c9SKumar Gala 396c916d7c9SKumar Gala /* setup the MAC address */ 397c916d7c9SKumar Gala if (dev->enetaddr[0] & 0x01) { 398c916d7c9SKumar Gala printf("%s: MacAddress is multcast address\n", __func__); 399c916d7c9SKumar Gala return 1; 400c916d7c9SKumar Gala } 401c916d7c9SKumar Gala mac->set_mac_addr(mac, dev->enetaddr); 402c916d7c9SKumar Gala 403c916d7c9SKumar Gala /* enable bmi Rx port */ 404c916d7c9SKumar Gala setbits_be32(&fm_eth->rx_port->fmbm_rcfg, FMBM_RCFG_EN); 405c916d7c9SKumar Gala /* enable MAC rx/tx port */ 406c916d7c9SKumar Gala mac->enable_mac(mac); 407c916d7c9SKumar Gala /* enable bmi Tx port */ 408c916d7c9SKumar Gala setbits_be32(&fm_eth->tx_port->fmbm_tcfg, FMBM_TCFG_EN); 409c916d7c9SKumar Gala /* re-enable transmission of frame */ 410c916d7c9SKumar Gala fmc_tx_port_graceful_stop_disable(fm_eth); 411c916d7c9SKumar Gala 412c916d7c9SKumar Gala #ifdef CONFIG_PHYLIB 4136798c324SCodrin Ciubotariu if (fm_eth->phydev) { 41411af8d65STimur Tabi ret = phy_startup(fm_eth->phydev); 41511af8d65STimur Tabi if (ret) { 4166798c324SCodrin Ciubotariu printf("%s: Could not initialize\n", 4176798c324SCodrin Ciubotariu fm_eth->phydev->dev->name); 41811af8d65STimur Tabi return ret; 41911af8d65STimur Tabi } 4206798c324SCodrin Ciubotariu } else { 4216798c324SCodrin Ciubotariu return 0; 4226798c324SCodrin Ciubotariu } 423c916d7c9SKumar Gala #else 424c916d7c9SKumar Gala fm_eth->phydev->speed = SPEED_1000; 425c916d7c9SKumar Gala fm_eth->phydev->link = 1; 426c916d7c9SKumar Gala fm_eth->phydev->duplex = DUPLEX_FULL; 427c916d7c9SKumar Gala #endif 428c916d7c9SKumar Gala 429c916d7c9SKumar Gala /* set the MAC-PHY mode */ 430c916d7c9SKumar Gala mac->set_if_mode(mac, fm_eth->enet_if, fm_eth->phydev->speed); 431c916d7c9SKumar Gala 432c916d7c9SKumar Gala if (!fm_eth->phydev->link) 433c916d7c9SKumar Gala printf("%s: No link.\n", fm_eth->phydev->dev->name); 434c916d7c9SKumar Gala 435c916d7c9SKumar Gala return fm_eth->phydev->link ? 0 : -1; 436c916d7c9SKumar Gala } 437c916d7c9SKumar Gala 438c916d7c9SKumar Gala static void fm_eth_halt(struct eth_device *dev) 439c916d7c9SKumar Gala { 440c916d7c9SKumar Gala struct fm_eth *fm_eth; 441c916d7c9SKumar Gala struct fsl_enet_mac *mac; 442c916d7c9SKumar Gala 443c916d7c9SKumar Gala fm_eth = (struct fm_eth *)dev->priv; 444c916d7c9SKumar Gala mac = fm_eth->mac; 445c916d7c9SKumar Gala 446c916d7c9SKumar Gala /* graceful stop the transmission of frames */ 447c916d7c9SKumar Gala fmc_tx_port_graceful_stop_enable(fm_eth); 448c916d7c9SKumar Gala /* disable bmi Tx port */ 449c916d7c9SKumar Gala bmi_tx_port_disable(fm_eth->tx_port); 450c916d7c9SKumar Gala /* disable MAC rx/tx port */ 451c916d7c9SKumar Gala mac->disable_mac(mac); 452c916d7c9SKumar Gala /* disable bmi Rx port */ 453c916d7c9SKumar Gala bmi_rx_port_disable(fm_eth->rx_port); 454c916d7c9SKumar Gala 4556798c324SCodrin Ciubotariu if (fm_eth->phydev) 456c916d7c9SKumar Gala phy_shutdown(fm_eth->phydev); 457c916d7c9SKumar Gala } 458c916d7c9SKumar Gala 459e9df2018SJoe Hershberger static int fm_eth_send(struct eth_device *dev, void *buf, int len) 460c916d7c9SKumar Gala { 461c916d7c9SKumar Gala struct fm_eth *fm_eth; 462c916d7c9SKumar Gala struct fm_port_global_pram *pram; 463c916d7c9SKumar Gala struct fm_port_bd *txbd, *txbd_base; 464c916d7c9SKumar Gala u16 offset_in; 465c916d7c9SKumar Gala int i; 466c916d7c9SKumar Gala 467c916d7c9SKumar Gala fm_eth = (struct fm_eth *)dev->priv; 468c916d7c9SKumar Gala pram = fm_eth->tx_pram; 469c916d7c9SKumar Gala txbd = fm_eth->cur_txbd; 470c916d7c9SKumar Gala 471c916d7c9SKumar Gala /* find one empty TxBD */ 472c916d7c9SKumar Gala for (i = 0; txbd->status & TxBD_READY; i++) { 473c916d7c9SKumar Gala udelay(100); 474c916d7c9SKumar Gala if (i > 0x1000) { 475c916d7c9SKumar Gala printf("%s: Tx buffer not ready\n", dev->name); 476c916d7c9SKumar Gala return 0; 477c916d7c9SKumar Gala } 478c916d7c9SKumar Gala } 479c916d7c9SKumar Gala /* setup TxBD */ 480c916d7c9SKumar Gala txbd->buf_ptr_hi = 0; 481c916d7c9SKumar Gala txbd->buf_ptr_lo = (u32)buf; 482c916d7c9SKumar Gala txbd->len = len; 483c916d7c9SKumar Gala sync(); 484c916d7c9SKumar Gala txbd->status = TxBD_READY | TxBD_LAST; 485c916d7c9SKumar Gala sync(); 486c916d7c9SKumar Gala 487c916d7c9SKumar Gala /* update TxQD, let RISC to send the packet */ 488c916d7c9SKumar Gala offset_in = muram_readw(&pram->txqd.offset_in); 489c916d7c9SKumar Gala offset_in += sizeof(struct fm_port_bd); 490c916d7c9SKumar Gala if (offset_in >= muram_readw(&pram->txqd.bd_ring_size)) 491c916d7c9SKumar Gala offset_in = 0; 492c916d7c9SKumar Gala muram_writew(&pram->txqd.offset_in, offset_in); 493c916d7c9SKumar Gala sync(); 494c916d7c9SKumar Gala 495c916d7c9SKumar Gala /* wait for buffer to be transmitted */ 496c916d7c9SKumar Gala for (i = 0; txbd->status & TxBD_READY; i++) { 497c916d7c9SKumar Gala udelay(100); 498c916d7c9SKumar Gala if (i > 0x10000) { 499c916d7c9SKumar Gala printf("%s: Tx error\n", dev->name); 500c916d7c9SKumar Gala return 0; 501c916d7c9SKumar Gala } 502c916d7c9SKumar Gala } 503c916d7c9SKumar Gala 504c916d7c9SKumar Gala /* advance the TxBD */ 505c916d7c9SKumar Gala txbd++; 506c916d7c9SKumar Gala txbd_base = (struct fm_port_bd *)fm_eth->tx_bd_ring; 507c916d7c9SKumar Gala if (txbd >= (txbd_base + TX_BD_RING_SIZE)) 508c916d7c9SKumar Gala txbd = txbd_base; 509c916d7c9SKumar Gala /* update current txbd */ 510c916d7c9SKumar Gala fm_eth->cur_txbd = (void *)txbd; 511c916d7c9SKumar Gala 512c916d7c9SKumar Gala return 1; 513c916d7c9SKumar Gala } 514c916d7c9SKumar Gala 515c916d7c9SKumar Gala static int fm_eth_recv(struct eth_device *dev) 516c916d7c9SKumar Gala { 517c916d7c9SKumar Gala struct fm_eth *fm_eth; 518c916d7c9SKumar Gala struct fm_port_global_pram *pram; 519c916d7c9SKumar Gala struct fm_port_bd *rxbd, *rxbd_base; 520c916d7c9SKumar Gala u16 status, len; 521c916d7c9SKumar Gala u8 *data; 522c916d7c9SKumar Gala u16 offset_out; 523c916d7c9SKumar Gala 524c916d7c9SKumar Gala fm_eth = (struct fm_eth *)dev->priv; 525c916d7c9SKumar Gala pram = fm_eth->rx_pram; 526c916d7c9SKumar Gala rxbd = fm_eth->cur_rxbd; 527c916d7c9SKumar Gala status = rxbd->status; 528c916d7c9SKumar Gala 529c916d7c9SKumar Gala while (!(status & RxBD_EMPTY)) { 530c916d7c9SKumar Gala if (!(status & RxBD_ERROR)) { 531c916d7c9SKumar Gala data = (u8 *)rxbd->buf_ptr_lo; 532c916d7c9SKumar Gala len = rxbd->len; 5331fd92db8SJoe Hershberger net_process_received_packet(data, len); 534c916d7c9SKumar Gala } else { 535c916d7c9SKumar Gala printf("%s: Rx error\n", dev->name); 536c916d7c9SKumar Gala return 0; 537c916d7c9SKumar Gala } 538c916d7c9SKumar Gala 539c916d7c9SKumar Gala /* clear the RxBDs */ 540c916d7c9SKumar Gala rxbd->status = RxBD_EMPTY; 541c916d7c9SKumar Gala rxbd->len = 0; 542c916d7c9SKumar Gala sync(); 543c916d7c9SKumar Gala 544c916d7c9SKumar Gala /* advance RxBD */ 545c916d7c9SKumar Gala rxbd++; 546c916d7c9SKumar Gala rxbd_base = (struct fm_port_bd *)fm_eth->rx_bd_ring; 547c916d7c9SKumar Gala if (rxbd >= (rxbd_base + RX_BD_RING_SIZE)) 548c916d7c9SKumar Gala rxbd = rxbd_base; 549c916d7c9SKumar Gala /* read next status */ 550c916d7c9SKumar Gala status = rxbd->status; 551c916d7c9SKumar Gala 552c916d7c9SKumar Gala /* update RxQD */ 553c916d7c9SKumar Gala offset_out = muram_readw(&pram->rxqd.offset_out); 554c916d7c9SKumar Gala offset_out += sizeof(struct fm_port_bd); 555c916d7c9SKumar Gala if (offset_out >= muram_readw(&pram->rxqd.bd_ring_size)) 556c916d7c9SKumar Gala offset_out = 0; 557c916d7c9SKumar Gala muram_writew(&pram->rxqd.offset_out, offset_out); 558c916d7c9SKumar Gala sync(); 559c916d7c9SKumar Gala } 560c916d7c9SKumar Gala fm_eth->cur_rxbd = (void *)rxbd; 561c916d7c9SKumar Gala 562c916d7c9SKumar Gala return 1; 563c916d7c9SKumar Gala } 564c916d7c9SKumar Gala 565c916d7c9SKumar Gala static int fm_eth_init_mac(struct fm_eth *fm_eth, struct ccsr_fman *reg) 566c916d7c9SKumar Gala { 567c916d7c9SKumar Gala struct fsl_enet_mac *mac; 568c916d7c9SKumar Gala int num; 569c916d7c9SKumar Gala void *base, *phyregs = NULL; 570c916d7c9SKumar Gala 571c916d7c9SKumar Gala num = fm_eth->num; 572c916d7c9SKumar Gala 573111fd19eSRoy Zang #ifdef CONFIG_SYS_FMAN_V3 574cc19c25eSShengzhou Liu #ifndef CONFIG_FSL_FM_10GEC_REGULAR_NOTATION 57582a55c1eSShengzhou Liu if (fm_eth->type == FM_ETH_10G_E) { 576cc19c25eSShengzhou Liu /* 10GEC1/10GEC2 use mEMAC9/mEMAC10 on T2080/T4240. 577cc19c25eSShengzhou Liu * 10GEC3/10GEC4 use mEMAC1/mEMAC2 on T2080. 578cc19c25eSShengzhou Liu * 10GEC1 uses mEMAC1 on T1024. 57982a55c1eSShengzhou Liu * so it needs to change the num. 58082a55c1eSShengzhou Liu */ 58182a55c1eSShengzhou Liu if (fm_eth->num >= 2) 58282a55c1eSShengzhou Liu num -= 2; 58382a55c1eSShengzhou Liu else 584944b6ccfSShaohui Xie num += 8; 58582a55c1eSShengzhou Liu } 586cc19c25eSShengzhou Liu #endif 587111fd19eSRoy Zang base = ®->memac[num].fm_memac; 588111fd19eSRoy Zang phyregs = ®->memac[num].fm_memac_mdio; 589111fd19eSRoy Zang #else 590c916d7c9SKumar Gala /* Get the mac registers base address */ 591c916d7c9SKumar Gala if (fm_eth->type == FM_ETH_1G_E) { 592c916d7c9SKumar Gala base = ®->mac_1g[num].fm_dtesc; 59330381716STimur Tabi phyregs = ®->mac_1g[num].fm_mdio.miimcfg; 594c916d7c9SKumar Gala } else { 595c916d7c9SKumar Gala base = ®->mac_10g[num].fm_10gec; 596c916d7c9SKumar Gala phyregs = ®->mac_10g[num].fm_10gec_mdio; 597c916d7c9SKumar Gala } 598111fd19eSRoy Zang #endif 599c916d7c9SKumar Gala 600c916d7c9SKumar Gala /* alloc mac controller */ 601c916d7c9SKumar Gala mac = malloc(sizeof(struct fsl_enet_mac)); 602c916d7c9SKumar Gala if (!mac) 603c916d7c9SKumar Gala return 0; 604c916d7c9SKumar Gala memset(mac, 0, sizeof(struct fsl_enet_mac)); 605c916d7c9SKumar Gala 606c916d7c9SKumar Gala /* save the mac to fm_eth struct */ 607c916d7c9SKumar Gala fm_eth->mac = mac; 608c916d7c9SKumar Gala 609111fd19eSRoy Zang #ifdef CONFIG_SYS_FMAN_V3 610111fd19eSRoy Zang init_memac(mac, base, phyregs, MAX_RXBUF_LEN); 611111fd19eSRoy Zang #else 612c916d7c9SKumar Gala if (fm_eth->type == FM_ETH_1G_E) 61330381716STimur Tabi init_dtsec(mac, base, phyregs, MAX_RXBUF_LEN); 614c916d7c9SKumar Gala else 615c916d7c9SKumar Gala init_tgec(mac, base, phyregs, MAX_RXBUF_LEN); 616111fd19eSRoy Zang #endif 617c916d7c9SKumar Gala 618c916d7c9SKumar Gala return 1; 619c916d7c9SKumar Gala } 620c916d7c9SKumar Gala 621c916d7c9SKumar Gala static int init_phy(struct eth_device *dev) 622c916d7c9SKumar Gala { 623c916d7c9SKumar Gala struct fm_eth *fm_eth = dev->priv; 624c916d7c9SKumar Gala struct phy_device *phydev = NULL; 625c916d7c9SKumar Gala u32 supported; 626c916d7c9SKumar Gala 627c916d7c9SKumar Gala #ifdef CONFIG_PHYLIB 628c916d7c9SKumar Gala if (fm_eth->type == FM_ETH_1G_E) 629c916d7c9SKumar Gala dtsec_init_phy(dev); 630c916d7c9SKumar Gala 631c916d7c9SKumar Gala if (fm_eth->bus) { 632c916d7c9SKumar Gala phydev = phy_connect(fm_eth->bus, fm_eth->phyaddr, dev, 633c916d7c9SKumar Gala fm_eth->enet_if); 634c916d7c9SKumar Gala if (!phydev) { 635c916d7c9SKumar Gala printf("Failed to connect\n"); 636c916d7c9SKumar Gala return -1; 637c916d7c9SKumar Gala } 6386798c324SCodrin Ciubotariu } else { 6396798c324SCodrin Ciubotariu return 0; 6406798c324SCodrin Ciubotariu } 641c916d7c9SKumar Gala 642c916d7c9SKumar Gala if (fm_eth->type == FM_ETH_1G_E) { 643c916d7c9SKumar Gala supported = (SUPPORTED_10baseT_Half | 644c916d7c9SKumar Gala SUPPORTED_10baseT_Full | 645c916d7c9SKumar Gala SUPPORTED_100baseT_Half | 646c916d7c9SKumar Gala SUPPORTED_100baseT_Full | 647c916d7c9SKumar Gala SUPPORTED_1000baseT_Full); 648c916d7c9SKumar Gala } else { 649c916d7c9SKumar Gala supported = SUPPORTED_10000baseT_Full; 650c916d7c9SKumar Gala 651c916d7c9SKumar Gala if (tgec_is_fibre(dev)) 652c916d7c9SKumar Gala phydev->port = PORT_FIBRE; 653c916d7c9SKumar Gala } 654c916d7c9SKumar Gala 655c916d7c9SKumar Gala phydev->supported &= supported; 656c916d7c9SKumar Gala phydev->advertising = phydev->supported; 657c916d7c9SKumar Gala 658c916d7c9SKumar Gala fm_eth->phydev = phydev; 659c916d7c9SKumar Gala 660c916d7c9SKumar Gala phy_config(phydev); 661c916d7c9SKumar Gala #endif 662c916d7c9SKumar Gala 663c916d7c9SKumar Gala return 0; 664c916d7c9SKumar Gala } 665c916d7c9SKumar Gala 666c916d7c9SKumar Gala int fm_eth_initialize(struct ccsr_fman *reg, struct fm_eth_info *info) 667c916d7c9SKumar Gala { 668c916d7c9SKumar Gala struct eth_device *dev; 669c916d7c9SKumar Gala struct fm_eth *fm_eth; 670c916d7c9SKumar Gala int i, num = info->num; 671c916d7c9SKumar Gala 672c916d7c9SKumar Gala /* alloc eth device */ 673c916d7c9SKumar Gala dev = (struct eth_device *)malloc(sizeof(struct eth_device)); 674c916d7c9SKumar Gala if (!dev) 675c916d7c9SKumar Gala return 0; 676c916d7c9SKumar Gala memset(dev, 0, sizeof(struct eth_device)); 677c916d7c9SKumar Gala 678c916d7c9SKumar Gala /* alloc the FMan ethernet private struct */ 679c916d7c9SKumar Gala fm_eth = (struct fm_eth *)malloc(sizeof(struct fm_eth)); 680c916d7c9SKumar Gala if (!fm_eth) 681c916d7c9SKumar Gala return 0; 682c916d7c9SKumar Gala memset(fm_eth, 0, sizeof(struct fm_eth)); 683c916d7c9SKumar Gala 684c916d7c9SKumar Gala /* save off some things we need from the info struct */ 685c916d7c9SKumar Gala fm_eth->fm_index = info->index - 1; /* keep as 0 based for muram */ 686c916d7c9SKumar Gala fm_eth->num = num; 687c916d7c9SKumar Gala fm_eth->type = info->type; 688c916d7c9SKumar Gala 689c916d7c9SKumar Gala fm_eth->rx_port = (void *)®->port[info->rx_port_id - 1].fm_bmi; 690c916d7c9SKumar Gala fm_eth->tx_port = (void *)®->port[info->tx_port_id - 1].fm_bmi; 691c916d7c9SKumar Gala 692c916d7c9SKumar Gala /* set the ethernet max receive length */ 693c916d7c9SKumar Gala fm_eth->max_rx_len = MAX_RXBUF_LEN; 694c916d7c9SKumar Gala 695c916d7c9SKumar Gala /* init global mac structure */ 696c916d7c9SKumar Gala if (!fm_eth_init_mac(fm_eth, reg)) 697c916d7c9SKumar Gala return 0; 698c916d7c9SKumar Gala 699c916d7c9SKumar Gala /* keep same as the manual, we call FMAN1, FMAN2, DTSEC1, DTSEC2, etc */ 700c916d7c9SKumar Gala if (fm_eth->type == FM_ETH_1G_E) 701c916d7c9SKumar Gala sprintf(dev->name, "FM%d@DTSEC%d", info->index, num + 1); 702c916d7c9SKumar Gala else 703c916d7c9SKumar Gala sprintf(dev->name, "FM%d@TGEC%d", info->index, num + 1); 704c916d7c9SKumar Gala 705c916d7c9SKumar Gala devlist[num_controllers++] = dev; 706c916d7c9SKumar Gala dev->iobase = 0; 707c916d7c9SKumar Gala dev->priv = (void *)fm_eth; 708c916d7c9SKumar Gala dev->init = fm_eth_open; 709c916d7c9SKumar Gala dev->halt = fm_eth_halt; 710c916d7c9SKumar Gala dev->send = fm_eth_send; 711c916d7c9SKumar Gala dev->recv = fm_eth_recv; 712c916d7c9SKumar Gala fm_eth->dev = dev; 713c916d7c9SKumar Gala fm_eth->bus = info->bus; 714c916d7c9SKumar Gala fm_eth->phyaddr = info->phy_addr; 715c916d7c9SKumar Gala fm_eth->enet_if = info->enet_if; 716c916d7c9SKumar Gala 717c916d7c9SKumar Gala /* startup the FM im */ 718c916d7c9SKumar Gala if (!fm_eth_startup(fm_eth)) 719c916d7c9SKumar Gala return 0; 720c916d7c9SKumar Gala 7216798c324SCodrin Ciubotariu init_phy(dev); 722c916d7c9SKumar Gala 723c916d7c9SKumar Gala /* clear the ethernet address */ 724c916d7c9SKumar Gala for (i = 0; i < 6; i++) 725c916d7c9SKumar Gala dev->enetaddr[i] = 0; 726c916d7c9SKumar Gala eth_register(dev); 727c916d7c9SKumar Gala 728c916d7c9SKumar Gala return 1; 729c916d7c9SKumar Gala } 730