1c916d7c9SKumar Gala /* 2*111fd19eSRoy Zang * Copyright 2009-2012 Freescale Semiconductor, Inc. 3c916d7c9SKumar Gala * Dave Liu <daveliu@freescale.com> 4c916d7c9SKumar Gala * 5c916d7c9SKumar Gala * This program is free software; you can redistribute it and/or 6c916d7c9SKumar Gala * modify it under the terms of the GNU General Public License as 7c916d7c9SKumar Gala * published by the Free Software Foundation; either version 2 of 8c916d7c9SKumar Gala * the License, or (at your option) any later version. 9c916d7c9SKumar Gala * 10c916d7c9SKumar Gala * This program is distributed in the hope that it will be useful, 11c916d7c9SKumar Gala * but WITHOUT ANY WARRANTY; without even the implied warranty of 12c916d7c9SKumar Gala * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13c916d7c9SKumar Gala * GNU General Public License for more details. 14c916d7c9SKumar Gala * 15c916d7c9SKumar Gala * You should have received a copy of the GNU General Public License 16c916d7c9SKumar Gala * along with this program; if not, write to the Free Software 17c916d7c9SKumar Gala * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 18c916d7c9SKumar Gala * MA 02111-1307 USA 19c916d7c9SKumar Gala */ 20c916d7c9SKumar Gala #include <common.h> 21c916d7c9SKumar Gala #include <asm/io.h> 22c916d7c9SKumar Gala #include <malloc.h> 23c916d7c9SKumar Gala #include <net.h> 24c916d7c9SKumar Gala #include <hwconfig.h> 25c916d7c9SKumar Gala #include <fm_eth.h> 26c916d7c9SKumar Gala #include <fsl_mdio.h> 27c916d7c9SKumar Gala #include <miiphy.h> 28c916d7c9SKumar Gala #include <phy.h> 29c916d7c9SKumar Gala #include <asm/fsl_dtsec.h> 30c916d7c9SKumar Gala #include <asm/fsl_tgec.h> 31*111fd19eSRoy Zang #include <asm/fsl_memac.h> 32c916d7c9SKumar Gala 33c916d7c9SKumar Gala #include "fm.h" 34c916d7c9SKumar Gala 35c916d7c9SKumar Gala static struct eth_device *devlist[NUM_FM_PORTS]; 36c916d7c9SKumar Gala static int num_controllers; 37c916d7c9SKumar Gala 38c916d7c9SKumar Gala #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) && !defined(BITBANGMII) 39c916d7c9SKumar Gala 40c916d7c9SKumar Gala #define TBIANA_SETTINGS (TBIANA_ASYMMETRIC_PAUSE | TBIANA_SYMMETRIC_PAUSE | \ 41c916d7c9SKumar Gala TBIANA_FULL_DUPLEX) 42c916d7c9SKumar Gala 43c916d7c9SKumar Gala #define TBIANA_SGMII_ACK 0x4001 44c916d7c9SKumar Gala 45c916d7c9SKumar Gala #define TBICR_SETTINGS (TBICR_ANEG_ENABLE | TBICR_RESTART_ANEG | \ 46c916d7c9SKumar Gala TBICR_FULL_DUPLEX | TBICR_SPEED1_SET) 47c916d7c9SKumar Gala 48c916d7c9SKumar Gala /* Configure the TBI for SGMII operation */ 49c916d7c9SKumar Gala void dtsec_configure_serdes(struct fm_eth *priv) 50c916d7c9SKumar Gala { 51*111fd19eSRoy Zang #ifdef CONFIG_SYS_FMAN_V3 52*111fd19eSRoy Zang u32 value; 53*111fd19eSRoy Zang struct mii_dev bus; 54*111fd19eSRoy Zang bus.priv = priv->mac->phyregs; 55*111fd19eSRoy Zang 56*111fd19eSRoy Zang /* SGMII IF mode + AN enable */ 57*111fd19eSRoy Zang value = PHY_SGMII_IF_MODE_AN | PHY_SGMII_IF_MODE_SGMII; 58*111fd19eSRoy Zang memac_mdio_write(&bus, 0, MDIO_DEVAD_NONE, 0x14, value); 59*111fd19eSRoy Zang 60*111fd19eSRoy Zang /* Dev ability according to SGMII specification */ 61*111fd19eSRoy Zang value = PHY_SGMII_DEV_ABILITY_SGMII; 62*111fd19eSRoy Zang memac_mdio_write(&bus, 0, MDIO_DEVAD_NONE, 0x4, value); 63*111fd19eSRoy Zang 64*111fd19eSRoy Zang /* Adjust link timer for SGMII - 65*111fd19eSRoy Zang 1.6 ms in units of 8 ns = 2 * 10^5 = 0x30d40 */ 66*111fd19eSRoy Zang memac_mdio_write(&bus, 0, MDIO_DEVAD_NONE, 0x13, 0x3); 67*111fd19eSRoy Zang memac_mdio_write(&bus, 0, MDIO_DEVAD_NONE, 0x12, 0xd40); 68*111fd19eSRoy Zang 69*111fd19eSRoy Zang /* Restart AN */ 70*111fd19eSRoy Zang value = PHY_SGMII_CR_DEF_VAL | PHY_SGMII_CR_RESET_AN; 71*111fd19eSRoy Zang memac_mdio_write(&bus, 0, MDIO_DEVAD_NONE, 0, value); 72*111fd19eSRoy Zang #else 73c916d7c9SKumar Gala struct dtsec *regs = priv->mac->base; 74c916d7c9SKumar Gala struct tsec_mii_mng *phyregs = priv->mac->phyregs; 75c916d7c9SKumar Gala 76c916d7c9SKumar Gala /* 77c916d7c9SKumar Gala * Access TBI PHY registers at given TSEC register offset as 78c916d7c9SKumar Gala * opposed to the register offset used for external PHY accesses 79c916d7c9SKumar Gala */ 80c916d7c9SKumar Gala tsec_local_mdio_write(phyregs, in_be32(®s->tbipa), 0, TBI_TBICON, 81c916d7c9SKumar Gala TBICON_CLK_SELECT); 82c916d7c9SKumar Gala tsec_local_mdio_write(phyregs, in_be32(®s->tbipa), 0, TBI_ANA, 83c916d7c9SKumar Gala TBIANA_SGMII_ACK); 84c916d7c9SKumar Gala tsec_local_mdio_write(phyregs, in_be32(®s->tbipa), 0, 85c916d7c9SKumar Gala TBI_CR, TBICR_SETTINGS); 86*111fd19eSRoy Zang #endif 87c916d7c9SKumar Gala } 88c916d7c9SKumar Gala 89c916d7c9SKumar Gala static void dtsec_init_phy(struct eth_device *dev) 90c916d7c9SKumar Gala { 91c916d7c9SKumar Gala struct fm_eth *fm_eth = dev->priv; 92c916d7c9SKumar Gala 93*111fd19eSRoy Zang #ifndef CONFIG_SYS_FMAN_V3 94*111fd19eSRoy Zang struct dtsec *regs = (struct dtsec *)fm_eth->mac->base; 95c916d7c9SKumar Gala /* Assign a Physical address to the TBI */ 96c916d7c9SKumar Gala out_be32(®s->tbipa, CONFIG_SYS_TBIPA_VALUE); 97*111fd19eSRoy Zang #endif 98c916d7c9SKumar Gala 99c916d7c9SKumar Gala if (fm_eth->enet_if == PHY_INTERFACE_MODE_SGMII) 100c916d7c9SKumar Gala dtsec_configure_serdes(fm_eth); 101c916d7c9SKumar Gala } 102c916d7c9SKumar Gala 103c916d7c9SKumar Gala static int tgec_is_fibre(struct eth_device *dev) 104c916d7c9SKumar Gala { 105c916d7c9SKumar Gala struct fm_eth *fm = dev->priv; 106c916d7c9SKumar Gala char phyopt[20]; 107c916d7c9SKumar Gala 108c916d7c9SKumar Gala sprintf(phyopt, "fsl_fm%d_xaui_phy", fm->fm_index + 1); 109c916d7c9SKumar Gala 110c916d7c9SKumar Gala return hwconfig_arg_cmp(phyopt, "xfi"); 111c916d7c9SKumar Gala } 112c916d7c9SKumar Gala #endif 113c916d7c9SKumar Gala 114c916d7c9SKumar Gala static u16 muram_readw(u16 *addr) 115c916d7c9SKumar Gala { 116c916d7c9SKumar Gala u32 base = (u32)addr & ~0x3; 117c916d7c9SKumar Gala u32 val32 = *(u32 *)base; 118c916d7c9SKumar Gala int byte_pos; 119c916d7c9SKumar Gala u16 ret; 120c916d7c9SKumar Gala 121c916d7c9SKumar Gala byte_pos = (u32)addr & 0x3; 122c916d7c9SKumar Gala if (byte_pos) 123c916d7c9SKumar Gala ret = (u16)(val32 & 0x0000ffff); 124c916d7c9SKumar Gala else 125c916d7c9SKumar Gala ret = (u16)((val32 & 0xffff0000) >> 16); 126c916d7c9SKumar Gala 127c916d7c9SKumar Gala return ret; 128c916d7c9SKumar Gala } 129c916d7c9SKumar Gala 130c916d7c9SKumar Gala static void muram_writew(u16 *addr, u16 val) 131c916d7c9SKumar Gala { 132c916d7c9SKumar Gala u32 base = (u32)addr & ~0x3; 133c916d7c9SKumar Gala u32 org32 = *(u32 *)base; 134c916d7c9SKumar Gala u32 val32; 135c916d7c9SKumar Gala int byte_pos; 136c916d7c9SKumar Gala 137c916d7c9SKumar Gala byte_pos = (u32)addr & 0x3; 138c916d7c9SKumar Gala if (byte_pos) 139c916d7c9SKumar Gala val32 = (org32 & 0xffff0000) | val; 140c916d7c9SKumar Gala else 141c916d7c9SKumar Gala val32 = (org32 & 0x0000ffff) | ((u32)val << 16); 142c916d7c9SKumar Gala 143c916d7c9SKumar Gala *(u32 *)base = val32; 144c916d7c9SKumar Gala } 145c916d7c9SKumar Gala 146c916d7c9SKumar Gala static void bmi_rx_port_disable(struct fm_bmi_rx_port *rx_port) 147c916d7c9SKumar Gala { 148c916d7c9SKumar Gala int timeout = 1000000; 149c916d7c9SKumar Gala 150c916d7c9SKumar Gala clrbits_be32(&rx_port->fmbm_rcfg, FMBM_RCFG_EN); 151c916d7c9SKumar Gala 152c916d7c9SKumar Gala /* wait until the rx port is not busy */ 153c916d7c9SKumar Gala while ((in_be32(&rx_port->fmbm_rst) & FMBM_RST_BSY) && timeout--) 154c916d7c9SKumar Gala ; 155c916d7c9SKumar Gala } 156c916d7c9SKumar Gala 157c916d7c9SKumar Gala static void bmi_rx_port_init(struct fm_bmi_rx_port *rx_port) 158c916d7c9SKumar Gala { 159c916d7c9SKumar Gala /* set BMI to independent mode, Rx port disable */ 160c916d7c9SKumar Gala out_be32(&rx_port->fmbm_rcfg, FMBM_RCFG_IM); 161c916d7c9SKumar Gala /* clear FOF in IM case */ 162c916d7c9SKumar Gala out_be32(&rx_port->fmbm_rim, 0); 163c916d7c9SKumar Gala /* Rx frame next engine -RISC */ 164c916d7c9SKumar Gala out_be32(&rx_port->fmbm_rfne, NIA_ENG_RISC | NIA_RISC_AC_IM_RX); 165c916d7c9SKumar Gala /* Rx command attribute - no order, MR[3] = 1 */ 166c916d7c9SKumar Gala clrbits_be32(&rx_port->fmbm_rfca, FMBM_RFCA_ORDER | FMBM_RFCA_MR_MASK); 167c916d7c9SKumar Gala setbits_be32(&rx_port->fmbm_rfca, FMBM_RFCA_MR(4)); 168c916d7c9SKumar Gala /* enable Rx statistic counters */ 169c916d7c9SKumar Gala out_be32(&rx_port->fmbm_rstc, FMBM_RSTC_EN); 170c916d7c9SKumar Gala /* disable Rx performance counters */ 171c916d7c9SKumar Gala out_be32(&rx_port->fmbm_rpc, 0); 172c916d7c9SKumar Gala } 173c916d7c9SKumar Gala 174c916d7c9SKumar Gala static void bmi_tx_port_disable(struct fm_bmi_tx_port *tx_port) 175c916d7c9SKumar Gala { 176c916d7c9SKumar Gala int timeout = 1000000; 177c916d7c9SKumar Gala 178c916d7c9SKumar Gala clrbits_be32(&tx_port->fmbm_tcfg, FMBM_TCFG_EN); 179c916d7c9SKumar Gala 180c916d7c9SKumar Gala /* wait until the tx port is not busy */ 181c916d7c9SKumar Gala while ((in_be32(&tx_port->fmbm_tst) & FMBM_TST_BSY) && timeout--) 182c916d7c9SKumar Gala ; 183c916d7c9SKumar Gala } 184c916d7c9SKumar Gala 185c916d7c9SKumar Gala static void bmi_tx_port_init(struct fm_bmi_tx_port *tx_port) 186c916d7c9SKumar Gala { 187c916d7c9SKumar Gala /* set BMI to independent mode, Tx port disable */ 188c916d7c9SKumar Gala out_be32(&tx_port->fmbm_tcfg, FMBM_TCFG_IM); 189c916d7c9SKumar Gala /* Tx frame next engine -RISC */ 190c916d7c9SKumar Gala out_be32(&tx_port->fmbm_tfne, NIA_ENG_RISC | NIA_RISC_AC_IM_TX); 191c916d7c9SKumar Gala out_be32(&tx_port->fmbm_tfene, NIA_ENG_RISC | NIA_RISC_AC_IM_TX); 192c916d7c9SKumar Gala /* Tx command attribute - no order, MR[3] = 1 */ 193c916d7c9SKumar Gala clrbits_be32(&tx_port->fmbm_tfca, FMBM_TFCA_ORDER | FMBM_TFCA_MR_MASK); 194c916d7c9SKumar Gala setbits_be32(&tx_port->fmbm_tfca, FMBM_TFCA_MR(4)); 195c916d7c9SKumar Gala /* enable Tx statistic counters */ 196c916d7c9SKumar Gala out_be32(&tx_port->fmbm_tstc, FMBM_TSTC_EN); 197c916d7c9SKumar Gala /* disable Tx performance counters */ 198c916d7c9SKumar Gala out_be32(&tx_port->fmbm_tpc, 0); 199c916d7c9SKumar Gala } 200c916d7c9SKumar Gala 201c916d7c9SKumar Gala static int fm_eth_rx_port_parameter_init(struct fm_eth *fm_eth) 202c916d7c9SKumar Gala { 203c916d7c9SKumar Gala struct fm_port_global_pram *pram; 204c916d7c9SKumar Gala u32 pram_page_offset; 205c916d7c9SKumar Gala void *rx_bd_ring_base; 206c916d7c9SKumar Gala void *rx_buf_pool; 207c916d7c9SKumar Gala struct fm_port_bd *rxbd; 208c916d7c9SKumar Gala struct fm_port_qd *rxqd; 209c916d7c9SKumar Gala struct fm_bmi_rx_port *bmi_rx_port = fm_eth->rx_port; 210c916d7c9SKumar Gala int i; 211c916d7c9SKumar Gala 212c916d7c9SKumar Gala /* alloc global parameter ram at MURAM */ 213c916d7c9SKumar Gala pram = (struct fm_port_global_pram *)fm_muram_alloc(fm_eth->fm_index, 214c916d7c9SKumar Gala FM_PRAM_SIZE, FM_PRAM_ALIGN); 215c916d7c9SKumar Gala fm_eth->rx_pram = pram; 216c916d7c9SKumar Gala 217c916d7c9SKumar Gala /* parameter page offset to MURAM */ 218c916d7c9SKumar Gala pram_page_offset = (u32)pram - fm_muram_base(fm_eth->fm_index); 219c916d7c9SKumar Gala 220c916d7c9SKumar Gala /* enable global mode- snooping data buffers and BDs */ 221c916d7c9SKumar Gala pram->mode = PRAM_MODE_GLOBAL; 222c916d7c9SKumar Gala 223c916d7c9SKumar Gala /* init the Rx queue descriptor pionter */ 224c916d7c9SKumar Gala pram->rxqd_ptr = pram_page_offset + 0x20; 225c916d7c9SKumar Gala 226c916d7c9SKumar Gala /* set the max receive buffer length, power of 2 */ 227c916d7c9SKumar Gala muram_writew(&pram->mrblr, MAX_RXBUF_LOG2); 228c916d7c9SKumar Gala 229c916d7c9SKumar Gala /* alloc Rx buffer descriptors from main memory */ 230c916d7c9SKumar Gala rx_bd_ring_base = malloc(sizeof(struct fm_port_bd) 231c916d7c9SKumar Gala * RX_BD_RING_SIZE); 232c916d7c9SKumar Gala if (!rx_bd_ring_base) 233c916d7c9SKumar Gala return 0; 234c916d7c9SKumar Gala memset(rx_bd_ring_base, 0, sizeof(struct fm_port_bd) 235c916d7c9SKumar Gala * RX_BD_RING_SIZE); 236c916d7c9SKumar Gala 237c916d7c9SKumar Gala /* alloc Rx buffer from main memory */ 238c916d7c9SKumar Gala rx_buf_pool = malloc(MAX_RXBUF_LEN * RX_BD_RING_SIZE); 239c916d7c9SKumar Gala if (!rx_buf_pool) 240c916d7c9SKumar Gala return 0; 241c916d7c9SKumar Gala memset(rx_buf_pool, 0, MAX_RXBUF_LEN * RX_BD_RING_SIZE); 242c916d7c9SKumar Gala 243c916d7c9SKumar Gala /* save them to fm_eth */ 244c916d7c9SKumar Gala fm_eth->rx_bd_ring = rx_bd_ring_base; 245c916d7c9SKumar Gala fm_eth->cur_rxbd = rx_bd_ring_base; 246c916d7c9SKumar Gala fm_eth->rx_buf = rx_buf_pool; 247c916d7c9SKumar Gala 248c916d7c9SKumar Gala /* init Rx BDs ring */ 249c916d7c9SKumar Gala rxbd = (struct fm_port_bd *)rx_bd_ring_base; 250c916d7c9SKumar Gala for (i = 0; i < RX_BD_RING_SIZE; i++) { 251c916d7c9SKumar Gala rxbd->status = RxBD_EMPTY; 252c916d7c9SKumar Gala rxbd->len = 0; 253c916d7c9SKumar Gala rxbd->buf_ptr_hi = 0; 254c916d7c9SKumar Gala rxbd->buf_ptr_lo = (u32)rx_buf_pool + i * MAX_RXBUF_LEN; 255c916d7c9SKumar Gala rxbd++; 256c916d7c9SKumar Gala } 257c916d7c9SKumar Gala 258c916d7c9SKumar Gala /* set the Rx queue descriptor */ 259c916d7c9SKumar Gala rxqd = &pram->rxqd; 260c916d7c9SKumar Gala muram_writew(&rxqd->gen, 0); 261c916d7c9SKumar Gala muram_writew(&rxqd->bd_ring_base_hi, 0); 262c916d7c9SKumar Gala rxqd->bd_ring_base_lo = (u32)rx_bd_ring_base; 263c916d7c9SKumar Gala muram_writew(&rxqd->bd_ring_size, sizeof(struct fm_port_bd) 264c916d7c9SKumar Gala * RX_BD_RING_SIZE); 265c916d7c9SKumar Gala muram_writew(&rxqd->offset_in, 0); 266c916d7c9SKumar Gala muram_writew(&rxqd->offset_out, 0); 267c916d7c9SKumar Gala 268c916d7c9SKumar Gala /* set IM parameter ram pointer to Rx Frame Queue ID */ 269c916d7c9SKumar Gala out_be32(&bmi_rx_port->fmbm_rfqid, pram_page_offset); 270c916d7c9SKumar Gala 271c916d7c9SKumar Gala return 1; 272c916d7c9SKumar Gala } 273c916d7c9SKumar Gala 274c916d7c9SKumar Gala static int fm_eth_tx_port_parameter_init(struct fm_eth *fm_eth) 275c916d7c9SKumar Gala { 276c916d7c9SKumar Gala struct fm_port_global_pram *pram; 277c916d7c9SKumar Gala u32 pram_page_offset; 278c916d7c9SKumar Gala void *tx_bd_ring_base; 279c916d7c9SKumar Gala struct fm_port_bd *txbd; 280c916d7c9SKumar Gala struct fm_port_qd *txqd; 281c916d7c9SKumar Gala struct fm_bmi_tx_port *bmi_tx_port = fm_eth->tx_port; 282c916d7c9SKumar Gala int i; 283c916d7c9SKumar Gala 284c916d7c9SKumar Gala /* alloc global parameter ram at MURAM */ 285c916d7c9SKumar Gala pram = (struct fm_port_global_pram *)fm_muram_alloc(fm_eth->fm_index, 286c916d7c9SKumar Gala FM_PRAM_SIZE, FM_PRAM_ALIGN); 287c916d7c9SKumar Gala fm_eth->tx_pram = pram; 288c916d7c9SKumar Gala 289c916d7c9SKumar Gala /* parameter page offset to MURAM */ 290c916d7c9SKumar Gala pram_page_offset = (u32)pram - fm_muram_base(fm_eth->fm_index); 291c916d7c9SKumar Gala 292c916d7c9SKumar Gala /* enable global mode- snooping data buffers and BDs */ 293c916d7c9SKumar Gala pram->mode = PRAM_MODE_GLOBAL; 294c916d7c9SKumar Gala 295c916d7c9SKumar Gala /* init the Tx queue descriptor pionter */ 296c916d7c9SKumar Gala pram->txqd_ptr = pram_page_offset + 0x40; 297c916d7c9SKumar Gala 298c916d7c9SKumar Gala /* alloc Tx buffer descriptors from main memory */ 299c916d7c9SKumar Gala tx_bd_ring_base = malloc(sizeof(struct fm_port_bd) 300c916d7c9SKumar Gala * TX_BD_RING_SIZE); 301c916d7c9SKumar Gala if (!tx_bd_ring_base) 302c916d7c9SKumar Gala return 0; 303c916d7c9SKumar Gala memset(tx_bd_ring_base, 0, sizeof(struct fm_port_bd) 304c916d7c9SKumar Gala * TX_BD_RING_SIZE); 305c916d7c9SKumar Gala /* save it to fm_eth */ 306c916d7c9SKumar Gala fm_eth->tx_bd_ring = tx_bd_ring_base; 307c916d7c9SKumar Gala fm_eth->cur_txbd = tx_bd_ring_base; 308c916d7c9SKumar Gala 309c916d7c9SKumar Gala /* init Tx BDs ring */ 310c916d7c9SKumar Gala txbd = (struct fm_port_bd *)tx_bd_ring_base; 311c916d7c9SKumar Gala for (i = 0; i < TX_BD_RING_SIZE; i++) { 312c916d7c9SKumar Gala txbd->status = TxBD_LAST; 313c916d7c9SKumar Gala txbd->len = 0; 314c916d7c9SKumar Gala txbd->buf_ptr_hi = 0; 315c916d7c9SKumar Gala txbd->buf_ptr_lo = 0; 316c916d7c9SKumar Gala } 317c916d7c9SKumar Gala 318c916d7c9SKumar Gala /* set the Tx queue decriptor */ 319c916d7c9SKumar Gala txqd = &pram->txqd; 320c916d7c9SKumar Gala muram_writew(&txqd->bd_ring_base_hi, 0); 321c916d7c9SKumar Gala txqd->bd_ring_base_lo = (u32)tx_bd_ring_base; 322c916d7c9SKumar Gala muram_writew(&txqd->bd_ring_size, sizeof(struct fm_port_bd) 323c916d7c9SKumar Gala * TX_BD_RING_SIZE); 324c916d7c9SKumar Gala muram_writew(&txqd->offset_in, 0); 325c916d7c9SKumar Gala muram_writew(&txqd->offset_out, 0); 326c916d7c9SKumar Gala 327c916d7c9SKumar Gala /* set IM parameter ram pointer to Tx Confirmation Frame Queue ID */ 328c916d7c9SKumar Gala out_be32(&bmi_tx_port->fmbm_tcfqid, pram_page_offset); 329c916d7c9SKumar Gala 330c916d7c9SKumar Gala return 1; 331c916d7c9SKumar Gala } 332c916d7c9SKumar Gala 333c916d7c9SKumar Gala static int fm_eth_init(struct fm_eth *fm_eth) 334c916d7c9SKumar Gala { 335c916d7c9SKumar Gala 336c916d7c9SKumar Gala if (!fm_eth_rx_port_parameter_init(fm_eth)) 337c916d7c9SKumar Gala return 0; 338c916d7c9SKumar Gala 339c916d7c9SKumar Gala if (!fm_eth_tx_port_parameter_init(fm_eth)) 340c916d7c9SKumar Gala return 0; 341c916d7c9SKumar Gala 342c916d7c9SKumar Gala return 1; 343c916d7c9SKumar Gala } 344c916d7c9SKumar Gala 345c916d7c9SKumar Gala static int fm_eth_startup(struct fm_eth *fm_eth) 346c916d7c9SKumar Gala { 347c916d7c9SKumar Gala struct fsl_enet_mac *mac; 348c916d7c9SKumar Gala mac = fm_eth->mac; 349c916d7c9SKumar Gala 350c916d7c9SKumar Gala /* Rx/TxBDs, Rx/TxQDs, Rx buff and parameter ram init */ 351c916d7c9SKumar Gala if (!fm_eth_init(fm_eth)) 352c916d7c9SKumar Gala return 0; 353c916d7c9SKumar Gala /* setup the MAC controller */ 354c916d7c9SKumar Gala mac->init_mac(mac); 355c916d7c9SKumar Gala 356c916d7c9SKumar Gala /* For some reason we need to set SPEED_100 */ 357c916d7c9SKumar Gala if ((fm_eth->enet_if == PHY_INTERFACE_MODE_SGMII) && mac->set_if_mode) 358c916d7c9SKumar Gala mac->set_if_mode(mac, fm_eth->enet_if, SPEED_100); 359c916d7c9SKumar Gala 360c916d7c9SKumar Gala /* init bmi rx port, IM mode and disable */ 361c916d7c9SKumar Gala bmi_rx_port_init(fm_eth->rx_port); 362c916d7c9SKumar Gala /* init bmi tx port, IM mode and disable */ 363c916d7c9SKumar Gala bmi_tx_port_init(fm_eth->tx_port); 364c916d7c9SKumar Gala 365c916d7c9SKumar Gala return 1; 366c916d7c9SKumar Gala } 367c916d7c9SKumar Gala 368c916d7c9SKumar Gala static void fmc_tx_port_graceful_stop_enable(struct fm_eth *fm_eth) 369c916d7c9SKumar Gala { 370c916d7c9SKumar Gala struct fm_port_global_pram *pram; 371c916d7c9SKumar Gala 372c916d7c9SKumar Gala pram = fm_eth->tx_pram; 373c916d7c9SKumar Gala /* graceful stop transmission of frames */ 374c916d7c9SKumar Gala pram->mode |= PRAM_MODE_GRACEFUL_STOP; 375c916d7c9SKumar Gala sync(); 376c916d7c9SKumar Gala } 377c916d7c9SKumar Gala 378c916d7c9SKumar Gala static void fmc_tx_port_graceful_stop_disable(struct fm_eth *fm_eth) 379c916d7c9SKumar Gala { 380c916d7c9SKumar Gala struct fm_port_global_pram *pram; 381c916d7c9SKumar Gala 382c916d7c9SKumar Gala pram = fm_eth->tx_pram; 383c916d7c9SKumar Gala /* re-enable transmission of frames */ 384c916d7c9SKumar Gala pram->mode &= ~PRAM_MODE_GRACEFUL_STOP; 385c916d7c9SKumar Gala sync(); 386c916d7c9SKumar Gala } 387c916d7c9SKumar Gala 388c916d7c9SKumar Gala static int fm_eth_open(struct eth_device *dev, bd_t *bd) 389c916d7c9SKumar Gala { 390c916d7c9SKumar Gala struct fm_eth *fm_eth; 391c916d7c9SKumar Gala struct fsl_enet_mac *mac; 39211af8d65STimur Tabi #ifdef CONFIG_PHYLIB 39311af8d65STimur Tabi int ret; 39411af8d65STimur Tabi #endif 395c916d7c9SKumar Gala 396c916d7c9SKumar Gala fm_eth = (struct fm_eth *)dev->priv; 397c916d7c9SKumar Gala mac = fm_eth->mac; 398c916d7c9SKumar Gala 399c916d7c9SKumar Gala /* setup the MAC address */ 400c916d7c9SKumar Gala if (dev->enetaddr[0] & 0x01) { 401c916d7c9SKumar Gala printf("%s: MacAddress is multcast address\n", __func__); 402c916d7c9SKumar Gala return 1; 403c916d7c9SKumar Gala } 404c916d7c9SKumar Gala mac->set_mac_addr(mac, dev->enetaddr); 405c916d7c9SKumar Gala 406c916d7c9SKumar Gala /* enable bmi Rx port */ 407c916d7c9SKumar Gala setbits_be32(&fm_eth->rx_port->fmbm_rcfg, FMBM_RCFG_EN); 408c916d7c9SKumar Gala /* enable MAC rx/tx port */ 409c916d7c9SKumar Gala mac->enable_mac(mac); 410c916d7c9SKumar Gala /* enable bmi Tx port */ 411c916d7c9SKumar Gala setbits_be32(&fm_eth->tx_port->fmbm_tcfg, FMBM_TCFG_EN); 412c916d7c9SKumar Gala /* re-enable transmission of frame */ 413c916d7c9SKumar Gala fmc_tx_port_graceful_stop_disable(fm_eth); 414c916d7c9SKumar Gala 415c916d7c9SKumar Gala #ifdef CONFIG_PHYLIB 41611af8d65STimur Tabi ret = phy_startup(fm_eth->phydev); 41711af8d65STimur Tabi if (ret) { 41811af8d65STimur Tabi printf("%s: Could not initialize\n", fm_eth->phydev->dev->name); 41911af8d65STimur Tabi return ret; 42011af8d65STimur Tabi } 421c916d7c9SKumar Gala #else 422c916d7c9SKumar Gala fm_eth->phydev->speed = SPEED_1000; 423c916d7c9SKumar Gala fm_eth->phydev->link = 1; 424c916d7c9SKumar Gala fm_eth->phydev->duplex = DUPLEX_FULL; 425c916d7c9SKumar Gala #endif 426c916d7c9SKumar Gala 427c916d7c9SKumar Gala /* set the MAC-PHY mode */ 428c916d7c9SKumar Gala mac->set_if_mode(mac, fm_eth->enet_if, fm_eth->phydev->speed); 429c916d7c9SKumar Gala 430c916d7c9SKumar Gala if (!fm_eth->phydev->link) 431c916d7c9SKumar Gala printf("%s: No link.\n", fm_eth->phydev->dev->name); 432c916d7c9SKumar Gala 433c916d7c9SKumar Gala return fm_eth->phydev->link ? 0 : -1; 434c916d7c9SKumar Gala } 435c916d7c9SKumar Gala 436c916d7c9SKumar Gala static void fm_eth_halt(struct eth_device *dev) 437c916d7c9SKumar Gala { 438c916d7c9SKumar Gala struct fm_eth *fm_eth; 439c916d7c9SKumar Gala struct fsl_enet_mac *mac; 440c916d7c9SKumar Gala 441c916d7c9SKumar Gala fm_eth = (struct fm_eth *)dev->priv; 442c916d7c9SKumar Gala mac = fm_eth->mac; 443c916d7c9SKumar Gala 444c916d7c9SKumar Gala /* graceful stop the transmission of frames */ 445c916d7c9SKumar Gala fmc_tx_port_graceful_stop_enable(fm_eth); 446c916d7c9SKumar Gala /* disable bmi Tx port */ 447c916d7c9SKumar Gala bmi_tx_port_disable(fm_eth->tx_port); 448c916d7c9SKumar Gala /* disable MAC rx/tx port */ 449c916d7c9SKumar Gala mac->disable_mac(mac); 450c916d7c9SKumar Gala /* disable bmi Rx port */ 451c916d7c9SKumar Gala bmi_rx_port_disable(fm_eth->rx_port); 452c916d7c9SKumar Gala 453c916d7c9SKumar Gala phy_shutdown(fm_eth->phydev); 454c916d7c9SKumar Gala } 455c916d7c9SKumar Gala 456e9df2018SJoe Hershberger static int fm_eth_send(struct eth_device *dev, void *buf, int len) 457c916d7c9SKumar Gala { 458c916d7c9SKumar Gala struct fm_eth *fm_eth; 459c916d7c9SKumar Gala struct fm_port_global_pram *pram; 460c916d7c9SKumar Gala struct fm_port_bd *txbd, *txbd_base; 461c916d7c9SKumar Gala u16 offset_in; 462c916d7c9SKumar Gala int i; 463c916d7c9SKumar Gala 464c916d7c9SKumar Gala fm_eth = (struct fm_eth *)dev->priv; 465c916d7c9SKumar Gala pram = fm_eth->tx_pram; 466c916d7c9SKumar Gala txbd = fm_eth->cur_txbd; 467c916d7c9SKumar Gala 468c916d7c9SKumar Gala /* find one empty TxBD */ 469c916d7c9SKumar Gala for (i = 0; txbd->status & TxBD_READY; i++) { 470c916d7c9SKumar Gala udelay(100); 471c916d7c9SKumar Gala if (i > 0x1000) { 472c916d7c9SKumar Gala printf("%s: Tx buffer not ready\n", dev->name); 473c916d7c9SKumar Gala return 0; 474c916d7c9SKumar Gala } 475c916d7c9SKumar Gala } 476c916d7c9SKumar Gala /* setup TxBD */ 477c916d7c9SKumar Gala txbd->buf_ptr_hi = 0; 478c916d7c9SKumar Gala txbd->buf_ptr_lo = (u32)buf; 479c916d7c9SKumar Gala txbd->len = len; 480c916d7c9SKumar Gala sync(); 481c916d7c9SKumar Gala txbd->status = TxBD_READY | TxBD_LAST; 482c916d7c9SKumar Gala sync(); 483c916d7c9SKumar Gala 484c916d7c9SKumar Gala /* update TxQD, let RISC to send the packet */ 485c916d7c9SKumar Gala offset_in = muram_readw(&pram->txqd.offset_in); 486c916d7c9SKumar Gala offset_in += sizeof(struct fm_port_bd); 487c916d7c9SKumar Gala if (offset_in >= muram_readw(&pram->txqd.bd_ring_size)) 488c916d7c9SKumar Gala offset_in = 0; 489c916d7c9SKumar Gala muram_writew(&pram->txqd.offset_in, offset_in); 490c916d7c9SKumar Gala sync(); 491c916d7c9SKumar Gala 492c916d7c9SKumar Gala /* wait for buffer to be transmitted */ 493c916d7c9SKumar Gala for (i = 0; txbd->status & TxBD_READY; i++) { 494c916d7c9SKumar Gala udelay(100); 495c916d7c9SKumar Gala if (i > 0x10000) { 496c916d7c9SKumar Gala printf("%s: Tx error\n", dev->name); 497c916d7c9SKumar Gala return 0; 498c916d7c9SKumar Gala } 499c916d7c9SKumar Gala } 500c916d7c9SKumar Gala 501c916d7c9SKumar Gala /* advance the TxBD */ 502c916d7c9SKumar Gala txbd++; 503c916d7c9SKumar Gala txbd_base = (struct fm_port_bd *)fm_eth->tx_bd_ring; 504c916d7c9SKumar Gala if (txbd >= (txbd_base + TX_BD_RING_SIZE)) 505c916d7c9SKumar Gala txbd = txbd_base; 506c916d7c9SKumar Gala /* update current txbd */ 507c916d7c9SKumar Gala fm_eth->cur_txbd = (void *)txbd; 508c916d7c9SKumar Gala 509c916d7c9SKumar Gala return 1; 510c916d7c9SKumar Gala } 511c916d7c9SKumar Gala 512c916d7c9SKumar Gala static int fm_eth_recv(struct eth_device *dev) 513c916d7c9SKumar Gala { 514c916d7c9SKumar Gala struct fm_eth *fm_eth; 515c916d7c9SKumar Gala struct fm_port_global_pram *pram; 516c916d7c9SKumar Gala struct fm_port_bd *rxbd, *rxbd_base; 517c916d7c9SKumar Gala u16 status, len; 518c916d7c9SKumar Gala u8 *data; 519c916d7c9SKumar Gala u16 offset_out; 520c916d7c9SKumar Gala 521c916d7c9SKumar Gala fm_eth = (struct fm_eth *)dev->priv; 522c916d7c9SKumar Gala pram = fm_eth->rx_pram; 523c916d7c9SKumar Gala rxbd = fm_eth->cur_rxbd; 524c916d7c9SKumar Gala status = rxbd->status; 525c916d7c9SKumar Gala 526c916d7c9SKumar Gala while (!(status & RxBD_EMPTY)) { 527c916d7c9SKumar Gala if (!(status & RxBD_ERROR)) { 528c916d7c9SKumar Gala data = (u8 *)rxbd->buf_ptr_lo; 529c916d7c9SKumar Gala len = rxbd->len; 530c916d7c9SKumar Gala NetReceive(data, len); 531c916d7c9SKumar Gala } else { 532c916d7c9SKumar Gala printf("%s: Rx error\n", dev->name); 533c916d7c9SKumar Gala return 0; 534c916d7c9SKumar Gala } 535c916d7c9SKumar Gala 536c916d7c9SKumar Gala /* clear the RxBDs */ 537c916d7c9SKumar Gala rxbd->status = RxBD_EMPTY; 538c916d7c9SKumar Gala rxbd->len = 0; 539c916d7c9SKumar Gala sync(); 540c916d7c9SKumar Gala 541c916d7c9SKumar Gala /* advance RxBD */ 542c916d7c9SKumar Gala rxbd++; 543c916d7c9SKumar Gala rxbd_base = (struct fm_port_bd *)fm_eth->rx_bd_ring; 544c916d7c9SKumar Gala if (rxbd >= (rxbd_base + RX_BD_RING_SIZE)) 545c916d7c9SKumar Gala rxbd = rxbd_base; 546c916d7c9SKumar Gala /* read next status */ 547c916d7c9SKumar Gala status = rxbd->status; 548c916d7c9SKumar Gala 549c916d7c9SKumar Gala /* update RxQD */ 550c916d7c9SKumar Gala offset_out = muram_readw(&pram->rxqd.offset_out); 551c916d7c9SKumar Gala offset_out += sizeof(struct fm_port_bd); 552c916d7c9SKumar Gala if (offset_out >= muram_readw(&pram->rxqd.bd_ring_size)) 553c916d7c9SKumar Gala offset_out = 0; 554c916d7c9SKumar Gala muram_writew(&pram->rxqd.offset_out, offset_out); 555c916d7c9SKumar Gala sync(); 556c916d7c9SKumar Gala } 557c916d7c9SKumar Gala fm_eth->cur_rxbd = (void *)rxbd; 558c916d7c9SKumar Gala 559c916d7c9SKumar Gala return 1; 560c916d7c9SKumar Gala } 561c916d7c9SKumar Gala 562c916d7c9SKumar Gala static int fm_eth_init_mac(struct fm_eth *fm_eth, struct ccsr_fman *reg) 563c916d7c9SKumar Gala { 564c916d7c9SKumar Gala struct fsl_enet_mac *mac; 565c916d7c9SKumar Gala int num; 566c916d7c9SKumar Gala void *base, *phyregs = NULL; 567c916d7c9SKumar Gala 568c916d7c9SKumar Gala num = fm_eth->num; 569c916d7c9SKumar Gala 570*111fd19eSRoy Zang #ifdef CONFIG_SYS_FMAN_V3 571*111fd19eSRoy Zang base = ®->memac[num].fm_memac; 572*111fd19eSRoy Zang phyregs = ®->memac[num].fm_memac_mdio; 573*111fd19eSRoy Zang #else 574c916d7c9SKumar Gala /* Get the mac registers base address */ 575c916d7c9SKumar Gala if (fm_eth->type == FM_ETH_1G_E) { 576c916d7c9SKumar Gala base = ®->mac_1g[num].fm_dtesc; 57730381716STimur Tabi phyregs = ®->mac_1g[num].fm_mdio.miimcfg; 578c916d7c9SKumar Gala } else { 579c916d7c9SKumar Gala base = ®->mac_10g[num].fm_10gec; 580c916d7c9SKumar Gala phyregs = ®->mac_10g[num].fm_10gec_mdio; 581c916d7c9SKumar Gala } 582*111fd19eSRoy Zang #endif 583c916d7c9SKumar Gala 584c916d7c9SKumar Gala /* alloc mac controller */ 585c916d7c9SKumar Gala mac = malloc(sizeof(struct fsl_enet_mac)); 586c916d7c9SKumar Gala if (!mac) 587c916d7c9SKumar Gala return 0; 588c916d7c9SKumar Gala memset(mac, 0, sizeof(struct fsl_enet_mac)); 589c916d7c9SKumar Gala 590c916d7c9SKumar Gala /* save the mac to fm_eth struct */ 591c916d7c9SKumar Gala fm_eth->mac = mac; 592c916d7c9SKumar Gala 593*111fd19eSRoy Zang #ifdef CONFIG_SYS_FMAN_V3 594*111fd19eSRoy Zang init_memac(mac, base, phyregs, MAX_RXBUF_LEN); 595*111fd19eSRoy Zang #else 596c916d7c9SKumar Gala if (fm_eth->type == FM_ETH_1G_E) 59730381716STimur Tabi init_dtsec(mac, base, phyregs, MAX_RXBUF_LEN); 598c916d7c9SKumar Gala else 599c916d7c9SKumar Gala init_tgec(mac, base, phyregs, MAX_RXBUF_LEN); 600*111fd19eSRoy Zang #endif 601c916d7c9SKumar Gala 602c916d7c9SKumar Gala return 1; 603c916d7c9SKumar Gala } 604c916d7c9SKumar Gala 605c916d7c9SKumar Gala static int init_phy(struct eth_device *dev) 606c916d7c9SKumar Gala { 607c916d7c9SKumar Gala struct fm_eth *fm_eth = dev->priv; 608c916d7c9SKumar Gala struct phy_device *phydev = NULL; 609c916d7c9SKumar Gala u32 supported; 610c916d7c9SKumar Gala 611c916d7c9SKumar Gala #ifdef CONFIG_PHYLIB 612c916d7c9SKumar Gala if (fm_eth->type == FM_ETH_1G_E) 613c916d7c9SKumar Gala dtsec_init_phy(dev); 614c916d7c9SKumar Gala 615c916d7c9SKumar Gala if (fm_eth->bus) { 616c916d7c9SKumar Gala phydev = phy_connect(fm_eth->bus, fm_eth->phyaddr, dev, 617c916d7c9SKumar Gala fm_eth->enet_if); 618c916d7c9SKumar Gala } 619c916d7c9SKumar Gala 620c916d7c9SKumar Gala if (!phydev) { 621c916d7c9SKumar Gala printf("Failed to connect\n"); 622c916d7c9SKumar Gala return -1; 623c916d7c9SKumar Gala } 624c916d7c9SKumar Gala 625c916d7c9SKumar Gala if (fm_eth->type == FM_ETH_1G_E) { 626c916d7c9SKumar Gala supported = (SUPPORTED_10baseT_Half | 627c916d7c9SKumar Gala SUPPORTED_10baseT_Full | 628c916d7c9SKumar Gala SUPPORTED_100baseT_Half | 629c916d7c9SKumar Gala SUPPORTED_100baseT_Full | 630c916d7c9SKumar Gala SUPPORTED_1000baseT_Full); 631c916d7c9SKumar Gala } else { 632c916d7c9SKumar Gala supported = SUPPORTED_10000baseT_Full; 633c916d7c9SKumar Gala 634c916d7c9SKumar Gala if (tgec_is_fibre(dev)) 635c916d7c9SKumar Gala phydev->port = PORT_FIBRE; 636c916d7c9SKumar Gala } 637c916d7c9SKumar Gala 638c916d7c9SKumar Gala phydev->supported &= supported; 639c916d7c9SKumar Gala phydev->advertising = phydev->supported; 640c916d7c9SKumar Gala 641c916d7c9SKumar Gala fm_eth->phydev = phydev; 642c916d7c9SKumar Gala 643c916d7c9SKumar Gala phy_config(phydev); 644c916d7c9SKumar Gala #endif 645c916d7c9SKumar Gala 646c916d7c9SKumar Gala return 0; 647c916d7c9SKumar Gala } 648c916d7c9SKumar Gala 649c916d7c9SKumar Gala int fm_eth_initialize(struct ccsr_fman *reg, struct fm_eth_info *info) 650c916d7c9SKumar Gala { 651c916d7c9SKumar Gala struct eth_device *dev; 652c916d7c9SKumar Gala struct fm_eth *fm_eth; 653c916d7c9SKumar Gala int i, num = info->num; 654c916d7c9SKumar Gala 655c916d7c9SKumar Gala /* alloc eth device */ 656c916d7c9SKumar Gala dev = (struct eth_device *)malloc(sizeof(struct eth_device)); 657c916d7c9SKumar Gala if (!dev) 658c916d7c9SKumar Gala return 0; 659c916d7c9SKumar Gala memset(dev, 0, sizeof(struct eth_device)); 660c916d7c9SKumar Gala 661c916d7c9SKumar Gala /* alloc the FMan ethernet private struct */ 662c916d7c9SKumar Gala fm_eth = (struct fm_eth *)malloc(sizeof(struct fm_eth)); 663c916d7c9SKumar Gala if (!fm_eth) 664c916d7c9SKumar Gala return 0; 665c916d7c9SKumar Gala memset(fm_eth, 0, sizeof(struct fm_eth)); 666c916d7c9SKumar Gala 667c916d7c9SKumar Gala /* save off some things we need from the info struct */ 668c916d7c9SKumar Gala fm_eth->fm_index = info->index - 1; /* keep as 0 based for muram */ 669c916d7c9SKumar Gala fm_eth->num = num; 670c916d7c9SKumar Gala fm_eth->type = info->type; 671c916d7c9SKumar Gala 672c916d7c9SKumar Gala fm_eth->rx_port = (void *)®->port[info->rx_port_id - 1].fm_bmi; 673c916d7c9SKumar Gala fm_eth->tx_port = (void *)®->port[info->tx_port_id - 1].fm_bmi; 674c916d7c9SKumar Gala 675c916d7c9SKumar Gala /* set the ethernet max receive length */ 676c916d7c9SKumar Gala fm_eth->max_rx_len = MAX_RXBUF_LEN; 677c916d7c9SKumar Gala 678c916d7c9SKumar Gala /* init global mac structure */ 679c916d7c9SKumar Gala if (!fm_eth_init_mac(fm_eth, reg)) 680c916d7c9SKumar Gala return 0; 681c916d7c9SKumar Gala 682c916d7c9SKumar Gala /* keep same as the manual, we call FMAN1, FMAN2, DTSEC1, DTSEC2, etc */ 683c916d7c9SKumar Gala if (fm_eth->type == FM_ETH_1G_E) 684c916d7c9SKumar Gala sprintf(dev->name, "FM%d@DTSEC%d", info->index, num + 1); 685c916d7c9SKumar Gala else 686c916d7c9SKumar Gala sprintf(dev->name, "FM%d@TGEC%d", info->index, num + 1); 687c916d7c9SKumar Gala 688c916d7c9SKumar Gala devlist[num_controllers++] = dev; 689c916d7c9SKumar Gala dev->iobase = 0; 690c916d7c9SKumar Gala dev->priv = (void *)fm_eth; 691c916d7c9SKumar Gala dev->init = fm_eth_open; 692c916d7c9SKumar Gala dev->halt = fm_eth_halt; 693c916d7c9SKumar Gala dev->send = fm_eth_send; 694c916d7c9SKumar Gala dev->recv = fm_eth_recv; 695c916d7c9SKumar Gala fm_eth->dev = dev; 696c916d7c9SKumar Gala fm_eth->bus = info->bus; 697c916d7c9SKumar Gala fm_eth->phyaddr = info->phy_addr; 698c916d7c9SKumar Gala fm_eth->enet_if = info->enet_if; 699c916d7c9SKumar Gala 700c916d7c9SKumar Gala /* startup the FM im */ 701c916d7c9SKumar Gala if (!fm_eth_startup(fm_eth)) 702c916d7c9SKumar Gala return 0; 703c916d7c9SKumar Gala 704c916d7c9SKumar Gala if (init_phy(dev)) 705c916d7c9SKumar Gala return 0; 706c916d7c9SKumar Gala 707c916d7c9SKumar Gala /* clear the ethernet address */ 708c916d7c9SKumar Gala for (i = 0; i < 6; i++) 709c916d7c9SKumar Gala dev->enetaddr[i] = 0; 710c916d7c9SKumar Gala eth_register(dev); 711c916d7c9SKumar Gala 712c916d7c9SKumar Gala return 1; 713c916d7c9SKumar Gala } 714