1e394ceb1SPoonam Aggrwal /*
2e394ceb1SPoonam Aggrwal * Copyright 2012 Freescale Semiconductor, Inc.
3e394ceb1SPoonam Aggrwal * Roy Zang <tie-fei.zang@freescale.com>
4e394ceb1SPoonam Aggrwal *
51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
6e394ceb1SPoonam Aggrwal */
7e394ceb1SPoonam Aggrwal #include <common.h>
8e394ceb1SPoonam Aggrwal #include <phy.h>
9e394ceb1SPoonam Aggrwal #include <fm_eth.h>
10e394ceb1SPoonam Aggrwal #include <asm/io.h>
11e394ceb1SPoonam Aggrwal #include <asm/immap_85xx.h>
12e394ceb1SPoonam Aggrwal #include <asm/fsl_serdes.h>
13e2544e7aSSuresh Gupta #include <hwconfig.h>
14e394ceb1SPoonam Aggrwal
15e394ceb1SPoonam Aggrwal u32 port_to_devdisr[] = {
16e394ceb1SPoonam Aggrwal [FM1_DTSEC1] = FSL_CORENET_DEVDISR2_DTSEC1_1,
17e394ceb1SPoonam Aggrwal [FM1_DTSEC2] = FSL_CORENET_DEVDISR2_DTSEC1_2,
18e394ceb1SPoonam Aggrwal [FM1_DTSEC3] = FSL_CORENET_DEVDISR2_DTSEC1_3,
19e394ceb1SPoonam Aggrwal [FM1_DTSEC4] = FSL_CORENET_DEVDISR2_DTSEC1_4,
20e394ceb1SPoonam Aggrwal [FM1_DTSEC5] = FSL_CORENET_DEVDISR2_DTSEC1_5,
21e394ceb1SPoonam Aggrwal [FM1_DTSEC6] = FSL_CORENET_DEVDISR2_DTSEC1_6,
22e394ceb1SPoonam Aggrwal [FM1_10GEC1] = FSL_CORENET_DEVDISR2_10GEC1_1,
23e394ceb1SPoonam Aggrwal [FM1_10GEC2] = FSL_CORENET_DEVDISR2_10GEC1_2,
24e394ceb1SPoonam Aggrwal };
25e394ceb1SPoonam Aggrwal
is_device_disabled(enum fm_port port)26e394ceb1SPoonam Aggrwal static int is_device_disabled(enum fm_port port)
27e394ceb1SPoonam Aggrwal {
28e394ceb1SPoonam Aggrwal ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
29e394ceb1SPoonam Aggrwal u32 devdisr2 = in_be32(&gur->devdisr2);
30e394ceb1SPoonam Aggrwal
31e394ceb1SPoonam Aggrwal return port_to_devdisr[port] & devdisr2;
32e394ceb1SPoonam Aggrwal }
33e394ceb1SPoonam Aggrwal
fman_disable_port(enum fm_port port)34e394ceb1SPoonam Aggrwal void fman_disable_port(enum fm_port port)
35e394ceb1SPoonam Aggrwal {
36e394ceb1SPoonam Aggrwal ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
37e394ceb1SPoonam Aggrwal
38e394ceb1SPoonam Aggrwal setbits_be32(&gur->devdisr2, port_to_devdisr[port]);
39e394ceb1SPoonam Aggrwal }
40e394ceb1SPoonam Aggrwal
fman_enable_port(enum fm_port port)41f51d3b71SValentin Longchamp void fman_enable_port(enum fm_port port)
42f51d3b71SValentin Longchamp {
43f51d3b71SValentin Longchamp ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
44f51d3b71SValentin Longchamp
45f51d3b71SValentin Longchamp clrbits_be32(&gur->devdisr2, port_to_devdisr[port]);
46f51d3b71SValentin Longchamp }
47f51d3b71SValentin Longchamp
fman_port_enet_if(enum fm_port port)48e394ceb1SPoonam Aggrwal phy_interface_t fman_port_enet_if(enum fm_port port)
49e394ceb1SPoonam Aggrwal {
50d46a4a13SYork Sun #if defined(CONFIG_TARGET_B4860QDS) || defined(CONFIG_TARGET_B4420QDS)
51e2544e7aSSuresh Gupta u32 serdes2_prtcl;
52e2544e7aSSuresh Gupta char buffer[HWCONFIG_BUFFER_SIZE];
53e2544e7aSSuresh Gupta char *buf = NULL;
54e2544e7aSSuresh Gupta ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
55e2544e7aSSuresh Gupta #endif
56e2544e7aSSuresh Gupta
57e394ceb1SPoonam Aggrwal if (is_device_disabled(port))
58e394ceb1SPoonam Aggrwal return PHY_INTERFACE_MODE_NONE;
59e394ceb1SPoonam Aggrwal
6016d88f41SSuresh Gupta /*B4860 has two 10Gig Mac*/
6116d88f41SSuresh Gupta if ((port == FM1_10GEC1 || port == FM1_10GEC2) &&
6216d88f41SSuresh Gupta ((is_serdes_configured(XAUI_FM1_MAC9)) ||
63d46a4a13SYork Sun #if (!defined(CONFIG_TARGET_B4860QDS) && \
64d46a4a13SYork Sun !defined(CONFIG_TARGET_B4R420QDS))
6589b94d85SShaohui Xie (is_serdes_configured(XFI_FM1_MAC9)) ||
66e2544e7aSSuresh Gupta (is_serdes_configured(XFI_FM1_MAC10)) ||
67e2544e7aSSuresh Gupta #endif
68e2544e7aSSuresh Gupta (is_serdes_configured(XAUI_FM1_MAC10))
69e2544e7aSSuresh Gupta ))
70e2544e7aSSuresh Gupta return PHY_INTERFACE_MODE_XGMII;
71e2544e7aSSuresh Gupta
72d46a4a13SYork Sun #if defined(CONFIG_TARGET_B4860QDS) || defined(CONFIG_TARGET_B4420QDS)
73e2544e7aSSuresh Gupta serdes2_prtcl = in_be32(&gur->rcwsr[4]) &
74e2544e7aSSuresh Gupta FSL_CORENET2_RCWSR4_SRDS2_PRTCL;
75e2544e7aSSuresh Gupta
76e2544e7aSSuresh Gupta if (serdes2_prtcl) {
77e2544e7aSSuresh Gupta serdes2_prtcl >>= FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT;
78e2544e7aSSuresh Gupta switch (serdes2_prtcl) {
79e2544e7aSSuresh Gupta case 0x80:
80e2544e7aSSuresh Gupta case 0x81:
81e2544e7aSSuresh Gupta case 0x82:
82e2544e7aSSuresh Gupta case 0x83:
83e2544e7aSSuresh Gupta case 0x84:
84e2544e7aSSuresh Gupta case 0x85:
85e2544e7aSSuresh Gupta case 0x86:
86e2544e7aSSuresh Gupta case 0x87:
87e2544e7aSSuresh Gupta case 0x88:
88e2544e7aSSuresh Gupta case 0x89:
89e2544e7aSSuresh Gupta case 0x8a:
90e2544e7aSSuresh Gupta case 0x8b:
91e2544e7aSSuresh Gupta case 0x8c:
92e2544e7aSSuresh Gupta case 0x8d:
93e2544e7aSSuresh Gupta case 0x8e:
94e2544e7aSSuresh Gupta case 0xb1:
95e2544e7aSSuresh Gupta case 0xb2:
96e2544e7aSSuresh Gupta /*
97e2544e7aSSuresh Gupta * Extract hwconfig from environment since environment
98e2544e7aSSuresh Gupta * is not setup yet
99e2544e7aSSuresh Gupta */
100*00caae6dSSimon Glass env_get_f("hwconfig", buffer, sizeof(buffer));
101e2544e7aSSuresh Gupta buf = buffer;
102e2544e7aSSuresh Gupta
103e2544e7aSSuresh Gupta /* check if XFI interface enable in hwconfig for 10g */
104e2544e7aSSuresh Gupta if (hwconfig_subarg_cmp_f("fsl_b4860_serdes2",
105e2544e7aSSuresh Gupta "sfp_amc", "sfp", buf)) {
106e2544e7aSSuresh Gupta if ((port == FM1_10GEC1 ||
107e2544e7aSSuresh Gupta port == FM1_10GEC2) &&
108e2544e7aSSuresh Gupta ((is_serdes_configured(XFI_FM1_MAC9)) ||
10989b94d85SShaohui Xie (is_serdes_configured(XFI_FM1_MAC10))))
110e394ceb1SPoonam Aggrwal return PHY_INTERFACE_MODE_XGMII;
111e2544e7aSSuresh Gupta else if ((port == FM1_DTSEC1) ||
112e2544e7aSSuresh Gupta (port == FM1_DTSEC2) ||
113e2544e7aSSuresh Gupta (port == FM1_DTSEC3) ||
114e2544e7aSSuresh Gupta (port == FM1_DTSEC4))
115e2544e7aSSuresh Gupta return PHY_INTERFACE_MODE_NONE;
116e2544e7aSSuresh Gupta }
117e2544e7aSSuresh Gupta }
118e2544e7aSSuresh Gupta }
119e2544e7aSSuresh Gupta #endif
120e394ceb1SPoonam Aggrwal
121e394ceb1SPoonam Aggrwal /* Fix me need to handle RGMII here first */
122e394ceb1SPoonam Aggrwal
123e394ceb1SPoonam Aggrwal switch (port) {
124e394ceb1SPoonam Aggrwal case FM1_DTSEC1:
125e394ceb1SPoonam Aggrwal case FM1_DTSEC2:
126e394ceb1SPoonam Aggrwal case FM1_DTSEC3:
127e394ceb1SPoonam Aggrwal case FM1_DTSEC4:
128e394ceb1SPoonam Aggrwal case FM1_DTSEC5:
129e394ceb1SPoonam Aggrwal case FM1_DTSEC6:
130e394ceb1SPoonam Aggrwal if (is_serdes_configured(SGMII_FM1_DTSEC1 + port - FM1_DTSEC1))
131e394ceb1SPoonam Aggrwal return PHY_INTERFACE_MODE_SGMII;
132e394ceb1SPoonam Aggrwal break;
133e394ceb1SPoonam Aggrwal default:
134e394ceb1SPoonam Aggrwal return PHY_INTERFACE_MODE_NONE;
135e394ceb1SPoonam Aggrwal }
136e394ceb1SPoonam Aggrwal
137e394ceb1SPoonam Aggrwal return PHY_INTERFACE_MODE_NONE;
138e394ceb1SPoonam Aggrwal }
139