xref: /rk3399_rockchip-uboot/drivers/net/fec_mxc.h (revision 7df51fd8be413a6b831f0fa7b83cad76b5c4e951)
10b23fb36SIlya Yanok /*
20b23fb36SIlya Yanok  * (C) Copyright 2009 Ilya Yanok, Emcraft Systems Ltd <yanok@emcraft.com>
30b23fb36SIlya Yanok  * (C) Copyright 2008 Armadeus Systems, nc
40b23fb36SIlya Yanok  * (C) Copyright 2008 Eric Jarrige <eric.jarrige@armadeus.org>
50b23fb36SIlya Yanok  * (C) Copyright 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
60b23fb36SIlya Yanok  * (C) Copyright 2007 Pengutronix, Juergen Beisert <j.beisert@pengutronix.de>
70b23fb36SIlya Yanok  *
80b23fb36SIlya Yanok  * (C) Copyright 2003
90b23fb36SIlya Yanok  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
100b23fb36SIlya Yanok  *
110b23fb36SIlya Yanok  * This file is based on mpc4200fec.h
120b23fb36SIlya Yanok  * (C) Copyright Motorola, Inc., 2000
130b23fb36SIlya Yanok  *
141a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
150b23fb36SIlya Yanok  */
160b23fb36SIlya Yanok 
170b23fb36SIlya Yanok 
180b23fb36SIlya Yanok #ifndef __FEC_MXC_H
190b23fb36SIlya Yanok #define __FEC_MXC_H
200b23fb36SIlya Yanok 
21be252b65SFabio Estevam void imx_get_mac_from_fuse(int dev_id, unsigned char *mac);
228edcc6f2SMarek Vasut 
230b23fb36SIlya Yanok /**
240b23fb36SIlya Yanok  * Layout description of the FEC
250b23fb36SIlya Yanok  */
260b23fb36SIlya Yanok struct ethernet_regs {
270b23fb36SIlya Yanok 
280b23fb36SIlya Yanok /* [10:2]addr = 00 */
290b23fb36SIlya Yanok 
300b23fb36SIlya Yanok /*  Control and status Registers (offset 000-1FF) */
310b23fb36SIlya Yanok 
320b23fb36SIlya Yanok 	uint32_t res0[1];		/* MBAR_ETH + 0x000 */
330b23fb36SIlya Yanok 	uint32_t ievent;		/* MBAR_ETH + 0x004 */
340b23fb36SIlya Yanok 	uint32_t imask;			/* MBAR_ETH + 0x008 */
350b23fb36SIlya Yanok 
360b23fb36SIlya Yanok 	uint32_t res1[1];		/* MBAR_ETH + 0x00C */
370b23fb36SIlya Yanok 	uint32_t r_des_active;		/* MBAR_ETH + 0x010 */
380b23fb36SIlya Yanok 	uint32_t x_des_active;		/* MBAR_ETH + 0x014 */
390b23fb36SIlya Yanok 	uint32_t res2[3];		/* MBAR_ETH + 0x018-20 */
400b23fb36SIlya Yanok 	uint32_t ecntrl;		/* MBAR_ETH + 0x024 */
410b23fb36SIlya Yanok 
420b23fb36SIlya Yanok 	uint32_t res3[6];		/* MBAR_ETH + 0x028-03C */
430b23fb36SIlya Yanok 	uint32_t mii_data;		/* MBAR_ETH + 0x040 */
440b23fb36SIlya Yanok 	uint32_t mii_speed;		/* MBAR_ETH + 0x044 */
450b23fb36SIlya Yanok 	uint32_t res4[7];		/* MBAR_ETH + 0x048-60 */
460b23fb36SIlya Yanok 	uint32_t mib_control;		/* MBAR_ETH + 0x064 */
470b23fb36SIlya Yanok 
480b23fb36SIlya Yanok 	uint32_t res5[7];		/* MBAR_ETH + 0x068-80 */
490b23fb36SIlya Yanok 	uint32_t r_cntrl;		/* MBAR_ETH + 0x084 */
500b23fb36SIlya Yanok 	uint32_t res6[15];		/* MBAR_ETH + 0x088-C0 */
510b23fb36SIlya Yanok 	uint32_t x_cntrl;		/* MBAR_ETH + 0x0C4 */
520b23fb36SIlya Yanok 	uint32_t res7[7];		/* MBAR_ETH + 0x0C8-E0 */
530b23fb36SIlya Yanok 	uint32_t paddr1;		/* MBAR_ETH + 0x0E4 */
540b23fb36SIlya Yanok 	uint32_t paddr2;		/* MBAR_ETH + 0x0E8 */
550b23fb36SIlya Yanok 	uint32_t op_pause;		/* MBAR_ETH + 0x0EC */
560b23fb36SIlya Yanok 
570b23fb36SIlya Yanok 	uint32_t res8[10];		/* MBAR_ETH + 0x0F0-114 */
580b23fb36SIlya Yanok 	uint32_t iaddr1;		/* MBAR_ETH + 0x118 */
590b23fb36SIlya Yanok 	uint32_t iaddr2;		/* MBAR_ETH + 0x11C */
600b23fb36SIlya Yanok 	uint32_t gaddr1;		/* MBAR_ETH + 0x120 */
610b23fb36SIlya Yanok 	uint32_t gaddr2;		/* MBAR_ETH + 0x124 */
620b23fb36SIlya Yanok 	uint32_t res9[7];		/* MBAR_ETH + 0x128-140 */
630b23fb36SIlya Yanok 
640b23fb36SIlya Yanok 	uint32_t x_wmrk;		/* MBAR_ETH + 0x144 */
650b23fb36SIlya Yanok 	uint32_t res10[1];		/* MBAR_ETH + 0x148 */
660b23fb36SIlya Yanok 	uint32_t r_bound;		/* MBAR_ETH + 0x14C */
670b23fb36SIlya Yanok 	uint32_t r_fstart;		/* MBAR_ETH + 0x150 */
680b23fb36SIlya Yanok 	uint32_t res11[11];		/* MBAR_ETH + 0x154-17C */
690b23fb36SIlya Yanok 	uint32_t erdsr;			/* MBAR_ETH + 0x180 */
700b23fb36SIlya Yanok 	uint32_t etdsr;			/* MBAR_ETH + 0x184 */
710b23fb36SIlya Yanok 	uint32_t emrbr;			/* MBAR_ETH + 0x188 */
720b23fb36SIlya Yanok 	uint32_t res12[29];		/* MBAR_ETH + 0x18C-1FC */
730b23fb36SIlya Yanok 
740b23fb36SIlya Yanok /*  MIB COUNTERS (Offset 200-2FF) */
750b23fb36SIlya Yanok 
760b23fb36SIlya Yanok 	uint32_t rmon_t_drop;		/* MBAR_ETH + 0x200 */
770b23fb36SIlya Yanok 	uint32_t rmon_t_packets;	/* MBAR_ETH + 0x204 */
780b23fb36SIlya Yanok 	uint32_t rmon_t_bc_pkt;		/* MBAR_ETH + 0x208 */
790b23fb36SIlya Yanok 	uint32_t rmon_t_mc_pkt;		/* MBAR_ETH + 0x20C */
800b23fb36SIlya Yanok 	uint32_t rmon_t_crc_align;	/* MBAR_ETH + 0x210 */
810b23fb36SIlya Yanok 	uint32_t rmon_t_undersize;	/* MBAR_ETH + 0x214 */
820b23fb36SIlya Yanok 	uint32_t rmon_t_oversize;	/* MBAR_ETH + 0x218 */
830b23fb36SIlya Yanok 	uint32_t rmon_t_frag;		/* MBAR_ETH + 0x21C */
840b23fb36SIlya Yanok 	uint32_t rmon_t_jab;		/* MBAR_ETH + 0x220 */
850b23fb36SIlya Yanok 	uint32_t rmon_t_col;		/* MBAR_ETH + 0x224 */
860b23fb36SIlya Yanok 	uint32_t rmon_t_p64;		/* MBAR_ETH + 0x228 */
870b23fb36SIlya Yanok 	uint32_t rmon_t_p65to127;	/* MBAR_ETH + 0x22C */
880b23fb36SIlya Yanok 	uint32_t rmon_t_p128to255;	/* MBAR_ETH + 0x230 */
890b23fb36SIlya Yanok 	uint32_t rmon_t_p256to511;	/* MBAR_ETH + 0x234 */
900b23fb36SIlya Yanok 	uint32_t rmon_t_p512to1023;	/* MBAR_ETH + 0x238 */
910b23fb36SIlya Yanok 	uint32_t rmon_t_p1024to2047;	/* MBAR_ETH + 0x23C */
920b23fb36SIlya Yanok 	uint32_t rmon_t_p_gte2048;	/* MBAR_ETH + 0x240 */
930b23fb36SIlya Yanok 	uint32_t rmon_t_octets;		/* MBAR_ETH + 0x244 */
940b23fb36SIlya Yanok 	uint32_t ieee_t_drop;		/* MBAR_ETH + 0x248 */
950b23fb36SIlya Yanok 	uint32_t ieee_t_frame_ok;	/* MBAR_ETH + 0x24C */
960b23fb36SIlya Yanok 	uint32_t ieee_t_1col;		/* MBAR_ETH + 0x250 */
970b23fb36SIlya Yanok 	uint32_t ieee_t_mcol;		/* MBAR_ETH + 0x254 */
980b23fb36SIlya Yanok 	uint32_t ieee_t_def;		/* MBAR_ETH + 0x258 */
990b23fb36SIlya Yanok 	uint32_t ieee_t_lcol;		/* MBAR_ETH + 0x25C */
1000b23fb36SIlya Yanok 	uint32_t ieee_t_excol;		/* MBAR_ETH + 0x260 */
1010b23fb36SIlya Yanok 	uint32_t ieee_t_macerr;		/* MBAR_ETH + 0x264 */
1020b23fb36SIlya Yanok 	uint32_t ieee_t_cserr;		/* MBAR_ETH + 0x268 */
1030b23fb36SIlya Yanok 	uint32_t ieee_t_sqe;		/* MBAR_ETH + 0x26C */
1040b23fb36SIlya Yanok 	uint32_t t_fdxfc;		/* MBAR_ETH + 0x270 */
1050b23fb36SIlya Yanok 	uint32_t ieee_t_octets_ok;	/* MBAR_ETH + 0x274 */
1060b23fb36SIlya Yanok 
1070b23fb36SIlya Yanok 	uint32_t res13[2];		/* MBAR_ETH + 0x278-27C */
1080b23fb36SIlya Yanok 	uint32_t rmon_r_drop;		/* MBAR_ETH + 0x280 */
1090b23fb36SIlya Yanok 	uint32_t rmon_r_packets;	/* MBAR_ETH + 0x284 */
1100b23fb36SIlya Yanok 	uint32_t rmon_r_bc_pkt;		/* MBAR_ETH + 0x288 */
1110b23fb36SIlya Yanok 	uint32_t rmon_r_mc_pkt;		/* MBAR_ETH + 0x28C */
1120b23fb36SIlya Yanok 	uint32_t rmon_r_crc_align;	/* MBAR_ETH + 0x290 */
1130b23fb36SIlya Yanok 	uint32_t rmon_r_undersize;	/* MBAR_ETH + 0x294 */
1140b23fb36SIlya Yanok 	uint32_t rmon_r_oversize;	/* MBAR_ETH + 0x298 */
1150b23fb36SIlya Yanok 	uint32_t rmon_r_frag;		/* MBAR_ETH + 0x29C */
1160b23fb36SIlya Yanok 	uint32_t rmon_r_jab;		/* MBAR_ETH + 0x2A0 */
1170b23fb36SIlya Yanok 
1180b23fb36SIlya Yanok 	uint32_t rmon_r_resvd_0;	/* MBAR_ETH + 0x2A4 */
1190b23fb36SIlya Yanok 
1200b23fb36SIlya Yanok 	uint32_t rmon_r_p64;		/* MBAR_ETH + 0x2A8 */
1210b23fb36SIlya Yanok 	uint32_t rmon_r_p65to127;	/* MBAR_ETH + 0x2AC */
1220b23fb36SIlya Yanok 	uint32_t rmon_r_p128to255;	/* MBAR_ETH + 0x2B0 */
1230b23fb36SIlya Yanok 	uint32_t rmon_r_p256to511;	/* MBAR_ETH + 0x2B4 */
1240b23fb36SIlya Yanok 	uint32_t rmon_r_p512to1023;	/* MBAR_ETH + 0x2B8 */
1250b23fb36SIlya Yanok 	uint32_t rmon_r_p1024to2047;	/* MBAR_ETH + 0x2BC */
1260b23fb36SIlya Yanok 	uint32_t rmon_r_p_gte2048;	/* MBAR_ETH + 0x2C0 */
1270b23fb36SIlya Yanok 	uint32_t rmon_r_octets;		/* MBAR_ETH + 0x2C4 */
1280b23fb36SIlya Yanok 	uint32_t ieee_r_drop;		/* MBAR_ETH + 0x2C8 */
1290b23fb36SIlya Yanok 	uint32_t ieee_r_frame_ok;	/* MBAR_ETH + 0x2CC */
1300b23fb36SIlya Yanok 	uint32_t ieee_r_crc;		/* MBAR_ETH + 0x2D0 */
1310b23fb36SIlya Yanok 	uint32_t ieee_r_align;		/* MBAR_ETH + 0x2D4 */
1320b23fb36SIlya Yanok 	uint32_t r_macerr;		/* MBAR_ETH + 0x2D8 */
1330b23fb36SIlya Yanok 	uint32_t r_fdxfc;		/* MBAR_ETH + 0x2DC */
1340b23fb36SIlya Yanok 	uint32_t ieee_r_octets_ok;	/* MBAR_ETH + 0x2E0 */
1350b23fb36SIlya Yanok 
136740d6ae5SJohn Rigby 	uint32_t res14[7];		/* MBAR_ETH + 0x2E4-2FC */
1370b23fb36SIlya Yanok 
138*7df51fd8SFabio Estevam #if defined(CONFIG_MX25) || defined(CONFIG_MX53) || defined(CONFIG_MX6SL)
139740d6ae5SJohn Rigby 	uint16_t miigsk_cfgr;		/* MBAR_ETH + 0x300 */
140740d6ae5SJohn Rigby 	uint16_t res15[3];		/* MBAR_ETH + 0x302-306 */
141740d6ae5SJohn Rigby 	uint16_t miigsk_enr;		/* MBAR_ETH + 0x308 */
142740d6ae5SJohn Rigby 	uint16_t res16[3];		/* MBAR_ETH + 0x30a-30e */
143740d6ae5SJohn Rigby 	uint32_t res17[60];		/* MBAR_ETH + 0x300-3FF */
144740d6ae5SJohn Rigby #else
1450b23fb36SIlya Yanok 	uint32_t res15[64];		/* MBAR_ETH + 0x300-3FF */
146740d6ae5SJohn Rigby #endif
1470b23fb36SIlya Yanok };
1480b23fb36SIlya Yanok 
1490b23fb36SIlya Yanok #define FEC_IEVENT_HBERR		0x80000000
1500b23fb36SIlya Yanok #define FEC_IEVENT_BABR			0x40000000
1510b23fb36SIlya Yanok #define FEC_IEVENT_BABT			0x20000000
1520b23fb36SIlya Yanok #define FEC_IEVENT_GRA			0x10000000
1530b23fb36SIlya Yanok #define FEC_IEVENT_TXF			0x08000000
1540b23fb36SIlya Yanok #define FEC_IEVENT_TXB			0x04000000
1550b23fb36SIlya Yanok #define FEC_IEVENT_RXF			0x02000000
1560b23fb36SIlya Yanok #define FEC_IEVENT_RXB			0x01000000
1570b23fb36SIlya Yanok #define FEC_IEVENT_MII			0x00800000
1580b23fb36SIlya Yanok #define FEC_IEVENT_EBERR		0x00400000
1590b23fb36SIlya Yanok #define FEC_IEVENT_LC			0x00200000
1600b23fb36SIlya Yanok #define FEC_IEVENT_RL			0x00100000
1610b23fb36SIlya Yanok #define FEC_IEVENT_UN			0x00080000
1620b23fb36SIlya Yanok 
1630b23fb36SIlya Yanok #define FEC_IMASK_HBERR			0x80000000
1640b23fb36SIlya Yanok #define FEC_IMASK_BABR			0x40000000
1650b23fb36SIlya Yanok #define FEC_IMASKT_BABT			0x20000000
1660b23fb36SIlya Yanok #define FEC_IMASK_GRA			0x10000000
1670b23fb36SIlya Yanok #define FEC_IMASKT_TXF			0x08000000
1680b23fb36SIlya Yanok #define FEC_IMASK_TXB			0x04000000
1690b23fb36SIlya Yanok #define FEC_IMASKT_RXF			0x02000000
1700b23fb36SIlya Yanok #define FEC_IMASK_RXB			0x01000000
1710b23fb36SIlya Yanok #define FEC_IMASK_MII			0x00800000
1720b23fb36SIlya Yanok #define FEC_IMASK_EBERR			0x00400000
1730b23fb36SIlya Yanok #define FEC_IMASK_LC			0x00200000
1740b23fb36SIlya Yanok #define FEC_IMASKT_RL			0x00100000
1750b23fb36SIlya Yanok #define FEC_IMASK_UN			0x00080000
1760b23fb36SIlya Yanok 
1770b23fb36SIlya Yanok 
1780b23fb36SIlya Yanok #define FEC_RCNTRL_MAX_FL_SHIFT		16
1790b23fb36SIlya Yanok #define FEC_RCNTRL_LOOP			0x00000001
1800b23fb36SIlya Yanok #define FEC_RCNTRL_DRT			0x00000002
1810b23fb36SIlya Yanok #define FEC_RCNTRL_MII_MODE		0x00000004
1820b23fb36SIlya Yanok #define FEC_RCNTRL_PROM			0x00000008
1830b23fb36SIlya Yanok #define FEC_RCNTRL_BC_REJ		0x00000010
1840b23fb36SIlya Yanok #define FEC_RCNTRL_FCE			0x00000020
1852ef2b950SJason Liu #define FEC_RCNTRL_RGMII		0x00000040
186a50a90c9SMarek Vasut #define FEC_RCNTRL_RMII			0x00000100
18728774cbaSTroy Kisky #define FEC_RCNTRL_RMII_10T		0x00000200
1880b23fb36SIlya Yanok 
1890b23fb36SIlya Yanok #define FEC_TCNTRL_GTS			0x00000001
1900b23fb36SIlya Yanok #define FEC_TCNTRL_HBC			0x00000002
1910b23fb36SIlya Yanok #define FEC_TCNTRL_FDEN			0x00000004
1920b23fb36SIlya Yanok #define FEC_TCNTRL_TFC_PAUSE		0x00000008
1930b23fb36SIlya Yanok #define FEC_TCNTRL_RFC_PAUSE		0x00000010
1940b23fb36SIlya Yanok 
1950b23fb36SIlya Yanok #define FEC_ECNTRL_RESET		0x00000001	/* reset the FEC */
1960b23fb36SIlya Yanok #define FEC_ECNTRL_ETHER_EN		0x00000002	/* enable the FEC */
19728774cbaSTroy Kisky #define FEC_ECNTRL_SPEED		0x00000020
1982ef2b950SJason Liu #define FEC_ECNTRL_DBSWAP		0x00000100
1992ef2b950SJason Liu 
2002ef2b950SJason Liu #define FEC_X_WMRK_STRFWD		0x00000100
2010b23fb36SIlya Yanok 
202c0b5a3bbSMarek Vasut #define FEC_X_DES_ACTIVE_TDAR		0x01000000
203c0b5a3bbSMarek Vasut #define FEC_R_DES_ACTIVE_RDAR		0x01000000
204c0b5a3bbSMarek Vasut 
205*7df51fd8SFabio Estevam #if defined(CONFIG_MX25) || defined(CONFIG_MX53) || defined(CONFIG_MX6SL)
206740d6ae5SJohn Rigby /* defines for MIIGSK */
207740d6ae5SJohn Rigby /* RMII frequency control: 0=50MHz, 1=5MHz */
208740d6ae5SJohn Rigby #define MIIGSK_CFGR_FRCONT		(1 << 6)
209740d6ae5SJohn Rigby /* loopback mode */
210740d6ae5SJohn Rigby #define MIIGSK_CFGR_LBMODE		(1 << 4)
211740d6ae5SJohn Rigby /* echo mode */
212740d6ae5SJohn Rigby #define MIIGSK_CFGR_EMODE		(1 << 3)
213740d6ae5SJohn Rigby /* MII gasket mode field */
214740d6ae5SJohn Rigby #define MIIGSK_CFGR_IF_MODE_MASK	(3 << 0)
215740d6ae5SJohn Rigby /* MMI/7-Wire mode */
216740d6ae5SJohn Rigby #define MIIGSK_CFGR_IF_MODE_MII		(0 << 0)
217740d6ae5SJohn Rigby /* RMII mode */
218740d6ae5SJohn Rigby #define MIIGSK_CFGR_IF_MODE_RMII	(1 << 0)
219740d6ae5SJohn Rigby /* reflects MIIGSK Enable bit (RO) */
220740d6ae5SJohn Rigby #define MIIGSK_ENR_READY		(1 << 2)
221740d6ae5SJohn Rigby /* enable MIGSK (set by default) */
222740d6ae5SJohn Rigby #define MIIGSK_ENR_EN			(1 << 1)
223740d6ae5SJohn Rigby #endif
224740d6ae5SJohn Rigby 
2250b23fb36SIlya Yanok /**
2260b23fb36SIlya Yanok  * @brief Receive & Transmit Buffer Descriptor definitions
2270b23fb36SIlya Yanok  *
2280b23fb36SIlya Yanok  * Note: The first BD must be aligned (see DB_ALIGNMENT)
2290b23fb36SIlya Yanok  */
2300b23fb36SIlya Yanok struct fec_bd {
2310b23fb36SIlya Yanok 	uint16_t data_length;		/* payload's length in bytes */
2320b23fb36SIlya Yanok 	uint16_t status;		/* BD's staus (see datasheet) */
2330b23fb36SIlya Yanok 	uint32_t data_pointer;		/* payload's buffer address */
2340b23fb36SIlya Yanok };
2350b23fb36SIlya Yanok 
2360b23fb36SIlya Yanok /**
2370b23fb36SIlya Yanok  * Supported phy types on this platform
2380b23fb36SIlya Yanok  */
2390b23fb36SIlya Yanok enum xceiver_type {
2400b23fb36SIlya Yanok 	SEVENWIRE,	/* 7-wire       */
2410b23fb36SIlya Yanok 	MII10,		/* MII 10Mbps   */
242a50a90c9SMarek Vasut 	MII100,		/* MII 100Mbps  */
2432ef2b950SJason Liu 	RMII,		/* RMII */
2442ef2b950SJason Liu 	RGMII,		/* RGMII */
2450b23fb36SIlya Yanok };
2460b23fb36SIlya Yanok 
2470b23fb36SIlya Yanok /**
2480b23fb36SIlya Yanok  * @brief i.MX27-FEC private structure
2490b23fb36SIlya Yanok  */
2500b23fb36SIlya Yanok struct fec_priv {
2510b23fb36SIlya Yanok 	struct ethernet_regs *eth;	/* pointer to register'S base */
2520b23fb36SIlya Yanok 	enum xceiver_type xcv_type;	/* transceiver type */
2530b23fb36SIlya Yanok 	struct fec_bd *rbd_base;	/* RBD ring */
2540b23fb36SIlya Yanok 	int rbd_index;			/* next receive BD to read */
2550b23fb36SIlya Yanok 	struct fec_bd *tbd_base;	/* TBD ring */
2560b23fb36SIlya Yanok 	int tbd_index;			/* next transmit BD to write */
2570b23fb36SIlya Yanok 	bd_t *bd;
2585c1ad3e6SEric Nelson 	uint8_t *tdb_ptr;
2599e27e9dcSMarek Vasut 	int dev_id;
26013947f43STroy Kisky 	struct mii_dev *bus;
26113947f43STroy Kisky #ifdef CONFIG_PHYLIB
26213947f43STroy Kisky 	struct phy_device *phydev;
26313947f43STroy Kisky #else
264fe428b90STroy Kisky 	int phy_id;
2652e5f4421SMarek Vasut 	int (*mii_postcall)(int);
26613947f43STroy Kisky #endif
2670b23fb36SIlya Yanok };
2680b23fb36SIlya Yanok 
2690b23fb36SIlya Yanok /**
2700b23fb36SIlya Yanok  * @brief Numbers of buffer descriptors for receiving
2710b23fb36SIlya Yanok  *
2720b23fb36SIlya Yanok  * The number defines the stocked memory buffers for the receiving task.
2730b23fb36SIlya Yanok  * Larger values makes no sense in this limited environment.
2740b23fb36SIlya Yanok  */
2750b23fb36SIlya Yanok #define FEC_RBD_NUM		64
2760b23fb36SIlya Yanok 
2770b23fb36SIlya Yanok /**
2780b23fb36SIlya Yanok  * @brief Define the ethernet packet size limit in memory
2790b23fb36SIlya Yanok  *
2800b23fb36SIlya Yanok  * Note: Do not shrink this number. This will force the FEC to spread larger
2810b23fb36SIlya Yanok  * frames in more than one BD. This is nothing to worry about, but the current
2820b23fb36SIlya Yanok  * driver can't handle it.
2830b23fb36SIlya Yanok  */
2840b23fb36SIlya Yanok #define FEC_MAX_PKT_SIZE	1536
2850b23fb36SIlya Yanok 
2860b23fb36SIlya Yanok /* Receive BD status bits */
2870b23fb36SIlya Yanok #define FEC_RBD_EMPTY	0x8000	/* Receive BD status: Buffer is empty */
2880b23fb36SIlya Yanok #define FEC_RBD_WRAP	0x2000	/* Receive BD status: Last BD in ring */
2890b23fb36SIlya Yanok /* Receive BD status: Buffer is last in frame (useless here!) */
2900b23fb36SIlya Yanok #define FEC_RBD_LAST	0x0800
2910b23fb36SIlya Yanok #define FEC_RBD_MISS	0x0100	/* Receive BD status: Miss bit for prom mode */
2920b23fb36SIlya Yanok /* Receive BD status: The received frame is broadcast frame */
2930b23fb36SIlya Yanok #define FEC_RBD_BC	0x0080
2940b23fb36SIlya Yanok /* Receive BD status: The received frame is multicast frame */
2950b23fb36SIlya Yanok #define FEC_RBD_MC	0x0040
2960b23fb36SIlya Yanok #define FEC_RBD_LG	0x0020	/* Receive BD status: Frame length violation */
2970b23fb36SIlya Yanok #define FEC_RBD_NO	0x0010	/* Receive BD status: Nonoctet align frame */
2980b23fb36SIlya Yanok #define FEC_RBD_CR	0x0004	/* Receive BD status: CRC error */
2990b23fb36SIlya Yanok #define FEC_RBD_OV	0x0002	/* Receive BD status: Receive FIFO overrun */
3000b23fb36SIlya Yanok #define FEC_RBD_TR	0x0001	/* Receive BD status: Frame is truncated */
3010b23fb36SIlya Yanok #define FEC_RBD_ERR	(FEC_RBD_LG | FEC_RBD_NO | FEC_RBD_CR | \
3020b23fb36SIlya Yanok 			FEC_RBD_OV | FEC_RBD_TR)
3030b23fb36SIlya Yanok 
3040b23fb36SIlya Yanok /* Transmit BD status bits */
3050b23fb36SIlya Yanok #define FEC_TBD_READY	0x8000	/* Tansmit BD status: Buffer is ready */
3060b23fb36SIlya Yanok #define FEC_TBD_WRAP	0x2000	/* Tansmit BD status: Mark as last BD in ring */
3070b23fb36SIlya Yanok #define FEC_TBD_LAST	0x0800	/* Tansmit BD status: Buffer is last in frame */
3080b23fb36SIlya Yanok #define FEC_TBD_TC	0x0400	/* Tansmit BD status: Transmit the CRC */
3090b23fb36SIlya Yanok #define FEC_TBD_ABC	0x0200	/* Tansmit BD status: Append bad CRC */
3100b23fb36SIlya Yanok 
3110b23fb36SIlya Yanok /* MII-related definitios */
3120b23fb36SIlya Yanok #define FEC_MII_DATA_ST		0x40000000	/* Start of frame delimiter */
3130b23fb36SIlya Yanok #define FEC_MII_DATA_OP_RD	0x20000000	/* Perform a read operation */
3140b23fb36SIlya Yanok #define FEC_MII_DATA_OP_WR	0x10000000	/* Perform a write operation */
3150b23fb36SIlya Yanok #define FEC_MII_DATA_PA_MSK	0x0f800000	/* PHY Address field mask */
3160b23fb36SIlya Yanok #define FEC_MII_DATA_RA_MSK	0x007c0000	/* PHY Register field mask */
3170b23fb36SIlya Yanok #define FEC_MII_DATA_TA		0x00020000	/* Turnaround */
3180b23fb36SIlya Yanok #define FEC_MII_DATA_DATAMSK	0x0000ffff	/* PHY data field */
3190b23fb36SIlya Yanok 
3200b23fb36SIlya Yanok #define FEC_MII_DATA_RA_SHIFT	18	/* MII Register address bits */
3210b23fb36SIlya Yanok #define FEC_MII_DATA_PA_SHIFT	23	/* MII PHY address bits */
3220b23fb36SIlya Yanok 
3230b23fb36SIlya Yanok #endif	/* __FEC_MXC_H */
324