10b23fb36SIlya Yanok /* 20b23fb36SIlya Yanok * (C) Copyright 2009 Ilya Yanok, Emcraft Systems Ltd <yanok@emcraft.com> 30b23fb36SIlya Yanok * (C) Copyright 2008,2009 Eric Jarrige <eric.jarrige@armadeus.org> 40b23fb36SIlya Yanok * (C) Copyright 2008 Armadeus Systems nc 50b23fb36SIlya Yanok * (C) Copyright 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de> 60b23fb36SIlya Yanok * (C) Copyright 2007 Pengutronix, Juergen Beisert <j.beisert@pengutronix.de> 70b23fb36SIlya Yanok * 80b23fb36SIlya Yanok * This program is free software; you can redistribute it and/or 90b23fb36SIlya Yanok * modify it under the terms of the GNU General Public License as 100b23fb36SIlya Yanok * published by the Free Software Foundation; either version 2 of 110b23fb36SIlya Yanok * the License, or (at your option) any later version. 120b23fb36SIlya Yanok * 130b23fb36SIlya Yanok * This program is distributed in the hope that it will be useful, 140b23fb36SIlya Yanok * but WITHOUT ANY WARRANTY; without even the implied warranty of 150b23fb36SIlya Yanok * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 160b23fb36SIlya Yanok * GNU General Public License for more details. 170b23fb36SIlya Yanok * 180b23fb36SIlya Yanok * You should have received a copy of the GNU General Public License 190b23fb36SIlya Yanok * along with this program; if not, write to the Free Software 200b23fb36SIlya Yanok * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 210b23fb36SIlya Yanok * MA 02111-1307 USA 220b23fb36SIlya Yanok */ 230b23fb36SIlya Yanok 240b23fb36SIlya Yanok #include <common.h> 250b23fb36SIlya Yanok #include <malloc.h> 260b23fb36SIlya Yanok #include <net.h> 270b23fb36SIlya Yanok #include <miiphy.h> 280b23fb36SIlya Yanok #include "fec_mxc.h" 290b23fb36SIlya Yanok 300b23fb36SIlya Yanok #include <asm/arch/clock.h> 310b23fb36SIlya Yanok #include <asm/arch/imx-regs.h> 320b23fb36SIlya Yanok #include <asm/io.h> 330b23fb36SIlya Yanok #include <asm/errno.h> 340b23fb36SIlya Yanok 350b23fb36SIlya Yanok DECLARE_GLOBAL_DATA_PTR; 360b23fb36SIlya Yanok 370b23fb36SIlya Yanok #ifndef CONFIG_MII 380b23fb36SIlya Yanok #error "CONFIG_MII has to be defined!" 390b23fb36SIlya Yanok #endif 400b23fb36SIlya Yanok 410b23fb36SIlya Yanok #undef DEBUG 420b23fb36SIlya Yanok 430b23fb36SIlya Yanok struct nbuf { 440b23fb36SIlya Yanok uint8_t data[1500]; /**< actual data */ 450b23fb36SIlya Yanok int length; /**< actual length */ 460b23fb36SIlya Yanok int used; /**< buffer in use or not */ 470b23fb36SIlya Yanok uint8_t head[16]; /**< MAC header(6 + 6 + 2) + 2(aligned) */ 480b23fb36SIlya Yanok }; 490b23fb36SIlya Yanok 500b23fb36SIlya Yanok struct fec_priv gfec = { 510b23fb36SIlya Yanok .eth = (struct ethernet_regs *)IMX_FEC_BASE, 520b23fb36SIlya Yanok .xcv_type = MII100, 530b23fb36SIlya Yanok .rbd_base = NULL, 540b23fb36SIlya Yanok .rbd_index = 0, 550b23fb36SIlya Yanok .tbd_base = NULL, 560b23fb36SIlya Yanok .tbd_index = 0, 570b23fb36SIlya Yanok .bd = NULL, 58651ef90fSjavier Martin .rdb_ptr = NULL, 59651ef90fSjavier Martin .base_ptr = NULL, 600b23fb36SIlya Yanok }; 610b23fb36SIlya Yanok 620b23fb36SIlya Yanok /* 630b23fb36SIlya Yanok * MII-interface related functions 640b23fb36SIlya Yanok */ 655700bb63SMike Frysinger static int fec_miiphy_read(const char *dev, uint8_t phyAddr, uint8_t regAddr, 660b23fb36SIlya Yanok uint16_t *retVal) 670b23fb36SIlya Yanok { 680b23fb36SIlya Yanok struct eth_device *edev = eth_get_dev_by_name(dev); 690b23fb36SIlya Yanok struct fec_priv *fec = (struct fec_priv *)edev->priv; 700b23fb36SIlya Yanok 710b23fb36SIlya Yanok uint32_t reg; /* convenient holder for the PHY register */ 720b23fb36SIlya Yanok uint32_t phy; /* convenient holder for the PHY */ 730b23fb36SIlya Yanok uint32_t start; 740b23fb36SIlya Yanok 750b23fb36SIlya Yanok /* 760b23fb36SIlya Yanok * reading from any PHY's register is done by properly 770b23fb36SIlya Yanok * programming the FEC's MII data register. 780b23fb36SIlya Yanok */ 790b23fb36SIlya Yanok writel(FEC_IEVENT_MII, &fec->eth->ievent); 800b23fb36SIlya Yanok reg = regAddr << FEC_MII_DATA_RA_SHIFT; 810b23fb36SIlya Yanok phy = phyAddr << FEC_MII_DATA_PA_SHIFT; 820b23fb36SIlya Yanok 830b23fb36SIlya Yanok writel(FEC_MII_DATA_ST | FEC_MII_DATA_OP_RD | FEC_MII_DATA_TA | 840b23fb36SIlya Yanok phy | reg, &fec->eth->mii_data); 850b23fb36SIlya Yanok 860b23fb36SIlya Yanok /* 870b23fb36SIlya Yanok * wait for the related interrupt 880b23fb36SIlya Yanok */ 890b23fb36SIlya Yanok start = get_timer_masked(); 900b23fb36SIlya Yanok while (!(readl(&fec->eth->ievent) & FEC_IEVENT_MII)) { 910b23fb36SIlya Yanok if (get_timer(start) > (CONFIG_SYS_HZ / 1000)) { 920b23fb36SIlya Yanok printf("Read MDIO failed...\n"); 930b23fb36SIlya Yanok return -1; 940b23fb36SIlya Yanok } 950b23fb36SIlya Yanok } 960b23fb36SIlya Yanok 970b23fb36SIlya Yanok /* 980b23fb36SIlya Yanok * clear mii interrupt bit 990b23fb36SIlya Yanok */ 1000b23fb36SIlya Yanok writel(FEC_IEVENT_MII, &fec->eth->ievent); 1010b23fb36SIlya Yanok 1020b23fb36SIlya Yanok /* 1030b23fb36SIlya Yanok * it's now safe to read the PHY's register 1040b23fb36SIlya Yanok */ 1050b23fb36SIlya Yanok *retVal = readl(&fec->eth->mii_data); 1060b23fb36SIlya Yanok debug("fec_miiphy_read: phy: %02x reg:%02x val:%#x\n", phyAddr, 1070b23fb36SIlya Yanok regAddr, *retVal); 1080b23fb36SIlya Yanok return 0; 1090b23fb36SIlya Yanok } 1100b23fb36SIlya Yanok 1114294b248SStefano Babic static void fec_mii_setspeed(struct fec_priv *fec) 1124294b248SStefano Babic { 1134294b248SStefano Babic /* 1144294b248SStefano Babic * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock 1154294b248SStefano Babic * and do not drop the Preamble. 1164294b248SStefano Babic */ 1174294b248SStefano Babic writel((((imx_get_fecclk() / 1000000) + 2) / 5) << 1, 1184294b248SStefano Babic &fec->eth->mii_speed); 1194294b248SStefano Babic debug("fec_init: mii_speed %#lx\n", 1204294b248SStefano Babic fec->eth->mii_speed); 1214294b248SStefano Babic } 1225700bb63SMike Frysinger static int fec_miiphy_write(const char *dev, uint8_t phyAddr, uint8_t regAddr, 1230b23fb36SIlya Yanok uint16_t data) 1240b23fb36SIlya Yanok { 1250b23fb36SIlya Yanok struct eth_device *edev = eth_get_dev_by_name(dev); 1260b23fb36SIlya Yanok struct fec_priv *fec = (struct fec_priv *)edev->priv; 1270b23fb36SIlya Yanok 1280b23fb36SIlya Yanok uint32_t reg; /* convenient holder for the PHY register */ 1290b23fb36SIlya Yanok uint32_t phy; /* convenient holder for the PHY */ 1300b23fb36SIlya Yanok uint32_t start; 1310b23fb36SIlya Yanok 1320b23fb36SIlya Yanok reg = regAddr << FEC_MII_DATA_RA_SHIFT; 1330b23fb36SIlya Yanok phy = phyAddr << FEC_MII_DATA_PA_SHIFT; 1340b23fb36SIlya Yanok 1350b23fb36SIlya Yanok writel(FEC_MII_DATA_ST | FEC_MII_DATA_OP_WR | 1360b23fb36SIlya Yanok FEC_MII_DATA_TA | phy | reg | data, &fec->eth->mii_data); 1370b23fb36SIlya Yanok 1380b23fb36SIlya Yanok /* 1390b23fb36SIlya Yanok * wait for the MII interrupt 1400b23fb36SIlya Yanok */ 1410b23fb36SIlya Yanok start = get_timer_masked(); 1420b23fb36SIlya Yanok while (!(readl(&fec->eth->ievent) & FEC_IEVENT_MII)) { 1430b23fb36SIlya Yanok if (get_timer(start) > (CONFIG_SYS_HZ / 1000)) { 1440b23fb36SIlya Yanok printf("Write MDIO failed...\n"); 1450b23fb36SIlya Yanok return -1; 1460b23fb36SIlya Yanok } 1470b23fb36SIlya Yanok } 1480b23fb36SIlya Yanok 1490b23fb36SIlya Yanok /* 1500b23fb36SIlya Yanok * clear MII interrupt bit 1510b23fb36SIlya Yanok */ 1520b23fb36SIlya Yanok writel(FEC_IEVENT_MII, &fec->eth->ievent); 1530b23fb36SIlya Yanok debug("fec_miiphy_write: phy: %02x reg:%02x val:%#x\n", phyAddr, 1540b23fb36SIlya Yanok regAddr, data); 1550b23fb36SIlya Yanok 1560b23fb36SIlya Yanok return 0; 1570b23fb36SIlya Yanok } 1580b23fb36SIlya Yanok 1590b23fb36SIlya Yanok static int miiphy_restart_aneg(struct eth_device *dev) 1600b23fb36SIlya Yanok { 1610b23fb36SIlya Yanok /* 1620b23fb36SIlya Yanok * Wake up from sleep if necessary 1630b23fb36SIlya Yanok * Reset PHY, then delay 300ns 1640b23fb36SIlya Yanok */ 165cb17b92dSJohn Rigby #ifdef CONFIG_MX27 1660b23fb36SIlya Yanok miiphy_write(dev->name, CONFIG_FEC_MXC_PHYADDR, PHY_MIPGSR, 0x00FF); 167cb17b92dSJohn Rigby #endif 1680b23fb36SIlya Yanok miiphy_write(dev->name, CONFIG_FEC_MXC_PHYADDR, PHY_BMCR, 1690b23fb36SIlya Yanok PHY_BMCR_RESET); 1700b23fb36SIlya Yanok udelay(1000); 1710b23fb36SIlya Yanok 1720b23fb36SIlya Yanok /* 1730b23fb36SIlya Yanok * Set the auto-negotiation advertisement register bits 1740b23fb36SIlya Yanok */ 175e8f1546aSjavier Martin miiphy_write(dev->name, CONFIG_FEC_MXC_PHYADDR, PHY_ANAR, 176e8f1546aSjavier Martin PHY_ANLPAR_TXFD | PHY_ANLPAR_TX | PHY_ANLPAR_10FD | 177e8f1546aSjavier Martin PHY_ANLPAR_10 | PHY_ANLPAR_PSB_802_3); 1780b23fb36SIlya Yanok miiphy_write(dev->name, CONFIG_FEC_MXC_PHYADDR, PHY_BMCR, 1790b23fb36SIlya Yanok PHY_BMCR_AUTON | PHY_BMCR_RST_NEG); 1800b23fb36SIlya Yanok 1810b23fb36SIlya Yanok return 0; 1820b23fb36SIlya Yanok } 1830b23fb36SIlya Yanok 1840b23fb36SIlya Yanok static int miiphy_wait_aneg(struct eth_device *dev) 1850b23fb36SIlya Yanok { 1860b23fb36SIlya Yanok uint32_t start; 1870b23fb36SIlya Yanok uint16_t status; 1880b23fb36SIlya Yanok 1890b23fb36SIlya Yanok /* 1900b23fb36SIlya Yanok * Wait for AN completion 1910b23fb36SIlya Yanok */ 1920b23fb36SIlya Yanok start = get_timer_masked(); 1930b23fb36SIlya Yanok do { 1940b23fb36SIlya Yanok if (get_timer(start) > (CONFIG_SYS_HZ * 5)) { 1950b23fb36SIlya Yanok printf("%s: Autonegotiation timeout\n", dev->name); 1960b23fb36SIlya Yanok return -1; 1970b23fb36SIlya Yanok } 1980b23fb36SIlya Yanok 1990b23fb36SIlya Yanok if (miiphy_read(dev->name, CONFIG_FEC_MXC_PHYADDR, 2000b23fb36SIlya Yanok PHY_BMSR, &status)) { 2010b23fb36SIlya Yanok printf("%s: Autonegotiation failed. status: 0x%04x\n", 2020b23fb36SIlya Yanok dev->name, status); 2030b23fb36SIlya Yanok return -1; 2040b23fb36SIlya Yanok } 2050b23fb36SIlya Yanok } while (!(status & PHY_BMSR_LS)); 2060b23fb36SIlya Yanok 2070b23fb36SIlya Yanok return 0; 2080b23fb36SIlya Yanok } 2090b23fb36SIlya Yanok static int fec_rx_task_enable(struct fec_priv *fec) 2100b23fb36SIlya Yanok { 2110b23fb36SIlya Yanok writel(1 << 24, &fec->eth->r_des_active); 2120b23fb36SIlya Yanok return 0; 2130b23fb36SIlya Yanok } 2140b23fb36SIlya Yanok 2150b23fb36SIlya Yanok static int fec_rx_task_disable(struct fec_priv *fec) 2160b23fb36SIlya Yanok { 2170b23fb36SIlya Yanok return 0; 2180b23fb36SIlya Yanok } 2190b23fb36SIlya Yanok 2200b23fb36SIlya Yanok static int fec_tx_task_enable(struct fec_priv *fec) 2210b23fb36SIlya Yanok { 2220b23fb36SIlya Yanok writel(1 << 24, &fec->eth->x_des_active); 2230b23fb36SIlya Yanok return 0; 2240b23fb36SIlya Yanok } 2250b23fb36SIlya Yanok 2260b23fb36SIlya Yanok static int fec_tx_task_disable(struct fec_priv *fec) 2270b23fb36SIlya Yanok { 2280b23fb36SIlya Yanok return 0; 2290b23fb36SIlya Yanok } 2300b23fb36SIlya Yanok 2310b23fb36SIlya Yanok /** 2320b23fb36SIlya Yanok * Initialize receive task's buffer descriptors 2330b23fb36SIlya Yanok * @param[in] fec all we know about the device yet 2340b23fb36SIlya Yanok * @param[in] count receive buffer count to be allocated 2350b23fb36SIlya Yanok * @param[in] size size of each receive buffer 2360b23fb36SIlya Yanok * @return 0 on success 2370b23fb36SIlya Yanok * 2380b23fb36SIlya Yanok * For this task we need additional memory for the data buffers. And each 2390b23fb36SIlya Yanok * data buffer requires some alignment. Thy must be aligned to a specific 2400b23fb36SIlya Yanok * boundary each (DB_DATA_ALIGNMENT). 2410b23fb36SIlya Yanok */ 2420b23fb36SIlya Yanok static int fec_rbd_init(struct fec_priv *fec, int count, int size) 2430b23fb36SIlya Yanok { 2440b23fb36SIlya Yanok int ix; 2450b23fb36SIlya Yanok uint32_t p = 0; 2460b23fb36SIlya Yanok 2470b23fb36SIlya Yanok /* reserve data memory and consider alignment */ 248651ef90fSjavier Martin if (fec->rdb_ptr == NULL) 2490b23fb36SIlya Yanok fec->rdb_ptr = malloc(size * count + DB_DATA_ALIGNMENT); 2500b23fb36SIlya Yanok p = (uint32_t)fec->rdb_ptr; 2510b23fb36SIlya Yanok if (!p) { 2524294b248SStefano Babic puts("fec_mxc: not enough malloc memory\n"); 2530b23fb36SIlya Yanok return -ENOMEM; 2540b23fb36SIlya Yanok } 2550b23fb36SIlya Yanok memset((void *)p, 0, size * count + DB_DATA_ALIGNMENT); 2560b23fb36SIlya Yanok p += DB_DATA_ALIGNMENT-1; 2570b23fb36SIlya Yanok p &= ~(DB_DATA_ALIGNMENT-1); 2580b23fb36SIlya Yanok 2590b23fb36SIlya Yanok for (ix = 0; ix < count; ix++) { 2600b23fb36SIlya Yanok writel(p, &fec->rbd_base[ix].data_pointer); 2610b23fb36SIlya Yanok p += size; 2620b23fb36SIlya Yanok writew(FEC_RBD_EMPTY, &fec->rbd_base[ix].status); 2630b23fb36SIlya Yanok writew(0, &fec->rbd_base[ix].data_length); 2640b23fb36SIlya Yanok } 2650b23fb36SIlya Yanok /* 2660b23fb36SIlya Yanok * mark the last RBD to close the ring 2670b23fb36SIlya Yanok */ 2680b23fb36SIlya Yanok writew(FEC_RBD_WRAP | FEC_RBD_EMPTY, &fec->rbd_base[ix - 1].status); 2690b23fb36SIlya Yanok fec->rbd_index = 0; 2700b23fb36SIlya Yanok 2710b23fb36SIlya Yanok return 0; 2720b23fb36SIlya Yanok } 2730b23fb36SIlya Yanok 2740b23fb36SIlya Yanok /** 2750b23fb36SIlya Yanok * Initialize transmit task's buffer descriptors 2760b23fb36SIlya Yanok * @param[in] fec all we know about the device yet 2770b23fb36SIlya Yanok * 2780b23fb36SIlya Yanok * Transmit buffers are created externally. We only have to init the BDs here.\n 2790b23fb36SIlya Yanok * Note: There is a race condition in the hardware. When only one BD is in 2800b23fb36SIlya Yanok * use it must be marked with the WRAP bit to use it for every transmitt. 2810b23fb36SIlya Yanok * This bit in combination with the READY bit results into double transmit 2820b23fb36SIlya Yanok * of each data buffer. It seems the state machine checks READY earlier then 2830b23fb36SIlya Yanok * resetting it after the first transfer. 2840b23fb36SIlya Yanok * Using two BDs solves this issue. 2850b23fb36SIlya Yanok */ 2860b23fb36SIlya Yanok static void fec_tbd_init(struct fec_priv *fec) 2870b23fb36SIlya Yanok { 2880b23fb36SIlya Yanok writew(0x0000, &fec->tbd_base[0].status); 2890b23fb36SIlya Yanok writew(FEC_TBD_WRAP, &fec->tbd_base[1].status); 2900b23fb36SIlya Yanok fec->tbd_index = 0; 2910b23fb36SIlya Yanok } 2920b23fb36SIlya Yanok 2930b23fb36SIlya Yanok /** 2940b23fb36SIlya Yanok * Mark the given read buffer descriptor as free 2950b23fb36SIlya Yanok * @param[in] last 1 if this is the last buffer descriptor in the chain, else 0 2960b23fb36SIlya Yanok * @param[in] pRbd buffer descriptor to mark free again 2970b23fb36SIlya Yanok */ 2980b23fb36SIlya Yanok static void fec_rbd_clean(int last, struct fec_bd *pRbd) 2990b23fb36SIlya Yanok { 3000b23fb36SIlya Yanok /* 3010b23fb36SIlya Yanok * Reset buffer descriptor as empty 3020b23fb36SIlya Yanok */ 3030b23fb36SIlya Yanok if (last) 3040b23fb36SIlya Yanok writew(FEC_RBD_WRAP | FEC_RBD_EMPTY, &pRbd->status); 3050b23fb36SIlya Yanok else 3060b23fb36SIlya Yanok writew(FEC_RBD_EMPTY, &pRbd->status); 3070b23fb36SIlya Yanok /* 3080b23fb36SIlya Yanok * no data in it 3090b23fb36SIlya Yanok */ 3100b23fb36SIlya Yanok writew(0, &pRbd->data_length); 3110b23fb36SIlya Yanok } 3120b23fb36SIlya Yanok 3130b23fb36SIlya Yanok static int fec_get_hwaddr(struct eth_device *dev, unsigned char *mac) 3140b23fb36SIlya Yanok { 3154294b248SStefano Babic /* 3164294b248SStefano Babic * The MX27 can store the mac address in internal eeprom 317910119b3SJohn Rigby * This mechanism is not supported now by MX51 or MX25 3184294b248SStefano Babic */ 319910119b3SJohn Rigby #if defined(CONFIG_MX51) || defined(CONFIG_MX25) 3204294b248SStefano Babic return -1; 3214294b248SStefano Babic #else 3220b23fb36SIlya Yanok struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE; 3230b23fb36SIlya Yanok int i; 3240b23fb36SIlya Yanok 3250b23fb36SIlya Yanok for (i = 0; i < 6; i++) 3260b23fb36SIlya Yanok mac[6-1-i] = readl(&iim->iim_bank_area0[IIM0_MAC + i]); 3270b23fb36SIlya Yanok 3282e236bf2SEric Jarrige return !is_valid_ether_addr(mac); 3294294b248SStefano Babic #endif 3300b23fb36SIlya Yanok } 3310b23fb36SIlya Yanok 3324294b248SStefano Babic static int fec_set_hwaddr(struct eth_device *dev) 3330b23fb36SIlya Yanok { 3344294b248SStefano Babic uchar *mac = dev->enetaddr; 3350b23fb36SIlya Yanok struct fec_priv *fec = (struct fec_priv *)dev->priv; 3360b23fb36SIlya Yanok 3370b23fb36SIlya Yanok writel(0, &fec->eth->iaddr1); 3380b23fb36SIlya Yanok writel(0, &fec->eth->iaddr2); 3390b23fb36SIlya Yanok writel(0, &fec->eth->gaddr1); 3400b23fb36SIlya Yanok writel(0, &fec->eth->gaddr2); 3410b23fb36SIlya Yanok 3420b23fb36SIlya Yanok /* 3430b23fb36SIlya Yanok * Set physical address 3440b23fb36SIlya Yanok */ 3450b23fb36SIlya Yanok writel((mac[0] << 24) + (mac[1] << 16) + (mac[2] << 8) + mac[3], 3460b23fb36SIlya Yanok &fec->eth->paddr1); 3470b23fb36SIlya Yanok writel((mac[4] << 24) + (mac[5] << 16) + 0x8808, &fec->eth->paddr2); 3480b23fb36SIlya Yanok 3490b23fb36SIlya Yanok return 0; 3500b23fb36SIlya Yanok } 3510b23fb36SIlya Yanok 3520b23fb36SIlya Yanok /** 3530b23fb36SIlya Yanok * Start the FEC engine 3540b23fb36SIlya Yanok * @param[in] dev Our device to handle 3550b23fb36SIlya Yanok */ 3560b23fb36SIlya Yanok static int fec_open(struct eth_device *edev) 3570b23fb36SIlya Yanok { 3580b23fb36SIlya Yanok struct fec_priv *fec = (struct fec_priv *)edev->priv; 3590b23fb36SIlya Yanok 3600b23fb36SIlya Yanok debug("fec_open: fec_open(dev)\n"); 3610b23fb36SIlya Yanok /* full-duplex, heartbeat disabled */ 3620b23fb36SIlya Yanok writel(1 << 2, &fec->eth->x_cntrl); 3630b23fb36SIlya Yanok fec->rbd_index = 0; 3640b23fb36SIlya Yanok 3650b23fb36SIlya Yanok /* 3660b23fb36SIlya Yanok * Enable FEC-Lite controller 3670b23fb36SIlya Yanok */ 368cb17b92dSJohn Rigby writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_ETHER_EN, 369cb17b92dSJohn Rigby &fec->eth->ecntrl); 370740d6ae5SJohn Rigby #ifdef CONFIG_MX25 371740d6ae5SJohn Rigby udelay(100); 372740d6ae5SJohn Rigby /* 373740d6ae5SJohn Rigby * setup the MII gasket for RMII mode 374740d6ae5SJohn Rigby */ 375740d6ae5SJohn Rigby 376740d6ae5SJohn Rigby /* disable the gasket */ 377740d6ae5SJohn Rigby writew(0, &fec->eth->miigsk_enr); 378740d6ae5SJohn Rigby 379740d6ae5SJohn Rigby /* wait for the gasket to be disabled */ 380740d6ae5SJohn Rigby while (readw(&fec->eth->miigsk_enr) & MIIGSK_ENR_READY) 381740d6ae5SJohn Rigby udelay(2); 382740d6ae5SJohn Rigby 383740d6ae5SJohn Rigby /* configure gasket for RMII, 50 MHz, no loopback, and no echo */ 384740d6ae5SJohn Rigby writew(MIIGSK_CFGR_IF_MODE_RMII, &fec->eth->miigsk_cfgr); 385740d6ae5SJohn Rigby 386740d6ae5SJohn Rigby /* re-enable the gasket */ 387740d6ae5SJohn Rigby writew(MIIGSK_ENR_EN, &fec->eth->miigsk_enr); 388740d6ae5SJohn Rigby 389740d6ae5SJohn Rigby /* wait until MII gasket is ready */ 390740d6ae5SJohn Rigby int max_loops = 10; 391740d6ae5SJohn Rigby while ((readw(&fec->eth->miigsk_enr) & MIIGSK_ENR_READY) == 0) { 392740d6ae5SJohn Rigby if (--max_loops <= 0) { 393740d6ae5SJohn Rigby printf("WAIT for MII Gasket ready timed out\n"); 394740d6ae5SJohn Rigby break; 395740d6ae5SJohn Rigby } 396740d6ae5SJohn Rigby } 397740d6ae5SJohn Rigby #endif 3980b23fb36SIlya Yanok 3990b23fb36SIlya Yanok miiphy_wait_aneg(edev); 400e8f1546aSjavier Martin miiphy_speed(edev->name, CONFIG_FEC_MXC_PHYADDR); 401e8f1546aSjavier Martin miiphy_duplex(edev->name, CONFIG_FEC_MXC_PHYADDR); 4020b23fb36SIlya Yanok 4030b23fb36SIlya Yanok /* 4040b23fb36SIlya Yanok * Enable SmartDMA receive task 4050b23fb36SIlya Yanok */ 4060b23fb36SIlya Yanok fec_rx_task_enable(fec); 4070b23fb36SIlya Yanok 4080b23fb36SIlya Yanok udelay(100000); 4090b23fb36SIlya Yanok return 0; 4100b23fb36SIlya Yanok } 4110b23fb36SIlya Yanok 4120b23fb36SIlya Yanok static int fec_init(struct eth_device *dev, bd_t* bd) 4130b23fb36SIlya Yanok { 4140b23fb36SIlya Yanok uint32_t base; 4150b23fb36SIlya Yanok struct fec_priv *fec = (struct fec_priv *)dev->priv; 4160b23fb36SIlya Yanok 417e9319f11SJohn Rigby /* Initialize MAC address */ 418e9319f11SJohn Rigby fec_set_hwaddr(dev); 419e9319f11SJohn Rigby 4200b23fb36SIlya Yanok /* 4210b23fb36SIlya Yanok * reserve memory for both buffer descriptor chains at once 4220b23fb36SIlya Yanok * Datasheet forces the startaddress of each chain is 16 byte 4230b23fb36SIlya Yanok * aligned 4240b23fb36SIlya Yanok */ 425651ef90fSjavier Martin if (fec->base_ptr == NULL) 4260b23fb36SIlya Yanok fec->base_ptr = malloc((2 + FEC_RBD_NUM) * 4270b23fb36SIlya Yanok sizeof(struct fec_bd) + DB_ALIGNMENT); 4280b23fb36SIlya Yanok base = (uint32_t)fec->base_ptr; 4290b23fb36SIlya Yanok if (!base) { 4304294b248SStefano Babic puts("fec_mxc: not enough malloc memory\n"); 4310b23fb36SIlya Yanok return -ENOMEM; 4320b23fb36SIlya Yanok } 4330b23fb36SIlya Yanok memset((void *)base, 0, (2 + FEC_RBD_NUM) * 4340b23fb36SIlya Yanok sizeof(struct fec_bd) + DB_ALIGNMENT); 4350b23fb36SIlya Yanok base += (DB_ALIGNMENT-1); 4360b23fb36SIlya Yanok base &= ~(DB_ALIGNMENT-1); 4370b23fb36SIlya Yanok 4380b23fb36SIlya Yanok fec->rbd_base = (struct fec_bd *)base; 4390b23fb36SIlya Yanok 4400b23fb36SIlya Yanok base += FEC_RBD_NUM * sizeof(struct fec_bd); 4410b23fb36SIlya Yanok 4420b23fb36SIlya Yanok fec->tbd_base = (struct fec_bd *)base; 4430b23fb36SIlya Yanok 4440b23fb36SIlya Yanok /* 4450b23fb36SIlya Yanok * Set interrupt mask register 4460b23fb36SIlya Yanok */ 4470b23fb36SIlya Yanok writel(0x00000000, &fec->eth->imask); 4480b23fb36SIlya Yanok 4490b23fb36SIlya Yanok /* 4500b23fb36SIlya Yanok * Clear FEC-Lite interrupt event register(IEVENT) 4510b23fb36SIlya Yanok */ 4520b23fb36SIlya Yanok writel(0xffffffff, &fec->eth->ievent); 4530b23fb36SIlya Yanok 4540b23fb36SIlya Yanok 4550b23fb36SIlya Yanok /* 4560b23fb36SIlya Yanok * Set FEC-Lite receive control register(R_CNTRL): 4570b23fb36SIlya Yanok */ 4580b23fb36SIlya Yanok if (fec->xcv_type == SEVENWIRE) { 4590b23fb36SIlya Yanok /* 4600b23fb36SIlya Yanok * Frame length=1518; 7-wire mode 4610b23fb36SIlya Yanok */ 4620b23fb36SIlya Yanok writel(0x05ee0020, &fec->eth->r_cntrl); /* FIXME 0x05ee0000 */ 4630b23fb36SIlya Yanok } else { 4640b23fb36SIlya Yanok /* 4650b23fb36SIlya Yanok * Frame length=1518; MII mode; 4660b23fb36SIlya Yanok */ 4670b23fb36SIlya Yanok writel(0x05ee0024, &fec->eth->r_cntrl); /* FIXME 0x05ee0004 */ 4684294b248SStefano Babic 4694294b248SStefano Babic fec_mii_setspeed(fec); 4700b23fb36SIlya Yanok } 4710b23fb36SIlya Yanok /* 4720b23fb36SIlya Yanok * Set Opcode/Pause Duration Register 4730b23fb36SIlya Yanok */ 4740b23fb36SIlya Yanok writel(0x00010020, &fec->eth->op_pause); /* FIXME 0xffff0020; */ 4750b23fb36SIlya Yanok writel(0x2, &fec->eth->x_wmrk); 4760b23fb36SIlya Yanok /* 4770b23fb36SIlya Yanok * Set multicast address filter 4780b23fb36SIlya Yanok */ 4790b23fb36SIlya Yanok writel(0x00000000, &fec->eth->gaddr1); 4800b23fb36SIlya Yanok writel(0x00000000, &fec->eth->gaddr2); 4810b23fb36SIlya Yanok 4820b23fb36SIlya Yanok 4830b23fb36SIlya Yanok /* clear MIB RAM */ 4840b23fb36SIlya Yanok long *mib_ptr = (long *)(IMX_FEC_BASE + 0x200); 4850b23fb36SIlya Yanok while (mib_ptr <= (long *)(IMX_FEC_BASE + 0x2FC)) 4860b23fb36SIlya Yanok *mib_ptr++ = 0; 4870b23fb36SIlya Yanok 4880b23fb36SIlya Yanok /* FIFO receive start register */ 4890b23fb36SIlya Yanok writel(0x520, &fec->eth->r_fstart); 4900b23fb36SIlya Yanok 4910b23fb36SIlya Yanok /* size and address of each buffer */ 4920b23fb36SIlya Yanok writel(FEC_MAX_PKT_SIZE, &fec->eth->emrbr); 4930b23fb36SIlya Yanok writel((uint32_t)fec->tbd_base, &fec->eth->etdsr); 4940b23fb36SIlya Yanok writel((uint32_t)fec->rbd_base, &fec->eth->erdsr); 4950b23fb36SIlya Yanok 4960b23fb36SIlya Yanok /* 4970b23fb36SIlya Yanok * Initialize RxBD/TxBD rings 4980b23fb36SIlya Yanok */ 4990b23fb36SIlya Yanok if (fec_rbd_init(fec, FEC_RBD_NUM, FEC_MAX_PKT_SIZE) < 0) { 5000b23fb36SIlya Yanok free(fec->base_ptr); 501c179a289SJohn Ogness fec->base_ptr = NULL; 5020b23fb36SIlya Yanok return -ENOMEM; 5030b23fb36SIlya Yanok } 5040b23fb36SIlya Yanok fec_tbd_init(fec); 5050b23fb36SIlya Yanok 5060b23fb36SIlya Yanok 5070b23fb36SIlya Yanok if (fec->xcv_type != SEVENWIRE) 5080b23fb36SIlya Yanok miiphy_restart_aneg(dev); 5090b23fb36SIlya Yanok 5100b23fb36SIlya Yanok fec_open(dev); 5110b23fb36SIlya Yanok return 0; 5120b23fb36SIlya Yanok } 5130b23fb36SIlya Yanok 5140b23fb36SIlya Yanok /** 5150b23fb36SIlya Yanok * Halt the FEC engine 5160b23fb36SIlya Yanok * @param[in] dev Our device to handle 5170b23fb36SIlya Yanok */ 5180b23fb36SIlya Yanok static void fec_halt(struct eth_device *dev) 5190b23fb36SIlya Yanok { 5200b23fb36SIlya Yanok struct fec_priv *fec = &gfec; 5210b23fb36SIlya Yanok int counter = 0xffff; 5220b23fb36SIlya Yanok 5230b23fb36SIlya Yanok /* 5240b23fb36SIlya Yanok * issue graceful stop command to the FEC transmitter if necessary 5250b23fb36SIlya Yanok */ 526cb17b92dSJohn Rigby writel(FEC_TCNTRL_GTS | readl(&fec->eth->x_cntrl), 5270b23fb36SIlya Yanok &fec->eth->x_cntrl); 5280b23fb36SIlya Yanok 5290b23fb36SIlya Yanok debug("eth_halt: wait for stop regs\n"); 5300b23fb36SIlya Yanok /* 5310b23fb36SIlya Yanok * wait for graceful stop to register 5320b23fb36SIlya Yanok */ 5330b23fb36SIlya Yanok while ((counter--) && (!(readl(&fec->eth->ievent) & FEC_IEVENT_GRA))) 534cb17b92dSJohn Rigby udelay(1); 5350b23fb36SIlya Yanok 5360b23fb36SIlya Yanok /* 5370b23fb36SIlya Yanok * Disable SmartDMA tasks 5380b23fb36SIlya Yanok */ 5390b23fb36SIlya Yanok fec_tx_task_disable(fec); 5400b23fb36SIlya Yanok fec_rx_task_disable(fec); 5410b23fb36SIlya Yanok 5420b23fb36SIlya Yanok /* 5430b23fb36SIlya Yanok * Disable the Ethernet Controller 5440b23fb36SIlya Yanok * Note: this will also reset the BD index counter! 5450b23fb36SIlya Yanok */ 546740d6ae5SJohn Rigby writel(readl(&fec->eth->ecntrl) & ~FEC_ECNTRL_ETHER_EN, 547740d6ae5SJohn Rigby &fec->eth->ecntrl); 5480b23fb36SIlya Yanok fec->rbd_index = 0; 5490b23fb36SIlya Yanok fec->tbd_index = 0; 5500b23fb36SIlya Yanok debug("eth_halt: done\n"); 5510b23fb36SIlya Yanok } 5520b23fb36SIlya Yanok 5530b23fb36SIlya Yanok /** 5540b23fb36SIlya Yanok * Transmit one frame 5550b23fb36SIlya Yanok * @param[in] dev Our ethernet device to handle 5560b23fb36SIlya Yanok * @param[in] packet Pointer to the data to be transmitted 5570b23fb36SIlya Yanok * @param[in] length Data count in bytes 5580b23fb36SIlya Yanok * @return 0 on success 5590b23fb36SIlya Yanok */ 5600b23fb36SIlya Yanok static int fec_send(struct eth_device *dev, volatile void* packet, int length) 5610b23fb36SIlya Yanok { 5620b23fb36SIlya Yanok unsigned int status; 5630b23fb36SIlya Yanok 5640b23fb36SIlya Yanok /* 5650b23fb36SIlya Yanok * This routine transmits one frame. This routine only accepts 5660b23fb36SIlya Yanok * 6-byte Ethernet addresses. 5670b23fb36SIlya Yanok */ 5680b23fb36SIlya Yanok struct fec_priv *fec = (struct fec_priv *)dev->priv; 5690b23fb36SIlya Yanok 5700b23fb36SIlya Yanok /* 5710b23fb36SIlya Yanok * Check for valid length of data. 5720b23fb36SIlya Yanok */ 5730b23fb36SIlya Yanok if ((length > 1500) || (length <= 0)) { 5744294b248SStefano Babic printf("Payload (%d) too large\n", length); 5750b23fb36SIlya Yanok return -1; 5760b23fb36SIlya Yanok } 5770b23fb36SIlya Yanok 5780b23fb36SIlya Yanok /* 5790b23fb36SIlya Yanok * Setup the transmit buffer 5800b23fb36SIlya Yanok * Note: We are always using the first buffer for transmission, 5810b23fb36SIlya Yanok * the second will be empty and only used to stop the DMA engine 5820b23fb36SIlya Yanok */ 5830b23fb36SIlya Yanok writew(length, &fec->tbd_base[fec->tbd_index].data_length); 5840b23fb36SIlya Yanok writel((uint32_t)packet, &fec->tbd_base[fec->tbd_index].data_pointer); 5850b23fb36SIlya Yanok /* 5860b23fb36SIlya Yanok * update BD's status now 5870b23fb36SIlya Yanok * This block: 5880b23fb36SIlya Yanok * - is always the last in a chain (means no chain) 5890b23fb36SIlya Yanok * - should transmitt the CRC 5900b23fb36SIlya Yanok * - might be the last BD in the list, so the address counter should 5910b23fb36SIlya Yanok * wrap (-> keep the WRAP flag) 5920b23fb36SIlya Yanok */ 5930b23fb36SIlya Yanok status = readw(&fec->tbd_base[fec->tbd_index].status) & FEC_TBD_WRAP; 5940b23fb36SIlya Yanok status |= FEC_TBD_LAST | FEC_TBD_TC | FEC_TBD_READY; 5950b23fb36SIlya Yanok writew(status, &fec->tbd_base[fec->tbd_index].status); 5960b23fb36SIlya Yanok 5970b23fb36SIlya Yanok /* 5980b23fb36SIlya Yanok * Enable SmartDMA transmit task 5990b23fb36SIlya Yanok */ 6000b23fb36SIlya Yanok fec_tx_task_enable(fec); 6010b23fb36SIlya Yanok 6020b23fb36SIlya Yanok /* 6030b23fb36SIlya Yanok * wait until frame is sent . 6040b23fb36SIlya Yanok */ 6050b23fb36SIlya Yanok while (readw(&fec->tbd_base[fec->tbd_index].status) & FEC_TBD_READY) { 606cb17b92dSJohn Rigby udelay(1); 6070b23fb36SIlya Yanok } 6080b23fb36SIlya Yanok debug("fec_send: status 0x%x index %d\n", 6090b23fb36SIlya Yanok readw(&fec->tbd_base[fec->tbd_index].status), 6100b23fb36SIlya Yanok fec->tbd_index); 6110b23fb36SIlya Yanok /* for next transmission use the other buffer */ 6120b23fb36SIlya Yanok if (fec->tbd_index) 6130b23fb36SIlya Yanok fec->tbd_index = 0; 6140b23fb36SIlya Yanok else 6150b23fb36SIlya Yanok fec->tbd_index = 1; 6160b23fb36SIlya Yanok 6170b23fb36SIlya Yanok return 0; 6180b23fb36SIlya Yanok } 6190b23fb36SIlya Yanok 6200b23fb36SIlya Yanok /** 6210b23fb36SIlya Yanok * Pull one frame from the card 6220b23fb36SIlya Yanok * @param[in] dev Our ethernet device to handle 6230b23fb36SIlya Yanok * @return Length of packet read 6240b23fb36SIlya Yanok */ 6250b23fb36SIlya Yanok static int fec_recv(struct eth_device *dev) 6260b23fb36SIlya Yanok { 6270b23fb36SIlya Yanok struct fec_priv *fec = (struct fec_priv *)dev->priv; 6280b23fb36SIlya Yanok struct fec_bd *rbd = &fec->rbd_base[fec->rbd_index]; 6290b23fb36SIlya Yanok unsigned long ievent; 6300b23fb36SIlya Yanok int frame_length, len = 0; 6310b23fb36SIlya Yanok struct nbuf *frame; 6320b23fb36SIlya Yanok uint16_t bd_status; 6330b23fb36SIlya Yanok uchar buff[FEC_MAX_PKT_SIZE]; 6340b23fb36SIlya Yanok 6350b23fb36SIlya Yanok /* 6360b23fb36SIlya Yanok * Check if any critical events have happened 6370b23fb36SIlya Yanok */ 6380b23fb36SIlya Yanok ievent = readl(&fec->eth->ievent); 6390b23fb36SIlya Yanok writel(ievent, &fec->eth->ievent); 6400b23fb36SIlya Yanok debug("fec_recv: ievent 0x%x\n", ievent); 6410b23fb36SIlya Yanok if (ievent & FEC_IEVENT_BABR) { 6420b23fb36SIlya Yanok fec_halt(dev); 6430b23fb36SIlya Yanok fec_init(dev, fec->bd); 6440b23fb36SIlya Yanok printf("some error: 0x%08lx\n", ievent); 6450b23fb36SIlya Yanok return 0; 6460b23fb36SIlya Yanok } 6470b23fb36SIlya Yanok if (ievent & FEC_IEVENT_HBERR) { 6480b23fb36SIlya Yanok /* Heartbeat error */ 6490b23fb36SIlya Yanok writel(0x00000001 | readl(&fec->eth->x_cntrl), 6500b23fb36SIlya Yanok &fec->eth->x_cntrl); 6510b23fb36SIlya Yanok } 6520b23fb36SIlya Yanok if (ievent & FEC_IEVENT_GRA) { 6530b23fb36SIlya Yanok /* Graceful stop complete */ 6540b23fb36SIlya Yanok if (readl(&fec->eth->x_cntrl) & 0x00000001) { 6550b23fb36SIlya Yanok fec_halt(dev); 6560b23fb36SIlya Yanok writel(~0x00000001 & readl(&fec->eth->x_cntrl), 6570b23fb36SIlya Yanok &fec->eth->x_cntrl); 6580b23fb36SIlya Yanok fec_init(dev, fec->bd); 6590b23fb36SIlya Yanok } 6600b23fb36SIlya Yanok } 6610b23fb36SIlya Yanok 6620b23fb36SIlya Yanok /* 6630b23fb36SIlya Yanok * ensure reading the right buffer status 6640b23fb36SIlya Yanok */ 6650b23fb36SIlya Yanok bd_status = readw(&rbd->status); 6660b23fb36SIlya Yanok debug("fec_recv: status 0x%x\n", bd_status); 6670b23fb36SIlya Yanok 6680b23fb36SIlya Yanok if (!(bd_status & FEC_RBD_EMPTY)) { 6690b23fb36SIlya Yanok if ((bd_status & FEC_RBD_LAST) && !(bd_status & FEC_RBD_ERR) && 6700b23fb36SIlya Yanok ((readw(&rbd->data_length) - 4) > 14)) { 6710b23fb36SIlya Yanok /* 6720b23fb36SIlya Yanok * Get buffer address and size 6730b23fb36SIlya Yanok */ 6740b23fb36SIlya Yanok frame = (struct nbuf *)readl(&rbd->data_pointer); 6750b23fb36SIlya Yanok frame_length = readw(&rbd->data_length) - 4; 6760b23fb36SIlya Yanok /* 6770b23fb36SIlya Yanok * Fill the buffer and pass it to upper layers 6780b23fb36SIlya Yanok */ 6790b23fb36SIlya Yanok memcpy(buff, frame->data, frame_length); 6800b23fb36SIlya Yanok NetReceive(buff, frame_length); 6810b23fb36SIlya Yanok len = frame_length; 6820b23fb36SIlya Yanok } else { 6830b23fb36SIlya Yanok if (bd_status & FEC_RBD_ERR) 6840b23fb36SIlya Yanok printf("error frame: 0x%08lx 0x%08x\n", 6850b23fb36SIlya Yanok (ulong)rbd->data_pointer, 6860b23fb36SIlya Yanok bd_status); 6870b23fb36SIlya Yanok } 6880b23fb36SIlya Yanok /* 6890b23fb36SIlya Yanok * free the current buffer, restart the engine 6900b23fb36SIlya Yanok * and move forward to the next buffer 6910b23fb36SIlya Yanok */ 6920b23fb36SIlya Yanok fec_rbd_clean(fec->rbd_index == (FEC_RBD_NUM - 1) ? 1 : 0, rbd); 6930b23fb36SIlya Yanok fec_rx_task_enable(fec); 6940b23fb36SIlya Yanok fec->rbd_index = (fec->rbd_index + 1) % FEC_RBD_NUM; 6950b23fb36SIlya Yanok } 6960b23fb36SIlya Yanok debug("fec_recv: stop\n"); 6970b23fb36SIlya Yanok 6980b23fb36SIlya Yanok return len; 6990b23fb36SIlya Yanok } 7000b23fb36SIlya Yanok 7010b23fb36SIlya Yanok static int fec_probe(bd_t *bd) 7020b23fb36SIlya Yanok { 7030b23fb36SIlya Yanok struct eth_device *edev; 7040b23fb36SIlya Yanok struct fec_priv *fec = &gfec; 7050b23fb36SIlya Yanok unsigned char ethaddr[6]; 7060b23fb36SIlya Yanok 7070b23fb36SIlya Yanok /* create and fill edev struct */ 7080b23fb36SIlya Yanok edev = (struct eth_device *)malloc(sizeof(struct eth_device)); 7090b23fb36SIlya Yanok if (!edev) { 7104294b248SStefano Babic puts("fec_mxc: not enough malloc memory\n"); 7110b23fb36SIlya Yanok return -ENOMEM; 7120b23fb36SIlya Yanok } 713*de0b9576SNobuhiro Iwamatsu memset(edev, 0, sizeof(*edev)); 7140b23fb36SIlya Yanok edev->priv = fec; 7150b23fb36SIlya Yanok edev->init = fec_init; 7160b23fb36SIlya Yanok edev->send = fec_send; 7170b23fb36SIlya Yanok edev->recv = fec_recv; 7180b23fb36SIlya Yanok edev->halt = fec_halt; 719fb57ec97SHeiko Schocher edev->write_hwaddr = fec_set_hwaddr; 7200b23fb36SIlya Yanok 7210b23fb36SIlya Yanok fec->eth = (struct ethernet_regs *)IMX_FEC_BASE; 7220b23fb36SIlya Yanok fec->bd = bd; 7230b23fb36SIlya Yanok 7240b23fb36SIlya Yanok fec->xcv_type = MII100; 7250b23fb36SIlya Yanok 7260b23fb36SIlya Yanok /* Reset chip. */ 727cb17b92dSJohn Rigby writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_RESET, &fec->eth->ecntrl); 7280b23fb36SIlya Yanok while (readl(&fec->eth->ecntrl) & 1) 7290b23fb36SIlya Yanok udelay(10); 7300b23fb36SIlya Yanok 7310b23fb36SIlya Yanok /* 7320b23fb36SIlya Yanok * Set interrupt mask register 7330b23fb36SIlya Yanok */ 7340b23fb36SIlya Yanok writel(0x00000000, &fec->eth->imask); 7350b23fb36SIlya Yanok 7360b23fb36SIlya Yanok /* 7370b23fb36SIlya Yanok * Clear FEC-Lite interrupt event register(IEVENT) 7380b23fb36SIlya Yanok */ 7390b23fb36SIlya Yanok writel(0xffffffff, &fec->eth->ievent); 7400b23fb36SIlya Yanok 7410b23fb36SIlya Yanok /* 7420b23fb36SIlya Yanok * Set FEC-Lite receive control register(R_CNTRL): 7430b23fb36SIlya Yanok */ 7440b23fb36SIlya Yanok /* 7450b23fb36SIlya Yanok * Frame length=1518; MII mode; 7460b23fb36SIlya Yanok */ 7470b23fb36SIlya Yanok writel(0x05ee0024, &fec->eth->r_cntrl); /* FIXME 0x05ee0004 */ 7484294b248SStefano Babic fec_mii_setspeed(fec); 7490b23fb36SIlya Yanok 750f699fe1eSStefano Babic sprintf(edev->name, "FEC"); 7510b23fb36SIlya Yanok 7520b23fb36SIlya Yanok miiphy_register(edev->name, fec_miiphy_read, fec_miiphy_write); 7530b23fb36SIlya Yanok 7540b23fb36SIlya Yanok eth_register(edev); 7550b23fb36SIlya Yanok 7564294b248SStefano Babic if (fec_get_hwaddr(edev, ethaddr) == 0) { 7570b23fb36SIlya Yanok printf("got MAC address from EEPROM: %pM\n", ethaddr); 7580b23fb36SIlya Yanok memcpy(edev->enetaddr, ethaddr, 6); 7594294b248SStefano Babic } 7600b23fb36SIlya Yanok 7610b23fb36SIlya Yanok return 0; 7620b23fb36SIlya Yanok } 7630b23fb36SIlya Yanok 7640b23fb36SIlya Yanok int fecmxc_initialize(bd_t *bd) 7650b23fb36SIlya Yanok { 7660b23fb36SIlya Yanok int lout = 1; 7670b23fb36SIlya Yanok 7680b23fb36SIlya Yanok debug("eth_init: fec_probe(bd)\n"); 7690b23fb36SIlya Yanok lout = fec_probe(bd); 7700b23fb36SIlya Yanok 7710b23fb36SIlya Yanok return lout; 7720b23fb36SIlya Yanok } 773