xref: /rk3399_rockchip-uboot/drivers/net/fec_mxc.c (revision cf92e05c0135bc2b1a1b25a3218e31e6d79bad59)
10b23fb36SIlya Yanok /*
20b23fb36SIlya Yanok  * (C) Copyright 2009 Ilya Yanok, Emcraft Systems Ltd <yanok@emcraft.com>
30b23fb36SIlya Yanok  * (C) Copyright 2008,2009 Eric Jarrige <eric.jarrige@armadeus.org>
40b23fb36SIlya Yanok  * (C) Copyright 2008 Armadeus Systems nc
50b23fb36SIlya Yanok  * (C) Copyright 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
60b23fb36SIlya Yanok  * (C) Copyright 2007 Pengutronix, Juergen Beisert <j.beisert@pengutronix.de>
70b23fb36SIlya Yanok  *
81a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
90b23fb36SIlya Yanok  */
100b23fb36SIlya Yanok 
110b23fb36SIlya Yanok #include <common.h>
120b23fb36SIlya Yanok #include <malloc.h>
13*cf92e05cSSimon Glass #include <memalign.h>
140b23fb36SIlya Yanok #include <net.h>
1584f64c8bSJeroen Hofstee #include <netdev.h>
160b23fb36SIlya Yanok #include <miiphy.h>
170b23fb36SIlya Yanok #include "fec_mxc.h"
180b23fb36SIlya Yanok 
190b23fb36SIlya Yanok #include <asm/arch/clock.h>
200b23fb36SIlya Yanok #include <asm/arch/imx-regs.h>
21fbecbaa1SPeng Fan #include <asm/imx-common/sys_proto.h>
220b23fb36SIlya Yanok #include <asm/io.h>
230b23fb36SIlya Yanok #include <asm/errno.h>
24e2a66e60SMarek Vasut #include <linux/compiler.h>
250b23fb36SIlya Yanok 
260b23fb36SIlya Yanok DECLARE_GLOBAL_DATA_PTR;
270b23fb36SIlya Yanok 
28bc1ce150SMarek Vasut /*
29bc1ce150SMarek Vasut  * Timeout the transfer after 5 mS. This is usually a bit more, since
30bc1ce150SMarek Vasut  * the code in the tightloops this timeout is used in adds some overhead.
31bc1ce150SMarek Vasut  */
32bc1ce150SMarek Vasut #define FEC_XFER_TIMEOUT	5000
33bc1ce150SMarek Vasut 
34db5b7f56SFabio Estevam /*
35db5b7f56SFabio Estevam  * The standard 32-byte DMA alignment does not work on mx6solox, which requires
36db5b7f56SFabio Estevam  * 64-byte alignment in the DMA RX FEC buffer.
37db5b7f56SFabio Estevam  * Introduce the FEC_DMA_RX_MINALIGN which can cover mx6solox needs and also
38db5b7f56SFabio Estevam  * satisfies the alignment on other SoCs (32-bytes)
39db5b7f56SFabio Estevam  */
40db5b7f56SFabio Estevam #define FEC_DMA_RX_MINALIGN	64
41db5b7f56SFabio Estevam 
420b23fb36SIlya Yanok #ifndef CONFIG_MII
430b23fb36SIlya Yanok #error "CONFIG_MII has to be defined!"
440b23fb36SIlya Yanok #endif
450b23fb36SIlya Yanok 
46392b8502SMarek Vasut #ifndef CONFIG_FEC_XCV_TYPE
47392b8502SMarek Vasut #define CONFIG_FEC_XCV_TYPE MII100
48392b8502SMarek Vasut #endif
49392b8502SMarek Vasut 
50be7e87e2SMarek Vasut /*
51be7e87e2SMarek Vasut  * The i.MX28 operates with packets in big endian. We need to swap them before
52be7e87e2SMarek Vasut  * sending and after receiving.
53be7e87e2SMarek Vasut  */
54be7e87e2SMarek Vasut #ifdef CONFIG_MX28
55be7e87e2SMarek Vasut #define CONFIG_FEC_MXC_SWAP_PACKET
56be7e87e2SMarek Vasut #endif
57be7e87e2SMarek Vasut 
585c1ad3e6SEric Nelson #define RXDESC_PER_CACHELINE (ARCH_DMA_MINALIGN/sizeof(struct fec_bd))
595c1ad3e6SEric Nelson 
605c1ad3e6SEric Nelson /* Check various alignment issues at compile time */
615c1ad3e6SEric Nelson #if ((ARCH_DMA_MINALIGN < 16) || (ARCH_DMA_MINALIGN % 16 != 0))
625c1ad3e6SEric Nelson #error "ARCH_DMA_MINALIGN must be multiple of 16!"
635c1ad3e6SEric Nelson #endif
645c1ad3e6SEric Nelson 
655c1ad3e6SEric Nelson #if ((PKTALIGN < ARCH_DMA_MINALIGN) || \
665c1ad3e6SEric Nelson 	(PKTALIGN % ARCH_DMA_MINALIGN != 0))
675c1ad3e6SEric Nelson #error "PKTALIGN must be multiple of ARCH_DMA_MINALIGN!"
685c1ad3e6SEric Nelson #endif
695c1ad3e6SEric Nelson 
700b23fb36SIlya Yanok #undef DEBUG
710b23fb36SIlya Yanok 
72be7e87e2SMarek Vasut #ifdef CONFIG_FEC_MXC_SWAP_PACKET
73be7e87e2SMarek Vasut static void swap_packet(uint32_t *packet, int length)
74be7e87e2SMarek Vasut {
75be7e87e2SMarek Vasut 	int i;
76be7e87e2SMarek Vasut 
77be7e87e2SMarek Vasut 	for (i = 0; i < DIV_ROUND_UP(length, 4); i++)
78be7e87e2SMarek Vasut 		packet[i] = __swab32(packet[i]);
79be7e87e2SMarek Vasut }
80be7e87e2SMarek Vasut #endif
81be7e87e2SMarek Vasut 
82be7e87e2SMarek Vasut /*
830b23fb36SIlya Yanok  * MII-interface related functions
840b23fb36SIlya Yanok  */
8513947f43STroy Kisky static int fec_mdio_read(struct ethernet_regs *eth, uint8_t phyAddr,
8613947f43STroy Kisky 		uint8_t regAddr)
870b23fb36SIlya Yanok {
880b23fb36SIlya Yanok 	uint32_t reg;		/* convenient holder for the PHY register */
890b23fb36SIlya Yanok 	uint32_t phy;		/* convenient holder for the PHY */
900b23fb36SIlya Yanok 	uint32_t start;
9113947f43STroy Kisky 	int val;
920b23fb36SIlya Yanok 
930b23fb36SIlya Yanok 	/*
940b23fb36SIlya Yanok 	 * reading from any PHY's register is done by properly
950b23fb36SIlya Yanok 	 * programming the FEC's MII data register.
960b23fb36SIlya Yanok 	 */
97d133b881SMarek Vasut 	writel(FEC_IEVENT_MII, &eth->ievent);
980b23fb36SIlya Yanok 	reg = regAddr << FEC_MII_DATA_RA_SHIFT;
990b23fb36SIlya Yanok 	phy = phyAddr << FEC_MII_DATA_PA_SHIFT;
1000b23fb36SIlya Yanok 
1010b23fb36SIlya Yanok 	writel(FEC_MII_DATA_ST | FEC_MII_DATA_OP_RD | FEC_MII_DATA_TA |
102d133b881SMarek Vasut 			phy | reg, &eth->mii_data);
1030b23fb36SIlya Yanok 
1040b23fb36SIlya Yanok 	/*
1050b23fb36SIlya Yanok 	 * wait for the related interrupt
1060b23fb36SIlya Yanok 	 */
107a60d1e5bSGraeme Russ 	start = get_timer(0);
108d133b881SMarek Vasut 	while (!(readl(&eth->ievent) & FEC_IEVENT_MII)) {
1090b23fb36SIlya Yanok 		if (get_timer(start) > (CONFIG_SYS_HZ / 1000)) {
1100b23fb36SIlya Yanok 			printf("Read MDIO failed...\n");
1110b23fb36SIlya Yanok 			return -1;
1120b23fb36SIlya Yanok 		}
1130b23fb36SIlya Yanok 	}
1140b23fb36SIlya Yanok 
1150b23fb36SIlya Yanok 	/*
1160b23fb36SIlya Yanok 	 * clear mii interrupt bit
1170b23fb36SIlya Yanok 	 */
118d133b881SMarek Vasut 	writel(FEC_IEVENT_MII, &eth->ievent);
1190b23fb36SIlya Yanok 
1200b23fb36SIlya Yanok 	/*
1210b23fb36SIlya Yanok 	 * it's now safe to read the PHY's register
1220b23fb36SIlya Yanok 	 */
12313947f43STroy Kisky 	val = (unsigned short)readl(&eth->mii_data);
12413947f43STroy Kisky 	debug("%s: phy: %02x reg:%02x val:%#x\n", __func__, phyAddr,
12513947f43STroy Kisky 			regAddr, val);
12613947f43STroy Kisky 	return val;
1270b23fb36SIlya Yanok }
1280b23fb36SIlya Yanok 
129575c5cc0STroy Kisky static void fec_mii_setspeed(struct ethernet_regs *eth)
1304294b248SStefano Babic {
1314294b248SStefano Babic 	/*
1324294b248SStefano Babic 	 * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock
1334294b248SStefano Babic 	 * and do not drop the Preamble.
1344294b248SStefano Babic 	 */
1356ba45cc0SMarkus Niebel 	register u32 speed = DIV_ROUND_UP(imx_get_fecclk(), 5000000);
1366ba45cc0SMarkus Niebel #ifdef FEC_QUIRK_ENET_MAC
1376ba45cc0SMarkus Niebel 	speed--;
1386ba45cc0SMarkus Niebel #endif
1396ba45cc0SMarkus Niebel 	speed <<= 1;
1406ba45cc0SMarkus Niebel 	writel(speed, &eth->mii_speed);
141575c5cc0STroy Kisky 	debug("%s: mii_speed %08x\n", __func__, readl(&eth->mii_speed));
1424294b248SStefano Babic }
1430b23fb36SIlya Yanok 
14413947f43STroy Kisky static int fec_mdio_write(struct ethernet_regs *eth, uint8_t phyAddr,
14513947f43STroy Kisky 		uint8_t regAddr, uint16_t data)
14613947f43STroy Kisky {
1470b23fb36SIlya Yanok 	uint32_t reg;		/* convenient holder for the PHY register */
1480b23fb36SIlya Yanok 	uint32_t phy;		/* convenient holder for the PHY */
1490b23fb36SIlya Yanok 	uint32_t start;
1500b23fb36SIlya Yanok 
1510b23fb36SIlya Yanok 	reg = regAddr << FEC_MII_DATA_RA_SHIFT;
1520b23fb36SIlya Yanok 	phy = phyAddr << FEC_MII_DATA_PA_SHIFT;
1530b23fb36SIlya Yanok 
1540b23fb36SIlya Yanok 	writel(FEC_MII_DATA_ST | FEC_MII_DATA_OP_WR |
155d133b881SMarek Vasut 		FEC_MII_DATA_TA | phy | reg | data, &eth->mii_data);
1560b23fb36SIlya Yanok 
1570b23fb36SIlya Yanok 	/*
1580b23fb36SIlya Yanok 	 * wait for the MII interrupt
1590b23fb36SIlya Yanok 	 */
160a60d1e5bSGraeme Russ 	start = get_timer(0);
161d133b881SMarek Vasut 	while (!(readl(&eth->ievent) & FEC_IEVENT_MII)) {
1620b23fb36SIlya Yanok 		if (get_timer(start) > (CONFIG_SYS_HZ / 1000)) {
1630b23fb36SIlya Yanok 			printf("Write MDIO failed...\n");
1640b23fb36SIlya Yanok 			return -1;
1650b23fb36SIlya Yanok 		}
1660b23fb36SIlya Yanok 	}
1670b23fb36SIlya Yanok 
1680b23fb36SIlya Yanok 	/*
1690b23fb36SIlya Yanok 	 * clear MII interrupt bit
1700b23fb36SIlya Yanok 	 */
171d133b881SMarek Vasut 	writel(FEC_IEVENT_MII, &eth->ievent);
17213947f43STroy Kisky 	debug("%s: phy: %02x reg:%02x val:%#x\n", __func__, phyAddr,
1730b23fb36SIlya Yanok 			regAddr, data);
1740b23fb36SIlya Yanok 
1750b23fb36SIlya Yanok 	return 0;
1760b23fb36SIlya Yanok }
1770b23fb36SIlya Yanok 
17884f64c8bSJeroen Hofstee static int fec_phy_read(struct mii_dev *bus, int phyAddr, int dev_addr,
17984f64c8bSJeroen Hofstee 			int regAddr)
18013947f43STroy Kisky {
18113947f43STroy Kisky 	return fec_mdio_read(bus->priv, phyAddr, regAddr);
18213947f43STroy Kisky }
18313947f43STroy Kisky 
18484f64c8bSJeroen Hofstee static int fec_phy_write(struct mii_dev *bus, int phyAddr, int dev_addr,
18584f64c8bSJeroen Hofstee 			 int regAddr, u16 data)
18613947f43STroy Kisky {
18713947f43STroy Kisky 	return fec_mdio_write(bus->priv, phyAddr, regAddr, data);
18813947f43STroy Kisky }
18913947f43STroy Kisky 
19013947f43STroy Kisky #ifndef CONFIG_PHYLIB
1910b23fb36SIlya Yanok static int miiphy_restart_aneg(struct eth_device *dev)
1920b23fb36SIlya Yanok {
193b774fe9dSStefano Babic 	int ret = 0;
194b774fe9dSStefano Babic #if !defined(CONFIG_FEC_MXC_NO_ANEG)
1959e27e9dcSMarek Vasut 	struct fec_priv *fec = (struct fec_priv *)dev->priv;
19613947f43STroy Kisky 	struct ethernet_regs *eth = fec->bus->priv;
1979e27e9dcSMarek Vasut 
1980b23fb36SIlya Yanok 	/*
1990b23fb36SIlya Yanok 	 * Wake up from sleep if necessary
2000b23fb36SIlya Yanok 	 * Reset PHY, then delay 300ns
2010b23fb36SIlya Yanok 	 */
202cb17b92dSJohn Rigby #ifdef CONFIG_MX27
20313947f43STroy Kisky 	fec_mdio_write(eth, fec->phy_id, MII_DCOUNTER, 0x00FF);
204cb17b92dSJohn Rigby #endif
20513947f43STroy Kisky 	fec_mdio_write(eth, fec->phy_id, MII_BMCR, BMCR_RESET);
2060b23fb36SIlya Yanok 	udelay(1000);
2070b23fb36SIlya Yanok 
2080b23fb36SIlya Yanok 	/*
2090b23fb36SIlya Yanok 	 * Set the auto-negotiation advertisement register bits
2100b23fb36SIlya Yanok 	 */
21113947f43STroy Kisky 	fec_mdio_write(eth, fec->phy_id, MII_ADVERTISE,
2128ef583a0SMike Frysinger 			LPA_100FULL | LPA_100HALF | LPA_10FULL |
2138ef583a0SMike Frysinger 			LPA_10HALF | PHY_ANLPAR_PSB_802_3);
21413947f43STroy Kisky 	fec_mdio_write(eth, fec->phy_id, MII_BMCR,
2158ef583a0SMike Frysinger 			BMCR_ANENABLE | BMCR_ANRESTART);
2162e5f4421SMarek Vasut 
2172e5f4421SMarek Vasut 	if (fec->mii_postcall)
2182e5f4421SMarek Vasut 		ret = fec->mii_postcall(fec->phy_id);
2192e5f4421SMarek Vasut 
220b774fe9dSStefano Babic #endif
2212e5f4421SMarek Vasut 	return ret;
2220b23fb36SIlya Yanok }
2230b23fb36SIlya Yanok 
2240b23fb36SIlya Yanok static int miiphy_wait_aneg(struct eth_device *dev)
2250b23fb36SIlya Yanok {
2260b23fb36SIlya Yanok 	uint32_t start;
22713947f43STroy Kisky 	int status;
2289e27e9dcSMarek Vasut 	struct fec_priv *fec = (struct fec_priv *)dev->priv;
22913947f43STroy Kisky 	struct ethernet_regs *eth = fec->bus->priv;
2300b23fb36SIlya Yanok 
2310b23fb36SIlya Yanok 	/*
2320b23fb36SIlya Yanok 	 * Wait for AN completion
2330b23fb36SIlya Yanok 	 */
234a60d1e5bSGraeme Russ 	start = get_timer(0);
2350b23fb36SIlya Yanok 	do {
2360b23fb36SIlya Yanok 		if (get_timer(start) > (CONFIG_SYS_HZ * 5)) {
2370b23fb36SIlya Yanok 			printf("%s: Autonegotiation timeout\n", dev->name);
2380b23fb36SIlya Yanok 			return -1;
2390b23fb36SIlya Yanok 		}
2400b23fb36SIlya Yanok 
24113947f43STroy Kisky 		status = fec_mdio_read(eth, fec->phy_id, MII_BMSR);
24213947f43STroy Kisky 		if (status < 0) {
24313947f43STroy Kisky 			printf("%s: Autonegotiation failed. status: %d\n",
2440b23fb36SIlya Yanok 					dev->name, status);
2450b23fb36SIlya Yanok 			return -1;
2460b23fb36SIlya Yanok 		}
2478ef583a0SMike Frysinger 	} while (!(status & BMSR_LSTATUS));
2480b23fb36SIlya Yanok 
2490b23fb36SIlya Yanok 	return 0;
2500b23fb36SIlya Yanok }
25113947f43STroy Kisky #endif
25213947f43STroy Kisky 
2530b23fb36SIlya Yanok static int fec_rx_task_enable(struct fec_priv *fec)
2540b23fb36SIlya Yanok {
255c0b5a3bbSMarek Vasut 	writel(FEC_R_DES_ACTIVE_RDAR, &fec->eth->r_des_active);
2560b23fb36SIlya Yanok 	return 0;
2570b23fb36SIlya Yanok }
2580b23fb36SIlya Yanok 
2590b23fb36SIlya Yanok static int fec_rx_task_disable(struct fec_priv *fec)
2600b23fb36SIlya Yanok {
2610b23fb36SIlya Yanok 	return 0;
2620b23fb36SIlya Yanok }
2630b23fb36SIlya Yanok 
2640b23fb36SIlya Yanok static int fec_tx_task_enable(struct fec_priv *fec)
2650b23fb36SIlya Yanok {
266c0b5a3bbSMarek Vasut 	writel(FEC_X_DES_ACTIVE_TDAR, &fec->eth->x_des_active);
2670b23fb36SIlya Yanok 	return 0;
2680b23fb36SIlya Yanok }
2690b23fb36SIlya Yanok 
2700b23fb36SIlya Yanok static int fec_tx_task_disable(struct fec_priv *fec)
2710b23fb36SIlya Yanok {
2720b23fb36SIlya Yanok 	return 0;
2730b23fb36SIlya Yanok }
2740b23fb36SIlya Yanok 
2750b23fb36SIlya Yanok /**
2760b23fb36SIlya Yanok  * Initialize receive task's buffer descriptors
2770b23fb36SIlya Yanok  * @param[in] fec all we know about the device yet
2780b23fb36SIlya Yanok  * @param[in] count receive buffer count to be allocated
2795c1ad3e6SEric Nelson  * @param[in] dsize desired size of each receive buffer
2800b23fb36SIlya Yanok  * @return 0 on success
2810b23fb36SIlya Yanok  *
28279e5f27bSMarek Vasut  * Init all RX descriptors to default values.
2830b23fb36SIlya Yanok  */
28479e5f27bSMarek Vasut static void fec_rbd_init(struct fec_priv *fec, int count, int dsize)
2850b23fb36SIlya Yanok {
2865c1ad3e6SEric Nelson 	uint32_t size;
28779e5f27bSMarek Vasut 	uint8_t *data;
2885c1ad3e6SEric Nelson 	int i;
2890b23fb36SIlya Yanok 
2900b23fb36SIlya Yanok 	/*
29179e5f27bSMarek Vasut 	 * Reload the RX descriptors with default values and wipe
29279e5f27bSMarek Vasut 	 * the RX buffers.
2930b23fb36SIlya Yanok 	 */
2945c1ad3e6SEric Nelson 	size = roundup(dsize, ARCH_DMA_MINALIGN);
2955c1ad3e6SEric Nelson 	for (i = 0; i < count; i++) {
29679e5f27bSMarek Vasut 		data = (uint8_t *)fec->rbd_base[i].data_pointer;
29779e5f27bSMarek Vasut 		memset(data, 0, dsize);
29879e5f27bSMarek Vasut 		flush_dcache_range((uint32_t)data, (uint32_t)data + size);
29979e5f27bSMarek Vasut 
30079e5f27bSMarek Vasut 		fec->rbd_base[i].status = FEC_RBD_EMPTY;
30179e5f27bSMarek Vasut 		fec->rbd_base[i].data_length = 0;
3025c1ad3e6SEric Nelson 	}
3035c1ad3e6SEric Nelson 
3045c1ad3e6SEric Nelson 	/* Mark the last RBD to close the ring. */
30579e5f27bSMarek Vasut 	fec->rbd_base[i - 1].status = FEC_RBD_WRAP | FEC_RBD_EMPTY;
3060b23fb36SIlya Yanok 	fec->rbd_index = 0;
3070b23fb36SIlya Yanok 
30879e5f27bSMarek Vasut 	flush_dcache_range((unsigned)fec->rbd_base,
30979e5f27bSMarek Vasut 			   (unsigned)fec->rbd_base + size);
3100b23fb36SIlya Yanok }
3110b23fb36SIlya Yanok 
3120b23fb36SIlya Yanok /**
3130b23fb36SIlya Yanok  * Initialize transmit task's buffer descriptors
3140b23fb36SIlya Yanok  * @param[in] fec all we know about the device yet
3150b23fb36SIlya Yanok  *
3160b23fb36SIlya Yanok  * Transmit buffers are created externally. We only have to init the BDs here.\n
3170b23fb36SIlya Yanok  * Note: There is a race condition in the hardware. When only one BD is in
3180b23fb36SIlya Yanok  * use it must be marked with the WRAP bit to use it for every transmitt.
3190b23fb36SIlya Yanok  * This bit in combination with the READY bit results into double transmit
3200b23fb36SIlya Yanok  * of each data buffer. It seems the state machine checks READY earlier then
3210b23fb36SIlya Yanok  * resetting it after the first transfer.
3220b23fb36SIlya Yanok  * Using two BDs solves this issue.
3230b23fb36SIlya Yanok  */
3240b23fb36SIlya Yanok static void fec_tbd_init(struct fec_priv *fec)
3250b23fb36SIlya Yanok {
3265c1ad3e6SEric Nelson 	unsigned addr = (unsigned)fec->tbd_base;
3275c1ad3e6SEric Nelson 	unsigned size = roundup(2 * sizeof(struct fec_bd),
3285c1ad3e6SEric Nelson 				ARCH_DMA_MINALIGN);
32979e5f27bSMarek Vasut 
33079e5f27bSMarek Vasut 	memset(fec->tbd_base, 0, size);
33179e5f27bSMarek Vasut 	fec->tbd_base[0].status = 0;
33279e5f27bSMarek Vasut 	fec->tbd_base[1].status = FEC_TBD_WRAP;
3330b23fb36SIlya Yanok 	fec->tbd_index = 0;
3345c1ad3e6SEric Nelson 	flush_dcache_range(addr, addr + size);
3350b23fb36SIlya Yanok }
3360b23fb36SIlya Yanok 
3370b23fb36SIlya Yanok /**
3380b23fb36SIlya Yanok  * Mark the given read buffer descriptor as free
3390b23fb36SIlya Yanok  * @param[in] last 1 if this is the last buffer descriptor in the chain, else 0
3400b23fb36SIlya Yanok  * @param[in] pRbd buffer descriptor to mark free again
3410b23fb36SIlya Yanok  */
3420b23fb36SIlya Yanok static void fec_rbd_clean(int last, struct fec_bd *pRbd)
3430b23fb36SIlya Yanok {
3445c1ad3e6SEric Nelson 	unsigned short flags = FEC_RBD_EMPTY;
3450b23fb36SIlya Yanok 	if (last)
3465c1ad3e6SEric Nelson 		flags |= FEC_RBD_WRAP;
3475c1ad3e6SEric Nelson 	writew(flags, &pRbd->status);
3480b23fb36SIlya Yanok 	writew(0, &pRbd->data_length);
3490b23fb36SIlya Yanok }
3500b23fb36SIlya Yanok 
351be252b65SFabio Estevam static int fec_get_hwaddr(struct eth_device *dev, int dev_id,
352be252b65SFabio Estevam 						unsigned char *mac)
3530b23fb36SIlya Yanok {
354be252b65SFabio Estevam 	imx_get_mac_from_fuse(dev_id, mac);
3550adb5b76SJoe Hershberger 	return !is_valid_ethaddr(mac);
3560b23fb36SIlya Yanok }
3570b23fb36SIlya Yanok 
3584294b248SStefano Babic static int fec_set_hwaddr(struct eth_device *dev)
3590b23fb36SIlya Yanok {
3604294b248SStefano Babic 	uchar *mac = dev->enetaddr;
3610b23fb36SIlya Yanok 	struct fec_priv *fec = (struct fec_priv *)dev->priv;
3620b23fb36SIlya Yanok 
3630b23fb36SIlya Yanok 	writel(0, &fec->eth->iaddr1);
3640b23fb36SIlya Yanok 	writel(0, &fec->eth->iaddr2);
3650b23fb36SIlya Yanok 	writel(0, &fec->eth->gaddr1);
3660b23fb36SIlya Yanok 	writel(0, &fec->eth->gaddr2);
3670b23fb36SIlya Yanok 
3680b23fb36SIlya Yanok 	/*
3690b23fb36SIlya Yanok 	 * Set physical address
3700b23fb36SIlya Yanok 	 */
3710b23fb36SIlya Yanok 	writel((mac[0] << 24) + (mac[1] << 16) + (mac[2] << 8) + mac[3],
3720b23fb36SIlya Yanok 			&fec->eth->paddr1);
3730b23fb36SIlya Yanok 	writel((mac[4] << 24) + (mac[5] << 16) + 0x8808, &fec->eth->paddr2);
3740b23fb36SIlya Yanok 
3750b23fb36SIlya Yanok 	return 0;
3760b23fb36SIlya Yanok }
3770b23fb36SIlya Yanok 
378a5990b26SMarek Vasut /*
379a5990b26SMarek Vasut  * Do initial configuration of the FEC registers
380a5990b26SMarek Vasut  */
381a5990b26SMarek Vasut static void fec_reg_setup(struct fec_priv *fec)
382a5990b26SMarek Vasut {
383a5990b26SMarek Vasut 	uint32_t rcntrl;
384a5990b26SMarek Vasut 
385a5990b26SMarek Vasut 	/*
386a5990b26SMarek Vasut 	 * Set interrupt mask register
387a5990b26SMarek Vasut 	 */
388a5990b26SMarek Vasut 	writel(0x00000000, &fec->eth->imask);
389a5990b26SMarek Vasut 
390a5990b26SMarek Vasut 	/*
391a5990b26SMarek Vasut 	 * Clear FEC-Lite interrupt event register(IEVENT)
392a5990b26SMarek Vasut 	 */
393a5990b26SMarek Vasut 	writel(0xffffffff, &fec->eth->ievent);
394a5990b26SMarek Vasut 
395a5990b26SMarek Vasut 
396a5990b26SMarek Vasut 	/*
397a5990b26SMarek Vasut 	 * Set FEC-Lite receive control register(R_CNTRL):
398a5990b26SMarek Vasut 	 */
399a5990b26SMarek Vasut 
400a5990b26SMarek Vasut 	/* Start with frame length = 1518, common for all modes. */
401a5990b26SMarek Vasut 	rcntrl = PKTSIZE << FEC_RCNTRL_MAX_FL_SHIFT;
4029d2d924aSbenoit.thebaudeau@advans 	if (fec->xcv_type != SEVENWIRE)		/* xMII modes */
4039d2d924aSbenoit.thebaudeau@advans 		rcntrl |= FEC_RCNTRL_FCE | FEC_RCNTRL_MII_MODE;
4049d2d924aSbenoit.thebaudeau@advans 	if (fec->xcv_type == RGMII)
405a5990b26SMarek Vasut 		rcntrl |= FEC_RCNTRL_RGMII;
406a5990b26SMarek Vasut 	else if (fec->xcv_type == RMII)
407a5990b26SMarek Vasut 		rcntrl |= FEC_RCNTRL_RMII;
408a5990b26SMarek Vasut 
409a5990b26SMarek Vasut 	writel(rcntrl, &fec->eth->r_cntrl);
410a5990b26SMarek Vasut }
411a5990b26SMarek Vasut 
4120b23fb36SIlya Yanok /**
4130b23fb36SIlya Yanok  * Start the FEC engine
4140b23fb36SIlya Yanok  * @param[in] dev Our device to handle
4150b23fb36SIlya Yanok  */
4160b23fb36SIlya Yanok static int fec_open(struct eth_device *edev)
4170b23fb36SIlya Yanok {
4180b23fb36SIlya Yanok 	struct fec_priv *fec = (struct fec_priv *)edev->priv;
41928774cbaSTroy Kisky 	int speed;
4205c1ad3e6SEric Nelson 	uint32_t addr, size;
4215c1ad3e6SEric Nelson 	int i;
4220b23fb36SIlya Yanok 
4230b23fb36SIlya Yanok 	debug("fec_open: fec_open(dev)\n");
4240b23fb36SIlya Yanok 	/* full-duplex, heartbeat disabled */
4250b23fb36SIlya Yanok 	writel(1 << 2, &fec->eth->x_cntrl);
4260b23fb36SIlya Yanok 	fec->rbd_index = 0;
4270b23fb36SIlya Yanok 
4285c1ad3e6SEric Nelson 	/* Invalidate all descriptors */
4295c1ad3e6SEric Nelson 	for (i = 0; i < FEC_RBD_NUM - 1; i++)
4305c1ad3e6SEric Nelson 		fec_rbd_clean(0, &fec->rbd_base[i]);
4315c1ad3e6SEric Nelson 	fec_rbd_clean(1, &fec->rbd_base[i]);
4325c1ad3e6SEric Nelson 
4335c1ad3e6SEric Nelson 	/* Flush the descriptors into RAM */
4345c1ad3e6SEric Nelson 	size = roundup(FEC_RBD_NUM * sizeof(struct fec_bd),
4355c1ad3e6SEric Nelson 			ARCH_DMA_MINALIGN);
4365c1ad3e6SEric Nelson 	addr = (uint32_t)fec->rbd_base;
4375c1ad3e6SEric Nelson 	flush_dcache_range(addr, addr + size);
4385c1ad3e6SEric Nelson 
43928774cbaSTroy Kisky #ifdef FEC_QUIRK_ENET_MAC
4402ef2b950SJason Liu 	/* Enable ENET HW endian SWAP */
4412ef2b950SJason Liu 	writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_DBSWAP,
4422ef2b950SJason Liu 		&fec->eth->ecntrl);
4432ef2b950SJason Liu 	/* Enable ENET store and forward mode */
4442ef2b950SJason Liu 	writel(readl(&fec->eth->x_wmrk) | FEC_X_WMRK_STRFWD,
4452ef2b950SJason Liu 		&fec->eth->x_wmrk);
4462ef2b950SJason Liu #endif
4470b23fb36SIlya Yanok 	/*
4480b23fb36SIlya Yanok 	 * Enable FEC-Lite controller
4490b23fb36SIlya Yanok 	 */
450cb17b92dSJohn Rigby 	writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_ETHER_EN,
451cb17b92dSJohn Rigby 		&fec->eth->ecntrl);
4527df51fd8SFabio Estevam #if defined(CONFIG_MX25) || defined(CONFIG_MX53) || defined(CONFIG_MX6SL)
453740d6ae5SJohn Rigby 	udelay(100);
454740d6ae5SJohn Rigby 	/*
455740d6ae5SJohn Rigby 	 * setup the MII gasket for RMII mode
456740d6ae5SJohn Rigby 	 */
457740d6ae5SJohn Rigby 
458740d6ae5SJohn Rigby 	/* disable the gasket */
459740d6ae5SJohn Rigby 	writew(0, &fec->eth->miigsk_enr);
460740d6ae5SJohn Rigby 
461740d6ae5SJohn Rigby 	/* wait for the gasket to be disabled */
462740d6ae5SJohn Rigby 	while (readw(&fec->eth->miigsk_enr) & MIIGSK_ENR_READY)
463740d6ae5SJohn Rigby 		udelay(2);
464740d6ae5SJohn Rigby 
465740d6ae5SJohn Rigby 	/* configure gasket for RMII, 50 MHz, no loopback, and no echo */
466740d6ae5SJohn Rigby 	writew(MIIGSK_CFGR_IF_MODE_RMII, &fec->eth->miigsk_cfgr);
467740d6ae5SJohn Rigby 
468740d6ae5SJohn Rigby 	/* re-enable the gasket */
469740d6ae5SJohn Rigby 	writew(MIIGSK_ENR_EN, &fec->eth->miigsk_enr);
470740d6ae5SJohn Rigby 
471740d6ae5SJohn Rigby 	/* wait until MII gasket is ready */
472740d6ae5SJohn Rigby 	int max_loops = 10;
473740d6ae5SJohn Rigby 	while ((readw(&fec->eth->miigsk_enr) & MIIGSK_ENR_READY) == 0) {
474740d6ae5SJohn Rigby 		if (--max_loops <= 0) {
475740d6ae5SJohn Rigby 			printf("WAIT for MII Gasket ready timed out\n");
476740d6ae5SJohn Rigby 			break;
477740d6ae5SJohn Rigby 		}
478740d6ae5SJohn Rigby 	}
479740d6ae5SJohn Rigby #endif
4800b23fb36SIlya Yanok 
48113947f43STroy Kisky #ifdef CONFIG_PHYLIB
4824dc27eedSTroy Kisky 	{
48313947f43STroy Kisky 		/* Start up the PHY */
48411af8d65STimur Tabi 		int ret = phy_startup(fec->phydev);
48511af8d65STimur Tabi 
48611af8d65STimur Tabi 		if (ret) {
48711af8d65STimur Tabi 			printf("Could not initialize PHY %s\n",
48811af8d65STimur Tabi 			       fec->phydev->dev->name);
48911af8d65STimur Tabi 			return ret;
49011af8d65STimur Tabi 		}
49113947f43STroy Kisky 		speed = fec->phydev->speed;
49213947f43STroy Kisky 	}
49313947f43STroy Kisky #else
4940b23fb36SIlya Yanok 	miiphy_wait_aneg(edev);
49528774cbaSTroy Kisky 	speed = miiphy_speed(edev->name, fec->phy_id);
4969e27e9dcSMarek Vasut 	miiphy_duplex(edev->name, fec->phy_id);
49713947f43STroy Kisky #endif
4980b23fb36SIlya Yanok 
49928774cbaSTroy Kisky #ifdef FEC_QUIRK_ENET_MAC
50028774cbaSTroy Kisky 	{
50128774cbaSTroy Kisky 		u32 ecr = readl(&fec->eth->ecntrl) & ~FEC_ECNTRL_SPEED;
502bcb6e902SAlison Wang 		u32 rcr = readl(&fec->eth->r_cntrl) & ~FEC_RCNTRL_RMII_10T;
50328774cbaSTroy Kisky 		if (speed == _1000BASET)
50428774cbaSTroy Kisky 			ecr |= FEC_ECNTRL_SPEED;
50528774cbaSTroy Kisky 		else if (speed != _100BASET)
50628774cbaSTroy Kisky 			rcr |= FEC_RCNTRL_RMII_10T;
50728774cbaSTroy Kisky 		writel(ecr, &fec->eth->ecntrl);
50828774cbaSTroy Kisky 		writel(rcr, &fec->eth->r_cntrl);
50928774cbaSTroy Kisky 	}
51028774cbaSTroy Kisky #endif
51128774cbaSTroy Kisky 	debug("%s:Speed=%i\n", __func__, speed);
51228774cbaSTroy Kisky 
5130b23fb36SIlya Yanok 	/*
5140b23fb36SIlya Yanok 	 * Enable SmartDMA receive task
5150b23fb36SIlya Yanok 	 */
5160b23fb36SIlya Yanok 	fec_rx_task_enable(fec);
5170b23fb36SIlya Yanok 
5180b23fb36SIlya Yanok 	udelay(100000);
5190b23fb36SIlya Yanok 	return 0;
5200b23fb36SIlya Yanok }
5210b23fb36SIlya Yanok 
5220b23fb36SIlya Yanok static int fec_init(struct eth_device *dev, bd_t* bd)
5230b23fb36SIlya Yanok {
5240b23fb36SIlya Yanok 	struct fec_priv *fec = (struct fec_priv *)dev->priv;
5259e27e9dcSMarek Vasut 	uint32_t mib_ptr = (uint32_t)&fec->eth->rmon_t_drop;
52679e5f27bSMarek Vasut 	int i;
5270b23fb36SIlya Yanok 
528e9319f11SJohn Rigby 	/* Initialize MAC address */
529e9319f11SJohn Rigby 	fec_set_hwaddr(dev);
530e9319f11SJohn Rigby 
5310b23fb36SIlya Yanok 	/*
53279e5f27bSMarek Vasut 	 * Setup transmit descriptors, there are two in total.
5330b23fb36SIlya Yanok 	 */
5345c1ad3e6SEric Nelson 	fec_tbd_init(fec);
5350b23fb36SIlya Yanok 
53679e5f27bSMarek Vasut 	/* Setup receive descriptors. */
53779e5f27bSMarek Vasut 	fec_rbd_init(fec, FEC_RBD_NUM, FEC_MAX_PKT_SIZE);
5380b23fb36SIlya Yanok 
539a5990b26SMarek Vasut 	fec_reg_setup(fec);
5409eb3770bSMarek Vasut 
541f41471e6Sbenoit.thebaudeau@advans 	if (fec->xcv_type != SEVENWIRE)
542575c5cc0STroy Kisky 		fec_mii_setspeed(fec->bus->priv);
5439eb3770bSMarek Vasut 
5440b23fb36SIlya Yanok 	/*
5450b23fb36SIlya Yanok 	 * Set Opcode/Pause Duration Register
5460b23fb36SIlya Yanok 	 */
5470b23fb36SIlya Yanok 	writel(0x00010020, &fec->eth->op_pause);	/* FIXME 0xffff0020; */
5480b23fb36SIlya Yanok 	writel(0x2, &fec->eth->x_wmrk);
5490b23fb36SIlya Yanok 	/*
5500b23fb36SIlya Yanok 	 * Set multicast address filter
5510b23fb36SIlya Yanok 	 */
5520b23fb36SIlya Yanok 	writel(0x00000000, &fec->eth->gaddr1);
5530b23fb36SIlya Yanok 	writel(0x00000000, &fec->eth->gaddr2);
5540b23fb36SIlya Yanok 
5550b23fb36SIlya Yanok 
556fbecbaa1SPeng Fan 	/* Do not access reserved register for i.MX6UL */
557fbecbaa1SPeng Fan 	if (!is_cpu_type(MXC_CPU_MX6UL)) {
5580b23fb36SIlya Yanok 		/* clear MIB RAM */
5599e27e9dcSMarek Vasut 		for (i = mib_ptr; i <= mib_ptr + 0xfc; i += 4)
5609e27e9dcSMarek Vasut 			writel(0, i);
5610b23fb36SIlya Yanok 
5620b23fb36SIlya Yanok 		/* FIFO receive start register */
5630b23fb36SIlya Yanok 		writel(0x520, &fec->eth->r_fstart);
564fbecbaa1SPeng Fan 	}
5650b23fb36SIlya Yanok 
5660b23fb36SIlya Yanok 	/* size and address of each buffer */
5670b23fb36SIlya Yanok 	writel(FEC_MAX_PKT_SIZE, &fec->eth->emrbr);
5680b23fb36SIlya Yanok 	writel((uint32_t)fec->tbd_base, &fec->eth->etdsr);
5690b23fb36SIlya Yanok 	writel((uint32_t)fec->rbd_base, &fec->eth->erdsr);
5700b23fb36SIlya Yanok 
57113947f43STroy Kisky #ifndef CONFIG_PHYLIB
5720b23fb36SIlya Yanok 	if (fec->xcv_type != SEVENWIRE)
5730b23fb36SIlya Yanok 		miiphy_restart_aneg(dev);
57413947f43STroy Kisky #endif
5750b23fb36SIlya Yanok 	fec_open(dev);
5760b23fb36SIlya Yanok 	return 0;
5770b23fb36SIlya Yanok }
5780b23fb36SIlya Yanok 
5790b23fb36SIlya Yanok /**
5800b23fb36SIlya Yanok  * Halt the FEC engine
5810b23fb36SIlya Yanok  * @param[in] dev Our device to handle
5820b23fb36SIlya Yanok  */
5830b23fb36SIlya Yanok static void fec_halt(struct eth_device *dev)
5840b23fb36SIlya Yanok {
5859e27e9dcSMarek Vasut 	struct fec_priv *fec = (struct fec_priv *)dev->priv;
5860b23fb36SIlya Yanok 	int counter = 0xffff;
5870b23fb36SIlya Yanok 
5880b23fb36SIlya Yanok 	/*
5890b23fb36SIlya Yanok 	 * issue graceful stop command to the FEC transmitter if necessary
5900b23fb36SIlya Yanok 	 */
591cb17b92dSJohn Rigby 	writel(FEC_TCNTRL_GTS | readl(&fec->eth->x_cntrl),
5920b23fb36SIlya Yanok 			&fec->eth->x_cntrl);
5930b23fb36SIlya Yanok 
5940b23fb36SIlya Yanok 	debug("eth_halt: wait for stop regs\n");
5950b23fb36SIlya Yanok 	/*
5960b23fb36SIlya Yanok 	 * wait for graceful stop to register
5970b23fb36SIlya Yanok 	 */
5980b23fb36SIlya Yanok 	while ((counter--) && (!(readl(&fec->eth->ievent) & FEC_IEVENT_GRA)))
599cb17b92dSJohn Rigby 		udelay(1);
6000b23fb36SIlya Yanok 
6010b23fb36SIlya Yanok 	/*
6020b23fb36SIlya Yanok 	 * Disable SmartDMA tasks
6030b23fb36SIlya Yanok 	 */
6040b23fb36SIlya Yanok 	fec_tx_task_disable(fec);
6050b23fb36SIlya Yanok 	fec_rx_task_disable(fec);
6060b23fb36SIlya Yanok 
6070b23fb36SIlya Yanok 	/*
6080b23fb36SIlya Yanok 	 * Disable the Ethernet Controller
6090b23fb36SIlya Yanok 	 * Note: this will also reset the BD index counter!
6100b23fb36SIlya Yanok 	 */
611740d6ae5SJohn Rigby 	writel(readl(&fec->eth->ecntrl) & ~FEC_ECNTRL_ETHER_EN,
612740d6ae5SJohn Rigby 			&fec->eth->ecntrl);
6130b23fb36SIlya Yanok 	fec->rbd_index = 0;
6140b23fb36SIlya Yanok 	fec->tbd_index = 0;
6150b23fb36SIlya Yanok 	debug("eth_halt: done\n");
6160b23fb36SIlya Yanok }
6170b23fb36SIlya Yanok 
6180b23fb36SIlya Yanok /**
6190b23fb36SIlya Yanok  * Transmit one frame
6200b23fb36SIlya Yanok  * @param[in] dev Our ethernet device to handle
6210b23fb36SIlya Yanok  * @param[in] packet Pointer to the data to be transmitted
6220b23fb36SIlya Yanok  * @param[in] length Data count in bytes
6230b23fb36SIlya Yanok  * @return 0 on success
6240b23fb36SIlya Yanok  */
625442dac4cSJoe Hershberger static int fec_send(struct eth_device *dev, void *packet, int length)
6260b23fb36SIlya Yanok {
6270b23fb36SIlya Yanok 	unsigned int status;
628efe24d2eSMarek Vasut 	uint32_t size, end;
6295c1ad3e6SEric Nelson 	uint32_t addr;
630bc1ce150SMarek Vasut 	int timeout = FEC_XFER_TIMEOUT;
631bc1ce150SMarek Vasut 	int ret = 0;
6320b23fb36SIlya Yanok 
6330b23fb36SIlya Yanok 	/*
6340b23fb36SIlya Yanok 	 * This routine transmits one frame.  This routine only accepts
6350b23fb36SIlya Yanok 	 * 6-byte Ethernet addresses.
6360b23fb36SIlya Yanok 	 */
6370b23fb36SIlya Yanok 	struct fec_priv *fec = (struct fec_priv *)dev->priv;
6380b23fb36SIlya Yanok 
6390b23fb36SIlya Yanok 	/*
6400b23fb36SIlya Yanok 	 * Check for valid length of data.
6410b23fb36SIlya Yanok 	 */
6420b23fb36SIlya Yanok 	if ((length > 1500) || (length <= 0)) {
6434294b248SStefano Babic 		printf("Payload (%d) too large\n", length);
6440b23fb36SIlya Yanok 		return -1;
6450b23fb36SIlya Yanok 	}
6460b23fb36SIlya Yanok 
6470b23fb36SIlya Yanok 	/*
6485c1ad3e6SEric Nelson 	 * Setup the transmit buffer. We are always using the first buffer for
6495c1ad3e6SEric Nelson 	 * transmission, the second will be empty and only used to stop the DMA
6505c1ad3e6SEric Nelson 	 * engine. We also flush the packet to RAM here to avoid cache trouble.
6510b23fb36SIlya Yanok 	 */
652be7e87e2SMarek Vasut #ifdef CONFIG_FEC_MXC_SWAP_PACKET
653be7e87e2SMarek Vasut 	swap_packet((uint32_t *)packet, length);
654be7e87e2SMarek Vasut #endif
6555c1ad3e6SEric Nelson 
6565c1ad3e6SEric Nelson 	addr = (uint32_t)packet;
657efe24d2eSMarek Vasut 	end = roundup(addr + length, ARCH_DMA_MINALIGN);
658efe24d2eSMarek Vasut 	addr &= ~(ARCH_DMA_MINALIGN - 1);
659efe24d2eSMarek Vasut 	flush_dcache_range(addr, end);
6605c1ad3e6SEric Nelson 
6610b23fb36SIlya Yanok 	writew(length, &fec->tbd_base[fec->tbd_index].data_length);
6625c1ad3e6SEric Nelson 	writel(addr, &fec->tbd_base[fec->tbd_index].data_pointer);
6635c1ad3e6SEric Nelson 
6640b23fb36SIlya Yanok 	/*
6650b23fb36SIlya Yanok 	 * update BD's status now
6660b23fb36SIlya Yanok 	 * This block:
6670b23fb36SIlya Yanok 	 * - is always the last in a chain (means no chain)
6680b23fb36SIlya Yanok 	 * - should transmitt the CRC
6690b23fb36SIlya Yanok 	 * - might be the last BD in the list, so the address counter should
6700b23fb36SIlya Yanok 	 *   wrap (-> keep the WRAP flag)
6710b23fb36SIlya Yanok 	 */
6720b23fb36SIlya Yanok 	status = readw(&fec->tbd_base[fec->tbd_index].status) & FEC_TBD_WRAP;
6730b23fb36SIlya Yanok 	status |= FEC_TBD_LAST | FEC_TBD_TC | FEC_TBD_READY;
6740b23fb36SIlya Yanok 	writew(status, &fec->tbd_base[fec->tbd_index].status);
6750b23fb36SIlya Yanok 
6760b23fb36SIlya Yanok 	/*
6775c1ad3e6SEric Nelson 	 * Flush data cache. This code flushes both TX descriptors to RAM.
6785c1ad3e6SEric Nelson 	 * After this code, the descriptors will be safely in RAM and we
6795c1ad3e6SEric Nelson 	 * can start DMA.
6805c1ad3e6SEric Nelson 	 */
6815c1ad3e6SEric Nelson 	size = roundup(2 * sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
6825c1ad3e6SEric Nelson 	addr = (uint32_t)fec->tbd_base;
6835c1ad3e6SEric Nelson 	flush_dcache_range(addr, addr + size);
6845c1ad3e6SEric Nelson 
6855c1ad3e6SEric Nelson 	/*
686ab94cd49SMarek Vasut 	 * Below we read the DMA descriptor's last four bytes back from the
687ab94cd49SMarek Vasut 	 * DRAM. This is important in order to make sure that all WRITE
688ab94cd49SMarek Vasut 	 * operations on the bus that were triggered by previous cache FLUSH
689ab94cd49SMarek Vasut 	 * have completed.
690ab94cd49SMarek Vasut 	 *
691ab94cd49SMarek Vasut 	 * Otherwise, on MX28, it is possible to observe a corruption of the
692ab94cd49SMarek Vasut 	 * DMA descriptors. Please refer to schematic "Figure 1-2" in MX28RM
693ab94cd49SMarek Vasut 	 * for the bus structure of MX28. The scenario is as follows:
694ab94cd49SMarek Vasut 	 *
695ab94cd49SMarek Vasut 	 * 1) ARM core triggers a series of WRITEs on the AHB_ARB2 bus going
696ab94cd49SMarek Vasut 	 *    to DRAM due to flush_dcache_range()
697ab94cd49SMarek Vasut 	 * 2) ARM core writes the FEC registers via AHB_ARB2
698ab94cd49SMarek Vasut 	 * 3) FEC DMA starts reading/writing from/to DRAM via AHB_ARB3
699ab94cd49SMarek Vasut 	 *
700ab94cd49SMarek Vasut 	 * Note that 2) does sometimes finish before 1) due to reordering of
701ab94cd49SMarek Vasut 	 * WRITE accesses on the AHB bus, therefore triggering 3) before the
702ab94cd49SMarek Vasut 	 * DMA descriptor is fully written into DRAM. This results in occasional
703ab94cd49SMarek Vasut 	 * corruption of the DMA descriptor.
704ab94cd49SMarek Vasut 	 */
705ab94cd49SMarek Vasut 	readl(addr + size - 4);
706ab94cd49SMarek Vasut 
707ab94cd49SMarek Vasut 	/*
7080b23fb36SIlya Yanok 	 * Enable SmartDMA transmit task
7090b23fb36SIlya Yanok 	 */
7100b23fb36SIlya Yanok 	fec_tx_task_enable(fec);
7110b23fb36SIlya Yanok 
7120b23fb36SIlya Yanok 	/*
7135c1ad3e6SEric Nelson 	 * Wait until frame is sent. On each turn of the wait cycle, we must
7145c1ad3e6SEric Nelson 	 * invalidate data cache to see what's really in RAM. Also, we need
7155c1ad3e6SEric Nelson 	 * barrier here.
7160b23fb36SIlya Yanok 	 */
71767449098SMarek Vasut 	while (--timeout) {
718c0b5a3bbSMarek Vasut 		if (!(readl(&fec->eth->x_des_active) & FEC_X_DES_ACTIVE_TDAR))
719bc1ce150SMarek Vasut 			break;
720bc1ce150SMarek Vasut 	}
7215c1ad3e6SEric Nelson 
722f599288dSFabio Estevam 	if (!timeout) {
723f599288dSFabio Estevam 		ret = -EINVAL;
724f599288dSFabio Estevam 		goto out;
725f599288dSFabio Estevam 	}
726f599288dSFabio Estevam 
727f599288dSFabio Estevam 	/*
728f599288dSFabio Estevam 	 * The TDAR bit is cleared when the descriptors are all out from TX
729f599288dSFabio Estevam 	 * but on mx6solox we noticed that the READY bit is still not cleared
730f599288dSFabio Estevam 	 * right after TDAR.
731f599288dSFabio Estevam 	 * These are two distinct signals, and in IC simulation, we found that
732f599288dSFabio Estevam 	 * TDAR always gets cleared prior than the READY bit of last BD becomes
733f599288dSFabio Estevam 	 * cleared.
734f599288dSFabio Estevam 	 * In mx6solox, we use a later version of FEC IP. It looks like that
735f599288dSFabio Estevam 	 * this intrinsic behaviour of TDAR bit has changed in this newer FEC
736f599288dSFabio Estevam 	 * version.
737f599288dSFabio Estevam 	 *
738f599288dSFabio Estevam 	 * Fix this by polling the READY bit of BD after the TDAR polling,
739f599288dSFabio Estevam 	 * which covers the mx6solox case and does not harm the other SoCs.
740f599288dSFabio Estevam 	 */
741f599288dSFabio Estevam 	timeout = FEC_XFER_TIMEOUT;
742f599288dSFabio Estevam 	while (--timeout) {
743f599288dSFabio Estevam 		invalidate_dcache_range(addr, addr + size);
744f599288dSFabio Estevam 		if (!(readw(&fec->tbd_base[fec->tbd_index].status) &
745f599288dSFabio Estevam 		    FEC_TBD_READY))
746f599288dSFabio Estevam 			break;
747f599288dSFabio Estevam 	}
748f599288dSFabio Estevam 
74967449098SMarek Vasut 	if (!timeout)
75067449098SMarek Vasut 		ret = -EINVAL;
75167449098SMarek Vasut 
752f599288dSFabio Estevam out:
75367449098SMarek Vasut 	debug("fec_send: status 0x%x index %d ret %i\n",
7540b23fb36SIlya Yanok 			readw(&fec->tbd_base[fec->tbd_index].status),
75567449098SMarek Vasut 			fec->tbd_index, ret);
7560b23fb36SIlya Yanok 	/* for next transmission use the other buffer */
7570b23fb36SIlya Yanok 	if (fec->tbd_index)
7580b23fb36SIlya Yanok 		fec->tbd_index = 0;
7590b23fb36SIlya Yanok 	else
7600b23fb36SIlya Yanok 		fec->tbd_index = 1;
7610b23fb36SIlya Yanok 
762bc1ce150SMarek Vasut 	return ret;
7630b23fb36SIlya Yanok }
7640b23fb36SIlya Yanok 
7650b23fb36SIlya Yanok /**
7660b23fb36SIlya Yanok  * Pull one frame from the card
7670b23fb36SIlya Yanok  * @param[in] dev Our ethernet device to handle
7680b23fb36SIlya Yanok  * @return Length of packet read
7690b23fb36SIlya Yanok  */
7700b23fb36SIlya Yanok static int fec_recv(struct eth_device *dev)
7710b23fb36SIlya Yanok {
7720b23fb36SIlya Yanok 	struct fec_priv *fec = (struct fec_priv *)dev->priv;
7730b23fb36SIlya Yanok 	struct fec_bd *rbd = &fec->rbd_base[fec->rbd_index];
7740b23fb36SIlya Yanok 	unsigned long ievent;
7750b23fb36SIlya Yanok 	int frame_length, len = 0;
7760b23fb36SIlya Yanok 	uint16_t bd_status;
777efe24d2eSMarek Vasut 	uint32_t addr, size, end;
7785c1ad3e6SEric Nelson 	int i;
779fd37f195SFabio Estevam 	ALLOC_CACHE_ALIGN_BUFFER(uchar, buff, FEC_MAX_PKT_SIZE);
7800b23fb36SIlya Yanok 
7810b23fb36SIlya Yanok 	/*
7820b23fb36SIlya Yanok 	 * Check if any critical events have happened
7830b23fb36SIlya Yanok 	 */
7840b23fb36SIlya Yanok 	ievent = readl(&fec->eth->ievent);
7850b23fb36SIlya Yanok 	writel(ievent, &fec->eth->ievent);
786eda959f3SMarek Vasut 	debug("fec_recv: ievent 0x%lx\n", ievent);
7870b23fb36SIlya Yanok 	if (ievent & FEC_IEVENT_BABR) {
7880b23fb36SIlya Yanok 		fec_halt(dev);
7890b23fb36SIlya Yanok 		fec_init(dev, fec->bd);
7900b23fb36SIlya Yanok 		printf("some error: 0x%08lx\n", ievent);
7910b23fb36SIlya Yanok 		return 0;
7920b23fb36SIlya Yanok 	}
7930b23fb36SIlya Yanok 	if (ievent & FEC_IEVENT_HBERR) {
7940b23fb36SIlya Yanok 		/* Heartbeat error */
7950b23fb36SIlya Yanok 		writel(0x00000001 | readl(&fec->eth->x_cntrl),
7960b23fb36SIlya Yanok 				&fec->eth->x_cntrl);
7970b23fb36SIlya Yanok 	}
7980b23fb36SIlya Yanok 	if (ievent & FEC_IEVENT_GRA) {
7990b23fb36SIlya Yanok 		/* Graceful stop complete */
8000b23fb36SIlya Yanok 		if (readl(&fec->eth->x_cntrl) & 0x00000001) {
8010b23fb36SIlya Yanok 			fec_halt(dev);
8020b23fb36SIlya Yanok 			writel(~0x00000001 & readl(&fec->eth->x_cntrl),
8030b23fb36SIlya Yanok 					&fec->eth->x_cntrl);
8040b23fb36SIlya Yanok 			fec_init(dev, fec->bd);
8050b23fb36SIlya Yanok 		}
8060b23fb36SIlya Yanok 	}
8070b23fb36SIlya Yanok 
8080b23fb36SIlya Yanok 	/*
8095c1ad3e6SEric Nelson 	 * Read the buffer status. Before the status can be read, the data cache
8105c1ad3e6SEric Nelson 	 * must be invalidated, because the data in RAM might have been changed
8115c1ad3e6SEric Nelson 	 * by DMA. The descriptors are properly aligned to cachelines so there's
8125c1ad3e6SEric Nelson 	 * no need to worry they'd overlap.
8135c1ad3e6SEric Nelson 	 *
8145c1ad3e6SEric Nelson 	 * WARNING: By invalidating the descriptor here, we also invalidate
8155c1ad3e6SEric Nelson 	 * the descriptors surrounding this one. Therefore we can NOT change the
8165c1ad3e6SEric Nelson 	 * contents of this descriptor nor the surrounding ones. The problem is
8175c1ad3e6SEric Nelson 	 * that in order to mark the descriptor as processed, we need to change
8185c1ad3e6SEric Nelson 	 * the descriptor. The solution is to mark the whole cache line when all
8195c1ad3e6SEric Nelson 	 * descriptors in the cache line are processed.
8200b23fb36SIlya Yanok 	 */
8215c1ad3e6SEric Nelson 	addr = (uint32_t)rbd;
8225c1ad3e6SEric Nelson 	addr &= ~(ARCH_DMA_MINALIGN - 1);
8235c1ad3e6SEric Nelson 	size = roundup(sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
8245c1ad3e6SEric Nelson 	invalidate_dcache_range(addr, addr + size);
8255c1ad3e6SEric Nelson 
8260b23fb36SIlya Yanok 	bd_status = readw(&rbd->status);
8270b23fb36SIlya Yanok 	debug("fec_recv: status 0x%x\n", bd_status);
8280b23fb36SIlya Yanok 
8290b23fb36SIlya Yanok 	if (!(bd_status & FEC_RBD_EMPTY)) {
8300b23fb36SIlya Yanok 		if ((bd_status & FEC_RBD_LAST) && !(bd_status & FEC_RBD_ERR) &&
8310b23fb36SIlya Yanok 			((readw(&rbd->data_length) - 4) > 14)) {
8320b23fb36SIlya Yanok 			/*
8330b23fb36SIlya Yanok 			 * Get buffer address and size
8340b23fb36SIlya Yanok 			 */
835b189584bSAlbert ARIBAUD \(3ADEV\) 			addr = readl(&rbd->data_pointer);
8360b23fb36SIlya Yanok 			frame_length = readw(&rbd->data_length) - 4;
8370b23fb36SIlya Yanok 			/*
8385c1ad3e6SEric Nelson 			 * Invalidate data cache over the buffer
8395c1ad3e6SEric Nelson 			 */
840efe24d2eSMarek Vasut 			end = roundup(addr + frame_length, ARCH_DMA_MINALIGN);
841efe24d2eSMarek Vasut 			addr &= ~(ARCH_DMA_MINALIGN - 1);
842efe24d2eSMarek Vasut 			invalidate_dcache_range(addr, end);
8435c1ad3e6SEric Nelson 
8445c1ad3e6SEric Nelson 			/*
8450b23fb36SIlya Yanok 			 *  Fill the buffer and pass it to upper layers
8460b23fb36SIlya Yanok 			 */
847be7e87e2SMarek Vasut #ifdef CONFIG_FEC_MXC_SWAP_PACKET
848b189584bSAlbert ARIBAUD \(3ADEV\) 			swap_packet((uint32_t *)addr, frame_length);
849be7e87e2SMarek Vasut #endif
850b189584bSAlbert ARIBAUD \(3ADEV\) 			memcpy(buff, (char *)addr, frame_length);
8511fd92db8SJoe Hershberger 			net_process_received_packet(buff, frame_length);
8520b23fb36SIlya Yanok 			len = frame_length;
8530b23fb36SIlya Yanok 		} else {
8540b23fb36SIlya Yanok 			if (bd_status & FEC_RBD_ERR)
855b189584bSAlbert ARIBAUD \(3ADEV\) 				printf("error frame: 0x%08x 0x%08x\n",
856b189584bSAlbert ARIBAUD \(3ADEV\) 				       addr, bd_status);
8570b23fb36SIlya Yanok 		}
8585c1ad3e6SEric Nelson 
8590b23fb36SIlya Yanok 		/*
8605c1ad3e6SEric Nelson 		 * Free the current buffer, restart the engine and move forward
8615c1ad3e6SEric Nelson 		 * to the next buffer. Here we check if the whole cacheline of
8625c1ad3e6SEric Nelson 		 * descriptors was already processed and if so, we mark it free
8635c1ad3e6SEric Nelson 		 * as whole.
8640b23fb36SIlya Yanok 		 */
8655c1ad3e6SEric Nelson 		size = RXDESC_PER_CACHELINE - 1;
8665c1ad3e6SEric Nelson 		if ((fec->rbd_index & size) == size) {
8675c1ad3e6SEric Nelson 			i = fec->rbd_index - size;
8685c1ad3e6SEric Nelson 			addr = (uint32_t)&fec->rbd_base[i];
8695c1ad3e6SEric Nelson 			for (; i <= fec->rbd_index ; i++) {
8705c1ad3e6SEric Nelson 				fec_rbd_clean(i == (FEC_RBD_NUM - 1),
8715c1ad3e6SEric Nelson 					      &fec->rbd_base[i]);
8725c1ad3e6SEric Nelson 			}
8735c1ad3e6SEric Nelson 			flush_dcache_range(addr,
8745c1ad3e6SEric Nelson 				addr + ARCH_DMA_MINALIGN);
8755c1ad3e6SEric Nelson 		}
8765c1ad3e6SEric Nelson 
8770b23fb36SIlya Yanok 		fec_rx_task_enable(fec);
8780b23fb36SIlya Yanok 		fec->rbd_index = (fec->rbd_index + 1) % FEC_RBD_NUM;
8790b23fb36SIlya Yanok 	}
8800b23fb36SIlya Yanok 	debug("fec_recv: stop\n");
8810b23fb36SIlya Yanok 
8820b23fb36SIlya Yanok 	return len;
8830b23fb36SIlya Yanok }
8840b23fb36SIlya Yanok 
885ef8e3a3bSTroy Kisky static void fec_set_dev_name(char *dest, int dev_id)
886ef8e3a3bSTroy Kisky {
887ef8e3a3bSTroy Kisky 	sprintf(dest, (dev_id == -1) ? "FEC" : "FEC%i", dev_id);
888ef8e3a3bSTroy Kisky }
889ef8e3a3bSTroy Kisky 
89079e5f27bSMarek Vasut static int fec_alloc_descs(struct fec_priv *fec)
89179e5f27bSMarek Vasut {
89279e5f27bSMarek Vasut 	unsigned int size;
89379e5f27bSMarek Vasut 	int i;
89479e5f27bSMarek Vasut 	uint8_t *data;
89579e5f27bSMarek Vasut 
89679e5f27bSMarek Vasut 	/* Allocate TX descriptors. */
89779e5f27bSMarek Vasut 	size = roundup(2 * sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
89879e5f27bSMarek Vasut 	fec->tbd_base = memalign(ARCH_DMA_MINALIGN, size);
89979e5f27bSMarek Vasut 	if (!fec->tbd_base)
90079e5f27bSMarek Vasut 		goto err_tx;
90179e5f27bSMarek Vasut 
90279e5f27bSMarek Vasut 	/* Allocate RX descriptors. */
90379e5f27bSMarek Vasut 	size = roundup(FEC_RBD_NUM * sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
90479e5f27bSMarek Vasut 	fec->rbd_base = memalign(ARCH_DMA_MINALIGN, size);
90579e5f27bSMarek Vasut 	if (!fec->rbd_base)
90679e5f27bSMarek Vasut 		goto err_rx;
90779e5f27bSMarek Vasut 
90879e5f27bSMarek Vasut 	memset(fec->rbd_base, 0, size);
90979e5f27bSMarek Vasut 
91079e5f27bSMarek Vasut 	/* Allocate RX buffers. */
91179e5f27bSMarek Vasut 
91279e5f27bSMarek Vasut 	/* Maximum RX buffer size. */
913db5b7f56SFabio Estevam 	size = roundup(FEC_MAX_PKT_SIZE, FEC_DMA_RX_MINALIGN);
91479e5f27bSMarek Vasut 	for (i = 0; i < FEC_RBD_NUM; i++) {
915db5b7f56SFabio Estevam 		data = memalign(FEC_DMA_RX_MINALIGN, size);
91679e5f27bSMarek Vasut 		if (!data) {
91779e5f27bSMarek Vasut 			printf("%s: error allocating rxbuf %d\n", __func__, i);
91879e5f27bSMarek Vasut 			goto err_ring;
91979e5f27bSMarek Vasut 		}
92079e5f27bSMarek Vasut 
92179e5f27bSMarek Vasut 		memset(data, 0, size);
92279e5f27bSMarek Vasut 
92379e5f27bSMarek Vasut 		fec->rbd_base[i].data_pointer = (uint32_t)data;
92479e5f27bSMarek Vasut 		fec->rbd_base[i].status = FEC_RBD_EMPTY;
92579e5f27bSMarek Vasut 		fec->rbd_base[i].data_length = 0;
92679e5f27bSMarek Vasut 		/* Flush the buffer to memory. */
92779e5f27bSMarek Vasut 		flush_dcache_range((uint32_t)data, (uint32_t)data + size);
92879e5f27bSMarek Vasut 	}
92979e5f27bSMarek Vasut 
93079e5f27bSMarek Vasut 	/* Mark the last RBD to close the ring. */
93179e5f27bSMarek Vasut 	fec->rbd_base[i - 1].status = FEC_RBD_WRAP | FEC_RBD_EMPTY;
93279e5f27bSMarek Vasut 
93379e5f27bSMarek Vasut 	fec->rbd_index = 0;
93479e5f27bSMarek Vasut 	fec->tbd_index = 0;
93579e5f27bSMarek Vasut 
93679e5f27bSMarek Vasut 	return 0;
93779e5f27bSMarek Vasut 
93879e5f27bSMarek Vasut err_ring:
93979e5f27bSMarek Vasut 	for (; i >= 0; i--)
94079e5f27bSMarek Vasut 		free((void *)fec->rbd_base[i].data_pointer);
94179e5f27bSMarek Vasut 	free(fec->rbd_base);
94279e5f27bSMarek Vasut err_rx:
94379e5f27bSMarek Vasut 	free(fec->tbd_base);
94479e5f27bSMarek Vasut err_tx:
94579e5f27bSMarek Vasut 	return -ENOMEM;
94679e5f27bSMarek Vasut }
94779e5f27bSMarek Vasut 
94879e5f27bSMarek Vasut static void fec_free_descs(struct fec_priv *fec)
94979e5f27bSMarek Vasut {
95079e5f27bSMarek Vasut 	int i;
95179e5f27bSMarek Vasut 
95279e5f27bSMarek Vasut 	for (i = 0; i < FEC_RBD_NUM; i++)
95379e5f27bSMarek Vasut 		free((void *)fec->rbd_base[i].data_pointer);
95479e5f27bSMarek Vasut 	free(fec->rbd_base);
95579e5f27bSMarek Vasut 	free(fec->tbd_base);
95679e5f27bSMarek Vasut }
95779e5f27bSMarek Vasut 
958fe428b90STroy Kisky #ifdef CONFIG_PHYLIB
959fe428b90STroy Kisky int fec_probe(bd_t *bd, int dev_id, uint32_t base_addr,
960fe428b90STroy Kisky 		struct mii_dev *bus, struct phy_device *phydev)
961fe428b90STroy Kisky #else
962fe428b90STroy Kisky static int fec_probe(bd_t *bd, int dev_id, uint32_t base_addr,
963fe428b90STroy Kisky 		struct mii_dev *bus, int phy_id)
964fe428b90STroy Kisky #endif
9650b23fb36SIlya Yanok {
9660b23fb36SIlya Yanok 	struct eth_device *edev;
9679e27e9dcSMarek Vasut 	struct fec_priv *fec;
9680b23fb36SIlya Yanok 	unsigned char ethaddr[6];
969e382fb48SMarek Vasut 	uint32_t start;
970e382fb48SMarek Vasut 	int ret = 0;
9710b23fb36SIlya Yanok 
9720b23fb36SIlya Yanok 	/* create and fill edev struct */
9730b23fb36SIlya Yanok 	edev = (struct eth_device *)malloc(sizeof(struct eth_device));
9740b23fb36SIlya Yanok 	if (!edev) {
9759e27e9dcSMarek Vasut 		puts("fec_mxc: not enough malloc memory for eth_device\n");
976e382fb48SMarek Vasut 		ret = -ENOMEM;
977e382fb48SMarek Vasut 		goto err1;
9780b23fb36SIlya Yanok 	}
9799e27e9dcSMarek Vasut 
9809e27e9dcSMarek Vasut 	fec = (struct fec_priv *)malloc(sizeof(struct fec_priv));
9819e27e9dcSMarek Vasut 	if (!fec) {
9829e27e9dcSMarek Vasut 		puts("fec_mxc: not enough malloc memory for fec_priv\n");
983e382fb48SMarek Vasut 		ret = -ENOMEM;
984e382fb48SMarek Vasut 		goto err2;
9859e27e9dcSMarek Vasut 	}
9869e27e9dcSMarek Vasut 
987de0b9576SNobuhiro Iwamatsu 	memset(edev, 0, sizeof(*edev));
9889e27e9dcSMarek Vasut 	memset(fec, 0, sizeof(*fec));
9899e27e9dcSMarek Vasut 
99079e5f27bSMarek Vasut 	ret = fec_alloc_descs(fec);
99179e5f27bSMarek Vasut 	if (ret)
99279e5f27bSMarek Vasut 		goto err3;
99379e5f27bSMarek Vasut 
9940b23fb36SIlya Yanok 	edev->priv = fec;
9950b23fb36SIlya Yanok 	edev->init = fec_init;
9960b23fb36SIlya Yanok 	edev->send = fec_send;
9970b23fb36SIlya Yanok 	edev->recv = fec_recv;
9980b23fb36SIlya Yanok 	edev->halt = fec_halt;
999fb57ec97SHeiko Schocher 	edev->write_hwaddr = fec_set_hwaddr;
10000b23fb36SIlya Yanok 
10019e27e9dcSMarek Vasut 	fec->eth = (struct ethernet_regs *)base_addr;
10020b23fb36SIlya Yanok 	fec->bd = bd;
10030b23fb36SIlya Yanok 
1004392b8502SMarek Vasut 	fec->xcv_type = CONFIG_FEC_XCV_TYPE;
10050b23fb36SIlya Yanok 
10060b23fb36SIlya Yanok 	/* Reset chip. */
1007cb17b92dSJohn Rigby 	writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_RESET, &fec->eth->ecntrl);
1008e382fb48SMarek Vasut 	start = get_timer(0);
1009e382fb48SMarek Vasut 	while (readl(&fec->eth->ecntrl) & FEC_ECNTRL_RESET) {
1010e382fb48SMarek Vasut 		if (get_timer(start) > (CONFIG_SYS_HZ * 5)) {
1011e382fb48SMarek Vasut 			printf("FEC MXC: Timeout reseting chip\n");
101279e5f27bSMarek Vasut 			goto err4;
1013e382fb48SMarek Vasut 		}
10140b23fb36SIlya Yanok 		udelay(10);
1015e382fb48SMarek Vasut 	}
10160b23fb36SIlya Yanok 
1017a5990b26SMarek Vasut 	fec_reg_setup(fec);
1018ef8e3a3bSTroy Kisky 	fec_set_dev_name(edev->name, dev_id);
1019ef8e3a3bSTroy Kisky 	fec->dev_id = (dev_id == -1) ? 0 : dev_id;
102013947f43STroy Kisky 	fec->bus = bus;
1021fe428b90STroy Kisky 	fec_mii_setspeed(bus->priv);
1022fe428b90STroy Kisky #ifdef CONFIG_PHYLIB
1023fe428b90STroy Kisky 	fec->phydev = phydev;
1024fe428b90STroy Kisky 	phy_connect_dev(phydev, edev);
1025fe428b90STroy Kisky 	/* Configure phy */
1026fe428b90STroy Kisky 	phy_config(phydev);
1027fe428b90STroy Kisky #else
1028fe428b90STroy Kisky 	fec->phy_id = phy_id;
1029fe428b90STroy Kisky #endif
10300b23fb36SIlya Yanok 	eth_register(edev);
10310b23fb36SIlya Yanok 
1032be252b65SFabio Estevam 	if (fec_get_hwaddr(edev, dev_id, ethaddr) == 0) {
1033be252b65SFabio Estevam 		debug("got MAC%d address from fuse: %pM\n", dev_id, ethaddr);
10340b23fb36SIlya Yanok 		memcpy(edev->enetaddr, ethaddr, 6);
1035ddb636bdSEric Nelson 		if (!getenv("ethaddr"))
1036ddb636bdSEric Nelson 			eth_setenv_enetaddr("ethaddr", ethaddr);
10374294b248SStefano Babic 	}
1038e382fb48SMarek Vasut 	return ret;
103979e5f27bSMarek Vasut err4:
104079e5f27bSMarek Vasut 	fec_free_descs(fec);
1041e382fb48SMarek Vasut err3:
1042e382fb48SMarek Vasut 	free(fec);
1043e382fb48SMarek Vasut err2:
1044e382fb48SMarek Vasut 	free(edev);
1045e382fb48SMarek Vasut err1:
1046e382fb48SMarek Vasut 	return ret;
10470b23fb36SIlya Yanok }
10480b23fb36SIlya Yanok 
1049fe428b90STroy Kisky struct mii_dev *fec_get_miibus(uint32_t base_addr, int dev_id)
1050fe428b90STroy Kisky {
1051fe428b90STroy Kisky 	struct ethernet_regs *eth = (struct ethernet_regs *)base_addr;
1052fe428b90STroy Kisky 	struct mii_dev *bus;
1053fe428b90STroy Kisky 	int ret;
1054fe428b90STroy Kisky 
1055fe428b90STroy Kisky 	bus = mdio_alloc();
1056fe428b90STroy Kisky 	if (!bus) {
1057fe428b90STroy Kisky 		printf("mdio_alloc failed\n");
1058fe428b90STroy Kisky 		return NULL;
1059fe428b90STroy Kisky 	}
1060fe428b90STroy Kisky 	bus->read = fec_phy_read;
1061fe428b90STroy Kisky 	bus->write = fec_phy_write;
1062fe428b90STroy Kisky 	bus->priv = eth;
1063fe428b90STroy Kisky 	fec_set_dev_name(bus->name, dev_id);
1064fe428b90STroy Kisky 
1065fe428b90STroy Kisky 	ret = mdio_register(bus);
1066fe428b90STroy Kisky 	if (ret) {
1067fe428b90STroy Kisky 		printf("mdio_register failed\n");
1068fe428b90STroy Kisky 		free(bus);
1069fe428b90STroy Kisky 		return NULL;
1070fe428b90STroy Kisky 	}
1071fe428b90STroy Kisky 	fec_mii_setspeed(eth);
1072fe428b90STroy Kisky 	return bus;
1073fe428b90STroy Kisky }
1074fe428b90STroy Kisky 
1075eef24480STroy Kisky int fecmxc_initialize_multi(bd_t *bd, int dev_id, int phy_id, uint32_t addr)
1076eef24480STroy Kisky {
1077fe428b90STroy Kisky 	uint32_t base_mii;
1078fe428b90STroy Kisky 	struct mii_dev *bus = NULL;
1079fe428b90STroy Kisky #ifdef CONFIG_PHYLIB
1080fe428b90STroy Kisky 	struct phy_device *phydev = NULL;
1081fe428b90STroy Kisky #endif
1082fe428b90STroy Kisky 	int ret;
1083fe428b90STroy Kisky 
1084fe428b90STroy Kisky #ifdef CONFIG_MX28
1085fe428b90STroy Kisky 	/*
1086fe428b90STroy Kisky 	 * The i.MX28 has two ethernet interfaces, but they are not equal.
1087fe428b90STroy Kisky 	 * Only the first one can access the MDIO bus.
1088fe428b90STroy Kisky 	 */
1089fe428b90STroy Kisky 	base_mii = MXS_ENET0_BASE;
1090fe428b90STroy Kisky #else
1091fe428b90STroy Kisky 	base_mii = addr;
1092fe428b90STroy Kisky #endif
1093eef24480STroy Kisky 	debug("eth_init: fec_probe(bd, %i, %i) @ %08x\n", dev_id, phy_id, addr);
1094fe428b90STroy Kisky 	bus = fec_get_miibus(base_mii, dev_id);
1095fe428b90STroy Kisky 	if (!bus)
1096fe428b90STroy Kisky 		return -ENOMEM;
1097fe428b90STroy Kisky #ifdef CONFIG_PHYLIB
1098fe428b90STroy Kisky 	phydev = phy_find_by_mask(bus, 1 << phy_id, PHY_INTERFACE_MODE_RGMII);
1099fe428b90STroy Kisky 	if (!phydev) {
1100fe428b90STroy Kisky 		free(bus);
1101fe428b90STroy Kisky 		return -ENOMEM;
1102fe428b90STroy Kisky 	}
1103fe428b90STroy Kisky 	ret = fec_probe(bd, dev_id, addr, bus, phydev);
1104fe428b90STroy Kisky #else
1105fe428b90STroy Kisky 	ret = fec_probe(bd, dev_id, addr, bus, phy_id);
1106fe428b90STroy Kisky #endif
1107fe428b90STroy Kisky 	if (ret) {
1108fe428b90STroy Kisky #ifdef CONFIG_PHYLIB
1109fe428b90STroy Kisky 		free(phydev);
1110fe428b90STroy Kisky #endif
1111fe428b90STroy Kisky 		free(bus);
1112fe428b90STroy Kisky 	}
1113fe428b90STroy Kisky 	return ret;
1114eef24480STroy Kisky }
1115eef24480STroy Kisky 
111609439c31STroy Kisky #ifdef CONFIG_FEC_MXC_PHYADDR
11170b23fb36SIlya Yanok int fecmxc_initialize(bd_t *bd)
11180b23fb36SIlya Yanok {
1119eef24480STroy Kisky 	return fecmxc_initialize_multi(bd, -1, CONFIG_FEC_MXC_PHYADDR,
1120eef24480STroy Kisky 			IMX_FEC_BASE);
11219e27e9dcSMarek Vasut }
11229e27e9dcSMarek Vasut #endif
11239e27e9dcSMarek Vasut 
112413947f43STroy Kisky #ifndef CONFIG_PHYLIB
11252e5f4421SMarek Vasut int fecmxc_register_mii_postcall(struct eth_device *dev, int (*cb)(int))
11262e5f4421SMarek Vasut {
11272e5f4421SMarek Vasut 	struct fec_priv *fec = (struct fec_priv *)dev->priv;
11282e5f4421SMarek Vasut 	fec->mii_postcall = cb;
11292e5f4421SMarek Vasut 	return 0;
11302e5f4421SMarek Vasut }
113113947f43STroy Kisky #endif
1132