xref: /rk3399_rockchip-uboot/drivers/net/fec_mxc.c (revision 651ef90fa6ca824c8e581aeef9e04bbbe7f7e9ce)
10b23fb36SIlya Yanok /*
20b23fb36SIlya Yanok  * (C) Copyright 2009 Ilya Yanok, Emcraft Systems Ltd <yanok@emcraft.com>
30b23fb36SIlya Yanok  * (C) Copyright 2008,2009 Eric Jarrige <eric.jarrige@armadeus.org>
40b23fb36SIlya Yanok  * (C) Copyright 2008 Armadeus Systems nc
50b23fb36SIlya Yanok  * (C) Copyright 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
60b23fb36SIlya Yanok  * (C) Copyright 2007 Pengutronix, Juergen Beisert <j.beisert@pengutronix.de>
70b23fb36SIlya Yanok  *
80b23fb36SIlya Yanok  * This program is free software; you can redistribute it and/or
90b23fb36SIlya Yanok  * modify it under the terms of the GNU General Public License as
100b23fb36SIlya Yanok  * published by the Free Software Foundation; either version 2 of
110b23fb36SIlya Yanok  * the License, or (at your option) any later version.
120b23fb36SIlya Yanok  *
130b23fb36SIlya Yanok  * This program is distributed in the hope that it will be useful,
140b23fb36SIlya Yanok  * but WITHOUT ANY WARRANTY; without even the implied warranty of
150b23fb36SIlya Yanok  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
160b23fb36SIlya Yanok  * GNU General Public License for more details.
170b23fb36SIlya Yanok  *
180b23fb36SIlya Yanok  * You should have received a copy of the GNU General Public License
190b23fb36SIlya Yanok  * along with this program; if not, write to the Free Software
200b23fb36SIlya Yanok  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
210b23fb36SIlya Yanok  * MA 02111-1307 USA
220b23fb36SIlya Yanok  */
230b23fb36SIlya Yanok 
240b23fb36SIlya Yanok #include <common.h>
250b23fb36SIlya Yanok #include <malloc.h>
260b23fb36SIlya Yanok #include <net.h>
270b23fb36SIlya Yanok #include <miiphy.h>
280b23fb36SIlya Yanok #include "fec_mxc.h"
290b23fb36SIlya Yanok 
300b23fb36SIlya Yanok #include <asm/arch/clock.h>
310b23fb36SIlya Yanok #include <asm/arch/imx-regs.h>
320b23fb36SIlya Yanok #include <asm/io.h>
330b23fb36SIlya Yanok #include <asm/errno.h>
340b23fb36SIlya Yanok 
350b23fb36SIlya Yanok DECLARE_GLOBAL_DATA_PTR;
360b23fb36SIlya Yanok 
370b23fb36SIlya Yanok #ifndef CONFIG_MII
380b23fb36SIlya Yanok #error "CONFIG_MII has to be defined!"
390b23fb36SIlya Yanok #endif
400b23fb36SIlya Yanok 
410b23fb36SIlya Yanok #undef DEBUG
420b23fb36SIlya Yanok 
430b23fb36SIlya Yanok struct nbuf {
440b23fb36SIlya Yanok 	uint8_t data[1500];	/**< actual data */
450b23fb36SIlya Yanok 	int length;		/**< actual length */
460b23fb36SIlya Yanok 	int used;		/**< buffer in use or not */
470b23fb36SIlya Yanok 	uint8_t head[16];	/**< MAC header(6 + 6 + 2) + 2(aligned) */
480b23fb36SIlya Yanok };
490b23fb36SIlya Yanok 
500b23fb36SIlya Yanok struct fec_priv gfec = {
510b23fb36SIlya Yanok 	.eth       = (struct ethernet_regs *)IMX_FEC_BASE,
520b23fb36SIlya Yanok 	.xcv_type  = MII100,
530b23fb36SIlya Yanok 	.rbd_base  = NULL,
540b23fb36SIlya Yanok 	.rbd_index = 0,
550b23fb36SIlya Yanok 	.tbd_base  = NULL,
560b23fb36SIlya Yanok 	.tbd_index = 0,
570b23fb36SIlya Yanok 	.bd        = NULL,
58*651ef90fSjavier Martin 	.rdb_ptr   = NULL,
59*651ef90fSjavier Martin 	.base_ptr  = NULL,
600b23fb36SIlya Yanok };
610b23fb36SIlya Yanok 
620b23fb36SIlya Yanok /*
630b23fb36SIlya Yanok  * MII-interface related functions
640b23fb36SIlya Yanok  */
650b23fb36SIlya Yanok static int fec_miiphy_read(char *dev, uint8_t phyAddr, uint8_t regAddr,
660b23fb36SIlya Yanok 		uint16_t *retVal)
670b23fb36SIlya Yanok {
680b23fb36SIlya Yanok 	struct eth_device *edev = eth_get_dev_by_name(dev);
690b23fb36SIlya Yanok 	struct fec_priv *fec = (struct fec_priv *)edev->priv;
700b23fb36SIlya Yanok 
710b23fb36SIlya Yanok 	uint32_t reg;		/* convenient holder for the PHY register */
720b23fb36SIlya Yanok 	uint32_t phy;		/* convenient holder for the PHY */
730b23fb36SIlya Yanok 	uint32_t start;
740b23fb36SIlya Yanok 
750b23fb36SIlya Yanok 	/*
760b23fb36SIlya Yanok 	 * reading from any PHY's register is done by properly
770b23fb36SIlya Yanok 	 * programming the FEC's MII data register.
780b23fb36SIlya Yanok 	 */
790b23fb36SIlya Yanok 	writel(FEC_IEVENT_MII, &fec->eth->ievent);
800b23fb36SIlya Yanok 	reg = regAddr << FEC_MII_DATA_RA_SHIFT;
810b23fb36SIlya Yanok 	phy = phyAddr << FEC_MII_DATA_PA_SHIFT;
820b23fb36SIlya Yanok 
830b23fb36SIlya Yanok 	writel(FEC_MII_DATA_ST | FEC_MII_DATA_OP_RD | FEC_MII_DATA_TA |
840b23fb36SIlya Yanok 			phy | reg, &fec->eth->mii_data);
850b23fb36SIlya Yanok 
860b23fb36SIlya Yanok 	/*
870b23fb36SIlya Yanok 	 * wait for the related interrupt
880b23fb36SIlya Yanok 	 */
890b23fb36SIlya Yanok 	start = get_timer_masked();
900b23fb36SIlya Yanok 	while (!(readl(&fec->eth->ievent) & FEC_IEVENT_MII)) {
910b23fb36SIlya Yanok 		if (get_timer(start) > (CONFIG_SYS_HZ / 1000)) {
920b23fb36SIlya Yanok 			printf("Read MDIO failed...\n");
930b23fb36SIlya Yanok 			return -1;
940b23fb36SIlya Yanok 		}
950b23fb36SIlya Yanok 	}
960b23fb36SIlya Yanok 
970b23fb36SIlya Yanok 	/*
980b23fb36SIlya Yanok 	 * clear mii interrupt bit
990b23fb36SIlya Yanok 	 */
1000b23fb36SIlya Yanok 	writel(FEC_IEVENT_MII, &fec->eth->ievent);
1010b23fb36SIlya Yanok 
1020b23fb36SIlya Yanok 	/*
1030b23fb36SIlya Yanok 	 * it's now safe to read the PHY's register
1040b23fb36SIlya Yanok 	 */
1050b23fb36SIlya Yanok 	*retVal = readl(&fec->eth->mii_data);
1060b23fb36SIlya Yanok 	debug("fec_miiphy_read: phy: %02x reg:%02x val:%#x\n", phyAddr,
1070b23fb36SIlya Yanok 			regAddr, *retVal);
1080b23fb36SIlya Yanok 	return 0;
1090b23fb36SIlya Yanok }
1100b23fb36SIlya Yanok 
1110b23fb36SIlya Yanok static int fec_miiphy_write(char *dev, uint8_t phyAddr, uint8_t regAddr,
1120b23fb36SIlya Yanok 		uint16_t data)
1130b23fb36SIlya Yanok {
1140b23fb36SIlya Yanok 	struct eth_device *edev = eth_get_dev_by_name(dev);
1150b23fb36SIlya Yanok 	struct fec_priv *fec = (struct fec_priv *)edev->priv;
1160b23fb36SIlya Yanok 
1170b23fb36SIlya Yanok 	uint32_t reg;		/* convenient holder for the PHY register */
1180b23fb36SIlya Yanok 	uint32_t phy;		/* convenient holder for the PHY */
1190b23fb36SIlya Yanok 	uint32_t start;
1200b23fb36SIlya Yanok 
1210b23fb36SIlya Yanok 	reg = regAddr << FEC_MII_DATA_RA_SHIFT;
1220b23fb36SIlya Yanok 	phy = phyAddr << FEC_MII_DATA_PA_SHIFT;
1230b23fb36SIlya Yanok 
1240b23fb36SIlya Yanok 	writel(FEC_MII_DATA_ST | FEC_MII_DATA_OP_WR |
1250b23fb36SIlya Yanok 		FEC_MII_DATA_TA | phy | reg | data, &fec->eth->mii_data);
1260b23fb36SIlya Yanok 
1270b23fb36SIlya Yanok 	/*
1280b23fb36SIlya Yanok 	 * wait for the MII interrupt
1290b23fb36SIlya Yanok 	 */
1300b23fb36SIlya Yanok 	start = get_timer_masked();
1310b23fb36SIlya Yanok 	while (!(readl(&fec->eth->ievent) & FEC_IEVENT_MII)) {
1320b23fb36SIlya Yanok 		if (get_timer(start) > (CONFIG_SYS_HZ / 1000)) {
1330b23fb36SIlya Yanok 			printf("Write MDIO failed...\n");
1340b23fb36SIlya Yanok 			return -1;
1350b23fb36SIlya Yanok 		}
1360b23fb36SIlya Yanok 	}
1370b23fb36SIlya Yanok 
1380b23fb36SIlya Yanok 	/*
1390b23fb36SIlya Yanok 	 * clear MII interrupt bit
1400b23fb36SIlya Yanok 	 */
1410b23fb36SIlya Yanok 	writel(FEC_IEVENT_MII, &fec->eth->ievent);
1420b23fb36SIlya Yanok 	debug("fec_miiphy_write: phy: %02x reg:%02x val:%#x\n", phyAddr,
1430b23fb36SIlya Yanok 			regAddr, data);
1440b23fb36SIlya Yanok 
1450b23fb36SIlya Yanok 	return 0;
1460b23fb36SIlya Yanok }
1470b23fb36SIlya Yanok 
1480b23fb36SIlya Yanok static int miiphy_restart_aneg(struct eth_device *dev)
1490b23fb36SIlya Yanok {
1500b23fb36SIlya Yanok 	/*
1510b23fb36SIlya Yanok 	 * Wake up from sleep if necessary
1520b23fb36SIlya Yanok 	 * Reset PHY, then delay 300ns
1530b23fb36SIlya Yanok 	 */
1540b23fb36SIlya Yanok 	miiphy_write(dev->name, CONFIG_FEC_MXC_PHYADDR, PHY_MIPGSR, 0x00FF);
1550b23fb36SIlya Yanok 	miiphy_write(dev->name, CONFIG_FEC_MXC_PHYADDR, PHY_BMCR,
1560b23fb36SIlya Yanok 			PHY_BMCR_RESET);
1570b23fb36SIlya Yanok 	udelay(1000);
1580b23fb36SIlya Yanok 
1590b23fb36SIlya Yanok 	/*
1600b23fb36SIlya Yanok 	 * Set the auto-negotiation advertisement register bits
1610b23fb36SIlya Yanok 	 */
162e8f1546aSjavier Martin 	miiphy_write(dev->name, CONFIG_FEC_MXC_PHYADDR, PHY_ANAR,
163e8f1546aSjavier Martin 			PHY_ANLPAR_TXFD | PHY_ANLPAR_TX | PHY_ANLPAR_10FD |
164e8f1546aSjavier Martin 			PHY_ANLPAR_10 | PHY_ANLPAR_PSB_802_3);
1650b23fb36SIlya Yanok 	miiphy_write(dev->name, CONFIG_FEC_MXC_PHYADDR, PHY_BMCR,
1660b23fb36SIlya Yanok 			PHY_BMCR_AUTON | PHY_BMCR_RST_NEG);
1670b23fb36SIlya Yanok 
1680b23fb36SIlya Yanok 	return 0;
1690b23fb36SIlya Yanok }
1700b23fb36SIlya Yanok 
1710b23fb36SIlya Yanok static int miiphy_wait_aneg(struct eth_device *dev)
1720b23fb36SIlya Yanok {
1730b23fb36SIlya Yanok 	uint32_t start;
1740b23fb36SIlya Yanok 	uint16_t status;
1750b23fb36SIlya Yanok 
1760b23fb36SIlya Yanok 	/*
1770b23fb36SIlya Yanok 	 * Wait for AN completion
1780b23fb36SIlya Yanok 	 */
1790b23fb36SIlya Yanok 	start = get_timer_masked();
1800b23fb36SIlya Yanok 	do {
1810b23fb36SIlya Yanok 		if (get_timer(start) > (CONFIG_SYS_HZ * 5)) {
1820b23fb36SIlya Yanok 			printf("%s: Autonegotiation timeout\n", dev->name);
1830b23fb36SIlya Yanok 			return -1;
1840b23fb36SIlya Yanok 		}
1850b23fb36SIlya Yanok 
1860b23fb36SIlya Yanok 		if (miiphy_read(dev->name, CONFIG_FEC_MXC_PHYADDR,
1870b23fb36SIlya Yanok 					PHY_BMSR, &status)) {
1880b23fb36SIlya Yanok 			printf("%s: Autonegotiation failed. status: 0x%04x\n",
1890b23fb36SIlya Yanok 					dev->name, status);
1900b23fb36SIlya Yanok 			return -1;
1910b23fb36SIlya Yanok 		}
1920b23fb36SIlya Yanok 	} while (!(status & PHY_BMSR_LS));
1930b23fb36SIlya Yanok 
1940b23fb36SIlya Yanok 	return 0;
1950b23fb36SIlya Yanok }
1960b23fb36SIlya Yanok static int fec_rx_task_enable(struct fec_priv *fec)
1970b23fb36SIlya Yanok {
1980b23fb36SIlya Yanok 	writel(1 << 24, &fec->eth->r_des_active);
1990b23fb36SIlya Yanok 	return 0;
2000b23fb36SIlya Yanok }
2010b23fb36SIlya Yanok 
2020b23fb36SIlya Yanok static int fec_rx_task_disable(struct fec_priv *fec)
2030b23fb36SIlya Yanok {
2040b23fb36SIlya Yanok 	return 0;
2050b23fb36SIlya Yanok }
2060b23fb36SIlya Yanok 
2070b23fb36SIlya Yanok static int fec_tx_task_enable(struct fec_priv *fec)
2080b23fb36SIlya Yanok {
2090b23fb36SIlya Yanok 	writel(1 << 24, &fec->eth->x_des_active);
2100b23fb36SIlya Yanok 	return 0;
2110b23fb36SIlya Yanok }
2120b23fb36SIlya Yanok 
2130b23fb36SIlya Yanok static int fec_tx_task_disable(struct fec_priv *fec)
2140b23fb36SIlya Yanok {
2150b23fb36SIlya Yanok 	return 0;
2160b23fb36SIlya Yanok }
2170b23fb36SIlya Yanok 
2180b23fb36SIlya Yanok /**
2190b23fb36SIlya Yanok  * Initialize receive task's buffer descriptors
2200b23fb36SIlya Yanok  * @param[in] fec all we know about the device yet
2210b23fb36SIlya Yanok  * @param[in] count receive buffer count to be allocated
2220b23fb36SIlya Yanok  * @param[in] size size of each receive buffer
2230b23fb36SIlya Yanok  * @return 0 on success
2240b23fb36SIlya Yanok  *
2250b23fb36SIlya Yanok  * For this task we need additional memory for the data buffers. And each
2260b23fb36SIlya Yanok  * data buffer requires some alignment. Thy must be aligned to a specific
2270b23fb36SIlya Yanok  * boundary each (DB_DATA_ALIGNMENT).
2280b23fb36SIlya Yanok  */
2290b23fb36SIlya Yanok static int fec_rbd_init(struct fec_priv *fec, int count, int size)
2300b23fb36SIlya Yanok {
2310b23fb36SIlya Yanok 	int ix;
2320b23fb36SIlya Yanok 	uint32_t p = 0;
2330b23fb36SIlya Yanok 
2340b23fb36SIlya Yanok 	/* reserve data memory and consider alignment */
235*651ef90fSjavier Martin 	if (fec->rdb_ptr == NULL)
2360b23fb36SIlya Yanok 		fec->rdb_ptr = malloc(size * count + DB_DATA_ALIGNMENT);
2370b23fb36SIlya Yanok 	p = (uint32_t)fec->rdb_ptr;
2380b23fb36SIlya Yanok 	if (!p) {
2390b23fb36SIlya Yanok 		puts("fec_imx27: not enough malloc memory!\n");
2400b23fb36SIlya Yanok 		return -ENOMEM;
2410b23fb36SIlya Yanok 	}
2420b23fb36SIlya Yanok 	memset((void *)p, 0, size * count + DB_DATA_ALIGNMENT);
2430b23fb36SIlya Yanok 	p += DB_DATA_ALIGNMENT-1;
2440b23fb36SIlya Yanok 	p &= ~(DB_DATA_ALIGNMENT-1);
2450b23fb36SIlya Yanok 
2460b23fb36SIlya Yanok 	for (ix = 0; ix < count; ix++) {
2470b23fb36SIlya Yanok 		writel(p, &fec->rbd_base[ix].data_pointer);
2480b23fb36SIlya Yanok 		p += size;
2490b23fb36SIlya Yanok 		writew(FEC_RBD_EMPTY, &fec->rbd_base[ix].status);
2500b23fb36SIlya Yanok 		writew(0, &fec->rbd_base[ix].data_length);
2510b23fb36SIlya Yanok 	}
2520b23fb36SIlya Yanok 	/*
2530b23fb36SIlya Yanok 	 * mark the last RBD to close the ring
2540b23fb36SIlya Yanok 	 */
2550b23fb36SIlya Yanok 	writew(FEC_RBD_WRAP | FEC_RBD_EMPTY, &fec->rbd_base[ix - 1].status);
2560b23fb36SIlya Yanok 	fec->rbd_index = 0;
2570b23fb36SIlya Yanok 
2580b23fb36SIlya Yanok 	return 0;
2590b23fb36SIlya Yanok }
2600b23fb36SIlya Yanok 
2610b23fb36SIlya Yanok /**
2620b23fb36SIlya Yanok  * Initialize transmit task's buffer descriptors
2630b23fb36SIlya Yanok  * @param[in] fec all we know about the device yet
2640b23fb36SIlya Yanok  *
2650b23fb36SIlya Yanok  * Transmit buffers are created externally. We only have to init the BDs here.\n
2660b23fb36SIlya Yanok  * Note: There is a race condition in the hardware. When only one BD is in
2670b23fb36SIlya Yanok  * use it must be marked with the WRAP bit to use it for every transmitt.
2680b23fb36SIlya Yanok  * This bit in combination with the READY bit results into double transmit
2690b23fb36SIlya Yanok  * of each data buffer. It seems the state machine checks READY earlier then
2700b23fb36SIlya Yanok  * resetting it after the first transfer.
2710b23fb36SIlya Yanok  * Using two BDs solves this issue.
2720b23fb36SIlya Yanok  */
2730b23fb36SIlya Yanok static void fec_tbd_init(struct fec_priv *fec)
2740b23fb36SIlya Yanok {
2750b23fb36SIlya Yanok 	writew(0x0000, &fec->tbd_base[0].status);
2760b23fb36SIlya Yanok 	writew(FEC_TBD_WRAP, &fec->tbd_base[1].status);
2770b23fb36SIlya Yanok 	fec->tbd_index = 0;
2780b23fb36SIlya Yanok }
2790b23fb36SIlya Yanok 
2800b23fb36SIlya Yanok /**
2810b23fb36SIlya Yanok  * Mark the given read buffer descriptor as free
2820b23fb36SIlya Yanok  * @param[in] last 1 if this is the last buffer descriptor in the chain, else 0
2830b23fb36SIlya Yanok  * @param[in] pRbd buffer descriptor to mark free again
2840b23fb36SIlya Yanok  */
2850b23fb36SIlya Yanok static void fec_rbd_clean(int last, struct fec_bd *pRbd)
2860b23fb36SIlya Yanok {
2870b23fb36SIlya Yanok 	/*
2880b23fb36SIlya Yanok 	 * Reset buffer descriptor as empty
2890b23fb36SIlya Yanok 	 */
2900b23fb36SIlya Yanok 	if (last)
2910b23fb36SIlya Yanok 		writew(FEC_RBD_WRAP | FEC_RBD_EMPTY, &pRbd->status);
2920b23fb36SIlya Yanok 	else
2930b23fb36SIlya Yanok 		writew(FEC_RBD_EMPTY, &pRbd->status);
2940b23fb36SIlya Yanok 	/*
2950b23fb36SIlya Yanok 	 * no data in it
2960b23fb36SIlya Yanok 	 */
2970b23fb36SIlya Yanok 	writew(0, &pRbd->data_length);
2980b23fb36SIlya Yanok }
2990b23fb36SIlya Yanok 
3000b23fb36SIlya Yanok static int fec_get_hwaddr(struct eth_device *dev, unsigned char *mac)
3010b23fb36SIlya Yanok {
3020b23fb36SIlya Yanok 	struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
3030b23fb36SIlya Yanok 	int i;
3040b23fb36SIlya Yanok 
3050b23fb36SIlya Yanok 	for (i = 0; i < 6; i++)
3060b23fb36SIlya Yanok 		mac[6-1-i] = readl(&iim->iim_bank_area0[IIM0_MAC + i]);
3070b23fb36SIlya Yanok 
3080b23fb36SIlya Yanok 	return is_valid_ether_addr(mac);
3090b23fb36SIlya Yanok }
3100b23fb36SIlya Yanok 
3110b23fb36SIlya Yanok static int fec_set_hwaddr(struct eth_device *dev, unsigned char *mac)
3120b23fb36SIlya Yanok {
3130b23fb36SIlya Yanok 	struct fec_priv *fec = (struct fec_priv *)dev->priv;
3140b23fb36SIlya Yanok 
3150b23fb36SIlya Yanok 	writel(0, &fec->eth->iaddr1);
3160b23fb36SIlya Yanok 	writel(0, &fec->eth->iaddr2);
3170b23fb36SIlya Yanok 	writel(0, &fec->eth->gaddr1);
3180b23fb36SIlya Yanok 	writel(0, &fec->eth->gaddr2);
3190b23fb36SIlya Yanok 
3200b23fb36SIlya Yanok 	/*
3210b23fb36SIlya Yanok 	 * Set physical address
3220b23fb36SIlya Yanok 	 */
3230b23fb36SIlya Yanok 	writel((mac[0] << 24) + (mac[1] << 16) + (mac[2] << 8) + mac[3],
3240b23fb36SIlya Yanok 			&fec->eth->paddr1);
3250b23fb36SIlya Yanok 	writel((mac[4] << 24) + (mac[5] << 16) + 0x8808, &fec->eth->paddr2);
3260b23fb36SIlya Yanok 
3270b23fb36SIlya Yanok 	return 0;
3280b23fb36SIlya Yanok }
3290b23fb36SIlya Yanok 
3300b23fb36SIlya Yanok /**
3310b23fb36SIlya Yanok  * Start the FEC engine
3320b23fb36SIlya Yanok  * @param[in] dev Our device to handle
3330b23fb36SIlya Yanok  */
3340b23fb36SIlya Yanok static int fec_open(struct eth_device *edev)
3350b23fb36SIlya Yanok {
3360b23fb36SIlya Yanok 	struct fec_priv *fec = (struct fec_priv *)edev->priv;
3370b23fb36SIlya Yanok 
3380b23fb36SIlya Yanok 	debug("fec_open: fec_open(dev)\n");
3390b23fb36SIlya Yanok 	/* full-duplex, heartbeat disabled */
3400b23fb36SIlya Yanok 	writel(1 << 2, &fec->eth->x_cntrl);
3410b23fb36SIlya Yanok 	fec->rbd_index = 0;
3420b23fb36SIlya Yanok 
3430b23fb36SIlya Yanok 	/*
3440b23fb36SIlya Yanok 	 * Enable FEC-Lite controller
3450b23fb36SIlya Yanok 	 */
3460b23fb36SIlya Yanok 	writel(FEC_ECNTRL_ETHER_EN, &fec->eth->ecntrl);
3470b23fb36SIlya Yanok 
3480b23fb36SIlya Yanok 	miiphy_wait_aneg(edev);
349e8f1546aSjavier Martin 	miiphy_speed(edev->name, CONFIG_FEC_MXC_PHYADDR);
350e8f1546aSjavier Martin 	miiphy_duplex(edev->name, CONFIG_FEC_MXC_PHYADDR);
3510b23fb36SIlya Yanok 
3520b23fb36SIlya Yanok 	/*
3530b23fb36SIlya Yanok 	 * Enable SmartDMA receive task
3540b23fb36SIlya Yanok 	 */
3550b23fb36SIlya Yanok 	fec_rx_task_enable(fec);
3560b23fb36SIlya Yanok 
3570b23fb36SIlya Yanok 	udelay(100000);
3580b23fb36SIlya Yanok 	return 0;
3590b23fb36SIlya Yanok }
3600b23fb36SIlya Yanok 
3610b23fb36SIlya Yanok static int fec_init(struct eth_device *dev, bd_t* bd)
3620b23fb36SIlya Yanok {
3630b23fb36SIlya Yanok 	uint32_t base;
3640b23fb36SIlya Yanok 	struct fec_priv *fec = (struct fec_priv *)dev->priv;
3650b23fb36SIlya Yanok 
3660b23fb36SIlya Yanok 	/*
3670b23fb36SIlya Yanok 	 * reserve memory for both buffer descriptor chains at once
3680b23fb36SIlya Yanok 	 * Datasheet forces the startaddress of each chain is 16 byte
3690b23fb36SIlya Yanok 	 * aligned
3700b23fb36SIlya Yanok 	 */
371*651ef90fSjavier Martin 	if (fec->base_ptr == NULL)
3720b23fb36SIlya Yanok 		fec->base_ptr = malloc((2 + FEC_RBD_NUM) *
3730b23fb36SIlya Yanok 				sizeof(struct fec_bd) + DB_ALIGNMENT);
3740b23fb36SIlya Yanok 	base = (uint32_t)fec->base_ptr;
3750b23fb36SIlya Yanok 	if (!base) {
3760b23fb36SIlya Yanok 		puts("fec_imx27: not enough malloc memory!\n");
3770b23fb36SIlya Yanok 		return -ENOMEM;
3780b23fb36SIlya Yanok 	}
3790b23fb36SIlya Yanok 	memset((void *)base, 0, (2 + FEC_RBD_NUM) *
3800b23fb36SIlya Yanok 			sizeof(struct fec_bd) + DB_ALIGNMENT);
3810b23fb36SIlya Yanok 	base += (DB_ALIGNMENT-1);
3820b23fb36SIlya Yanok 	base &= ~(DB_ALIGNMENT-1);
3830b23fb36SIlya Yanok 
3840b23fb36SIlya Yanok 	fec->rbd_base = (struct fec_bd *)base;
3850b23fb36SIlya Yanok 
3860b23fb36SIlya Yanok 	base += FEC_RBD_NUM * sizeof(struct fec_bd);
3870b23fb36SIlya Yanok 
3880b23fb36SIlya Yanok 	fec->tbd_base = (struct fec_bd *)base;
3890b23fb36SIlya Yanok 
3900b23fb36SIlya Yanok 	/*
3910b23fb36SIlya Yanok 	 * Set interrupt mask register
3920b23fb36SIlya Yanok 	 */
3930b23fb36SIlya Yanok 	writel(0x00000000, &fec->eth->imask);
3940b23fb36SIlya Yanok 
3950b23fb36SIlya Yanok 	/*
3960b23fb36SIlya Yanok 	 * Clear FEC-Lite interrupt event register(IEVENT)
3970b23fb36SIlya Yanok 	 */
3980b23fb36SIlya Yanok 	writel(0xffffffff, &fec->eth->ievent);
3990b23fb36SIlya Yanok 
4000b23fb36SIlya Yanok 
4010b23fb36SIlya Yanok 	/*
4020b23fb36SIlya Yanok 	 * Set FEC-Lite receive control register(R_CNTRL):
4030b23fb36SIlya Yanok 	 */
4040b23fb36SIlya Yanok 	if (fec->xcv_type == SEVENWIRE) {
4050b23fb36SIlya Yanok 		/*
4060b23fb36SIlya Yanok 		 * Frame length=1518; 7-wire mode
4070b23fb36SIlya Yanok 		 */
4080b23fb36SIlya Yanok 		writel(0x05ee0020, &fec->eth->r_cntrl);	/* FIXME 0x05ee0000 */
4090b23fb36SIlya Yanok 	} else {
4100b23fb36SIlya Yanok 		/*
4110b23fb36SIlya Yanok 		 * Frame length=1518; MII mode;
4120b23fb36SIlya Yanok 		 */
4130b23fb36SIlya Yanok 		writel(0x05ee0024, &fec->eth->r_cntrl);	/* FIXME 0x05ee0004 */
4140b23fb36SIlya Yanok 		/*
4150b23fb36SIlya Yanok 		 * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock
4160b23fb36SIlya Yanok 		 * and do not drop the Preamble.
4170b23fb36SIlya Yanok 		 */
4180b23fb36SIlya Yanok 		writel((((imx_get_ahbclk() / 1000000) + 2) / 5) << 1,
4190b23fb36SIlya Yanok 				&fec->eth->mii_speed);
4200b23fb36SIlya Yanok 		debug("fec_init: mii_speed %#lx\n",
4210b23fb36SIlya Yanok 				(((imx_get_ahbclk() / 1000000) + 2) / 5) << 1);
4220b23fb36SIlya Yanok 	}
4230b23fb36SIlya Yanok 	/*
4240b23fb36SIlya Yanok 	 * Set Opcode/Pause Duration Register
4250b23fb36SIlya Yanok 	 */
4260b23fb36SIlya Yanok 	writel(0x00010020, &fec->eth->op_pause);	/* FIXME 0xffff0020; */
4270b23fb36SIlya Yanok 	writel(0x2, &fec->eth->x_wmrk);
4280b23fb36SIlya Yanok 	/*
4290b23fb36SIlya Yanok 	 * Set multicast address filter
4300b23fb36SIlya Yanok 	 */
4310b23fb36SIlya Yanok 	writel(0x00000000, &fec->eth->gaddr1);
4320b23fb36SIlya Yanok 	writel(0x00000000, &fec->eth->gaddr2);
4330b23fb36SIlya Yanok 
4340b23fb36SIlya Yanok 
4350b23fb36SIlya Yanok 	/* clear MIB RAM */
4360b23fb36SIlya Yanok 	long *mib_ptr = (long *)(IMX_FEC_BASE + 0x200);
4370b23fb36SIlya Yanok 	while (mib_ptr <= (long *)(IMX_FEC_BASE + 0x2FC))
4380b23fb36SIlya Yanok 		*mib_ptr++ = 0;
4390b23fb36SIlya Yanok 
4400b23fb36SIlya Yanok 	/* FIFO receive start register */
4410b23fb36SIlya Yanok 	writel(0x520, &fec->eth->r_fstart);
4420b23fb36SIlya Yanok 
4430b23fb36SIlya Yanok 	/* size and address of each buffer */
4440b23fb36SIlya Yanok 	writel(FEC_MAX_PKT_SIZE, &fec->eth->emrbr);
4450b23fb36SIlya Yanok 	writel((uint32_t)fec->tbd_base, &fec->eth->etdsr);
4460b23fb36SIlya Yanok 	writel((uint32_t)fec->rbd_base, &fec->eth->erdsr);
4470b23fb36SIlya Yanok 
4480b23fb36SIlya Yanok 	/*
4490b23fb36SIlya Yanok 	 * Initialize RxBD/TxBD rings
4500b23fb36SIlya Yanok 	 */
4510b23fb36SIlya Yanok 	if (fec_rbd_init(fec, FEC_RBD_NUM, FEC_MAX_PKT_SIZE) < 0) {
4520b23fb36SIlya Yanok 		free(fec->base_ptr);
4530b23fb36SIlya Yanok 		return -ENOMEM;
4540b23fb36SIlya Yanok 	}
4550b23fb36SIlya Yanok 	fec_tbd_init(fec);
4560b23fb36SIlya Yanok 
4570b23fb36SIlya Yanok 
4580b23fb36SIlya Yanok 	if (fec->xcv_type != SEVENWIRE)
4590b23fb36SIlya Yanok 		miiphy_restart_aneg(dev);
4600b23fb36SIlya Yanok 
4610b23fb36SIlya Yanok 	fec_open(dev);
4620b23fb36SIlya Yanok 	return 0;
4630b23fb36SIlya Yanok }
4640b23fb36SIlya Yanok 
4650b23fb36SIlya Yanok /**
4660b23fb36SIlya Yanok  * Halt the FEC engine
4670b23fb36SIlya Yanok  * @param[in] dev Our device to handle
4680b23fb36SIlya Yanok  */
4690b23fb36SIlya Yanok static void fec_halt(struct eth_device *dev)
4700b23fb36SIlya Yanok {
4710b23fb36SIlya Yanok 	struct fec_priv *fec = &gfec;
4720b23fb36SIlya Yanok 	int counter = 0xffff;
4730b23fb36SIlya Yanok 
4740b23fb36SIlya Yanok 	/*
4750b23fb36SIlya Yanok 	 * issue graceful stop command to the FEC transmitter if necessary
4760b23fb36SIlya Yanok 	 */
4770b23fb36SIlya Yanok 	writel(FEC_ECNTRL_RESET | readl(&fec->eth->x_cntrl),
4780b23fb36SIlya Yanok 			&fec->eth->x_cntrl);
4790b23fb36SIlya Yanok 
4800b23fb36SIlya Yanok 	debug("eth_halt: wait for stop regs\n");
4810b23fb36SIlya Yanok 	/*
4820b23fb36SIlya Yanok 	 * wait for graceful stop to register
4830b23fb36SIlya Yanok 	 */
4840b23fb36SIlya Yanok 	while ((counter--) && (!(readl(&fec->eth->ievent) & FEC_IEVENT_GRA)))
4850b23fb36SIlya Yanok 		;	/* FIXME ensure time */
4860b23fb36SIlya Yanok 
4870b23fb36SIlya Yanok 	/*
4880b23fb36SIlya Yanok 	 * Disable SmartDMA tasks
4890b23fb36SIlya Yanok 	 */
4900b23fb36SIlya Yanok 	fec_tx_task_disable(fec);
4910b23fb36SIlya Yanok 	fec_rx_task_disable(fec);
4920b23fb36SIlya Yanok 
4930b23fb36SIlya Yanok 	/*
4940b23fb36SIlya Yanok 	 * Disable the Ethernet Controller
4950b23fb36SIlya Yanok 	 * Note: this will also reset the BD index counter!
4960b23fb36SIlya Yanok 	 */
4970b23fb36SIlya Yanok 	writel(0, &fec->eth->ecntrl);
4980b23fb36SIlya Yanok 	fec->rbd_index = 0;
4990b23fb36SIlya Yanok 	fec->tbd_index = 0;
5000b23fb36SIlya Yanok 	debug("eth_halt: done\n");
5010b23fb36SIlya Yanok }
5020b23fb36SIlya Yanok 
5030b23fb36SIlya Yanok /**
5040b23fb36SIlya Yanok  * Transmit one frame
5050b23fb36SIlya Yanok  * @param[in] dev Our ethernet device to handle
5060b23fb36SIlya Yanok  * @param[in] packet Pointer to the data to be transmitted
5070b23fb36SIlya Yanok  * @param[in] length Data count in bytes
5080b23fb36SIlya Yanok  * @return 0 on success
5090b23fb36SIlya Yanok  */
5100b23fb36SIlya Yanok static int fec_send(struct eth_device *dev, volatile void* packet, int length)
5110b23fb36SIlya Yanok {
5120b23fb36SIlya Yanok 	unsigned int status;
5130b23fb36SIlya Yanok 
5140b23fb36SIlya Yanok 	/*
5150b23fb36SIlya Yanok 	 * This routine transmits one frame.  This routine only accepts
5160b23fb36SIlya Yanok 	 * 6-byte Ethernet addresses.
5170b23fb36SIlya Yanok 	 */
5180b23fb36SIlya Yanok 	struct fec_priv *fec = (struct fec_priv *)dev->priv;
5190b23fb36SIlya Yanok 
5200b23fb36SIlya Yanok 	/*
5210b23fb36SIlya Yanok 	 * Check for valid length of data.
5220b23fb36SIlya Yanok 	 */
5230b23fb36SIlya Yanok 	if ((length > 1500) || (length <= 0)) {
5240b23fb36SIlya Yanok 		printf("Payload (%d) to large!\n", length);
5250b23fb36SIlya Yanok 		return -1;
5260b23fb36SIlya Yanok 	}
5270b23fb36SIlya Yanok 
5280b23fb36SIlya Yanok 	/*
5290b23fb36SIlya Yanok 	 * Setup the transmit buffer
5300b23fb36SIlya Yanok 	 * Note: We are always using the first buffer for transmission,
5310b23fb36SIlya Yanok 	 * the second will be empty and only used to stop the DMA engine
5320b23fb36SIlya Yanok 	 */
5330b23fb36SIlya Yanok 	writew(length, &fec->tbd_base[fec->tbd_index].data_length);
5340b23fb36SIlya Yanok 	writel((uint32_t)packet, &fec->tbd_base[fec->tbd_index].data_pointer);
5350b23fb36SIlya Yanok 	/*
5360b23fb36SIlya Yanok 	 * update BD's status now
5370b23fb36SIlya Yanok 	 * This block:
5380b23fb36SIlya Yanok 	 * - is always the last in a chain (means no chain)
5390b23fb36SIlya Yanok 	 * - should transmitt the CRC
5400b23fb36SIlya Yanok 	 * - might be the last BD in the list, so the address counter should
5410b23fb36SIlya Yanok 	 *   wrap (-> keep the WRAP flag)
5420b23fb36SIlya Yanok 	 */
5430b23fb36SIlya Yanok 	status = readw(&fec->tbd_base[fec->tbd_index].status) & FEC_TBD_WRAP;
5440b23fb36SIlya Yanok 	status |= FEC_TBD_LAST | FEC_TBD_TC | FEC_TBD_READY;
5450b23fb36SIlya Yanok 	writew(status, &fec->tbd_base[fec->tbd_index].status);
5460b23fb36SIlya Yanok 
5470b23fb36SIlya Yanok 	/*
5480b23fb36SIlya Yanok 	 * Enable SmartDMA transmit task
5490b23fb36SIlya Yanok 	 */
5500b23fb36SIlya Yanok 	fec_tx_task_enable(fec);
5510b23fb36SIlya Yanok 
5520b23fb36SIlya Yanok 	/*
5530b23fb36SIlya Yanok 	 * wait until frame is sent .
5540b23fb36SIlya Yanok 	 */
5550b23fb36SIlya Yanok 	while (readw(&fec->tbd_base[fec->tbd_index].status) & FEC_TBD_READY) {
5560b23fb36SIlya Yanok 		/* FIXME: Timeout */
5570b23fb36SIlya Yanok 	}
5580b23fb36SIlya Yanok 	debug("fec_send: status 0x%x index %d\n",
5590b23fb36SIlya Yanok 			readw(&fec->tbd_base[fec->tbd_index].status),
5600b23fb36SIlya Yanok 			fec->tbd_index);
5610b23fb36SIlya Yanok 	/* for next transmission use the other buffer */
5620b23fb36SIlya Yanok 	if (fec->tbd_index)
5630b23fb36SIlya Yanok 		fec->tbd_index = 0;
5640b23fb36SIlya Yanok 	else
5650b23fb36SIlya Yanok 		fec->tbd_index = 1;
5660b23fb36SIlya Yanok 
5670b23fb36SIlya Yanok 	return 0;
5680b23fb36SIlya Yanok }
5690b23fb36SIlya Yanok 
5700b23fb36SIlya Yanok /**
5710b23fb36SIlya Yanok  * Pull one frame from the card
5720b23fb36SIlya Yanok  * @param[in] dev Our ethernet device to handle
5730b23fb36SIlya Yanok  * @return Length of packet read
5740b23fb36SIlya Yanok  */
5750b23fb36SIlya Yanok static int fec_recv(struct eth_device *dev)
5760b23fb36SIlya Yanok {
5770b23fb36SIlya Yanok 	struct fec_priv *fec = (struct fec_priv *)dev->priv;
5780b23fb36SIlya Yanok 	struct fec_bd *rbd = &fec->rbd_base[fec->rbd_index];
5790b23fb36SIlya Yanok 	unsigned long ievent;
5800b23fb36SIlya Yanok 	int frame_length, len = 0;
5810b23fb36SIlya Yanok 	struct nbuf *frame;
5820b23fb36SIlya Yanok 	uint16_t bd_status;
5830b23fb36SIlya Yanok 	uchar buff[FEC_MAX_PKT_SIZE];
5840b23fb36SIlya Yanok 
5850b23fb36SIlya Yanok 	/*
5860b23fb36SIlya Yanok 	 * Check if any critical events have happened
5870b23fb36SIlya Yanok 	 */
5880b23fb36SIlya Yanok 	ievent = readl(&fec->eth->ievent);
5890b23fb36SIlya Yanok 	writel(ievent, &fec->eth->ievent);
5900b23fb36SIlya Yanok 	debug("fec_recv: ievent 0x%x\n", ievent);
5910b23fb36SIlya Yanok 	if (ievent & FEC_IEVENT_BABR) {
5920b23fb36SIlya Yanok 		fec_halt(dev);
5930b23fb36SIlya Yanok 		fec_init(dev, fec->bd);
5940b23fb36SIlya Yanok 		printf("some error: 0x%08lx\n", ievent);
5950b23fb36SIlya Yanok 		return 0;
5960b23fb36SIlya Yanok 	}
5970b23fb36SIlya Yanok 	if (ievent & FEC_IEVENT_HBERR) {
5980b23fb36SIlya Yanok 		/* Heartbeat error */
5990b23fb36SIlya Yanok 		writel(0x00000001 | readl(&fec->eth->x_cntrl),
6000b23fb36SIlya Yanok 				&fec->eth->x_cntrl);
6010b23fb36SIlya Yanok 	}
6020b23fb36SIlya Yanok 	if (ievent & FEC_IEVENT_GRA) {
6030b23fb36SIlya Yanok 		/* Graceful stop complete */
6040b23fb36SIlya Yanok 		if (readl(&fec->eth->x_cntrl) & 0x00000001) {
6050b23fb36SIlya Yanok 			fec_halt(dev);
6060b23fb36SIlya Yanok 			writel(~0x00000001 & readl(&fec->eth->x_cntrl),
6070b23fb36SIlya Yanok 					&fec->eth->x_cntrl);
6080b23fb36SIlya Yanok 			fec_init(dev, fec->bd);
6090b23fb36SIlya Yanok 		}
6100b23fb36SIlya Yanok 	}
6110b23fb36SIlya Yanok 
6120b23fb36SIlya Yanok 	/*
6130b23fb36SIlya Yanok 	 * ensure reading the right buffer status
6140b23fb36SIlya Yanok 	 */
6150b23fb36SIlya Yanok 	bd_status = readw(&rbd->status);
6160b23fb36SIlya Yanok 	debug("fec_recv: status 0x%x\n", bd_status);
6170b23fb36SIlya Yanok 
6180b23fb36SIlya Yanok 	if (!(bd_status & FEC_RBD_EMPTY)) {
6190b23fb36SIlya Yanok 		if ((bd_status & FEC_RBD_LAST) && !(bd_status & FEC_RBD_ERR) &&
6200b23fb36SIlya Yanok 			((readw(&rbd->data_length) - 4) > 14)) {
6210b23fb36SIlya Yanok 			/*
6220b23fb36SIlya Yanok 			 * Get buffer address and size
6230b23fb36SIlya Yanok 			 */
6240b23fb36SIlya Yanok 			frame = (struct nbuf *)readl(&rbd->data_pointer);
6250b23fb36SIlya Yanok 			frame_length = readw(&rbd->data_length) - 4;
6260b23fb36SIlya Yanok 			/*
6270b23fb36SIlya Yanok 			 *  Fill the buffer and pass it to upper layers
6280b23fb36SIlya Yanok 			 */
6290b23fb36SIlya Yanok 			memcpy(buff, frame->data, frame_length);
6300b23fb36SIlya Yanok 			NetReceive(buff, frame_length);
6310b23fb36SIlya Yanok 			len = frame_length;
6320b23fb36SIlya Yanok 		} else {
6330b23fb36SIlya Yanok 			if (bd_status & FEC_RBD_ERR)
6340b23fb36SIlya Yanok 				printf("error frame: 0x%08lx 0x%08x\n",
6350b23fb36SIlya Yanok 						(ulong)rbd->data_pointer,
6360b23fb36SIlya Yanok 						bd_status);
6370b23fb36SIlya Yanok 		}
6380b23fb36SIlya Yanok 		/*
6390b23fb36SIlya Yanok 		 * free the current buffer, restart the engine
6400b23fb36SIlya Yanok 		 * and move forward to the next buffer
6410b23fb36SIlya Yanok 		 */
6420b23fb36SIlya Yanok 		fec_rbd_clean(fec->rbd_index == (FEC_RBD_NUM - 1) ? 1 : 0, rbd);
6430b23fb36SIlya Yanok 		fec_rx_task_enable(fec);
6440b23fb36SIlya Yanok 		fec->rbd_index = (fec->rbd_index + 1) % FEC_RBD_NUM;
6450b23fb36SIlya Yanok 	}
6460b23fb36SIlya Yanok 	debug("fec_recv: stop\n");
6470b23fb36SIlya Yanok 
6480b23fb36SIlya Yanok 	return len;
6490b23fb36SIlya Yanok }
6500b23fb36SIlya Yanok 
6510b23fb36SIlya Yanok static int fec_probe(bd_t *bd)
6520b23fb36SIlya Yanok {
6530b23fb36SIlya Yanok 	struct pll_regs *pll = (struct pll_regs *)IMX_PLL_BASE;
6540b23fb36SIlya Yanok 	struct eth_device *edev;
6550b23fb36SIlya Yanok 	struct fec_priv *fec = &gfec;
6560b23fb36SIlya Yanok 	unsigned char ethaddr_str[20];
6570b23fb36SIlya Yanok 	unsigned char ethaddr[6];
6580b23fb36SIlya Yanok 	char *tmp = getenv("ethaddr");
6590b23fb36SIlya Yanok 	char *end;
6600b23fb36SIlya Yanok 
6610b23fb36SIlya Yanok 	/* enable FEC clock */
6620b23fb36SIlya Yanok 	writel(readl(&pll->pccr1) | PCCR1_HCLK_FEC, &pll->pccr1);
6630b23fb36SIlya Yanok 	writel(readl(&pll->pccr0) | PCCR0_FEC_EN, &pll->pccr0);
6640b23fb36SIlya Yanok 
6650b23fb36SIlya Yanok 	/* create and fill edev struct */
6660b23fb36SIlya Yanok 	edev = (struct eth_device *)malloc(sizeof(struct eth_device));
6670b23fb36SIlya Yanok 	if (!edev) {
6680b23fb36SIlya Yanok 		puts("fec_imx27: not enough malloc memory!\n");
6690b23fb36SIlya Yanok 		return -ENOMEM;
6700b23fb36SIlya Yanok 	}
6710b23fb36SIlya Yanok 	edev->priv = fec;
6720b23fb36SIlya Yanok 	edev->init = fec_init;
6730b23fb36SIlya Yanok 	edev->send = fec_send;
6740b23fb36SIlya Yanok 	edev->recv = fec_recv;
6750b23fb36SIlya Yanok 	edev->halt = fec_halt;
6760b23fb36SIlya Yanok 
6770b23fb36SIlya Yanok 	fec->eth = (struct ethernet_regs *)IMX_FEC_BASE;
6780b23fb36SIlya Yanok 	fec->bd = bd;
6790b23fb36SIlya Yanok 
6800b23fb36SIlya Yanok 	fec->xcv_type = MII100;
6810b23fb36SIlya Yanok 
6820b23fb36SIlya Yanok 	/* Reset chip. */
6830b23fb36SIlya Yanok 	writel(FEC_ECNTRL_RESET, &fec->eth->ecntrl);
6840b23fb36SIlya Yanok 	while (readl(&fec->eth->ecntrl) & 1)
6850b23fb36SIlya Yanok 		udelay(10);
6860b23fb36SIlya Yanok 
6870b23fb36SIlya Yanok 	/*
6880b23fb36SIlya Yanok 	 * Set interrupt mask register
6890b23fb36SIlya Yanok 	 */
6900b23fb36SIlya Yanok 	writel(0x00000000, &fec->eth->imask);
6910b23fb36SIlya Yanok 
6920b23fb36SIlya Yanok 	/*
6930b23fb36SIlya Yanok 	 * Clear FEC-Lite interrupt event register(IEVENT)
6940b23fb36SIlya Yanok 	 */
6950b23fb36SIlya Yanok 	writel(0xffffffff, &fec->eth->ievent);
6960b23fb36SIlya Yanok 
6970b23fb36SIlya Yanok 	/*
6980b23fb36SIlya Yanok 	 * Set FEC-Lite receive control register(R_CNTRL):
6990b23fb36SIlya Yanok 	 */
7000b23fb36SIlya Yanok 	/*
7010b23fb36SIlya Yanok 	 * Frame length=1518; MII mode;
7020b23fb36SIlya Yanok 	 */
7030b23fb36SIlya Yanok 	writel(0x05ee0024, &fec->eth->r_cntrl);	/* FIXME 0x05ee0004 */
7040b23fb36SIlya Yanok 	/*
7050b23fb36SIlya Yanok 	 * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock
7060b23fb36SIlya Yanok 	 * and do not drop the Preamble.
7070b23fb36SIlya Yanok 	 */
7080b23fb36SIlya Yanok 	writel((((imx_get_ahbclk() / 1000000) + 2) / 5) << 1,
7090b23fb36SIlya Yanok 			&fec->eth->mii_speed);
7100b23fb36SIlya Yanok 	debug("fec_init: mii_speed %#lx\n",
7110b23fb36SIlya Yanok 			(((imx_get_ahbclk() / 1000000) + 2) / 5) << 1);
7120b23fb36SIlya Yanok 
7130b23fb36SIlya Yanok 	sprintf(edev->name, "FEC_MXC");
7140b23fb36SIlya Yanok 
7150b23fb36SIlya Yanok 	miiphy_register(edev->name, fec_miiphy_read, fec_miiphy_write);
7160b23fb36SIlya Yanok 
7170b23fb36SIlya Yanok 	eth_register(edev);
7180b23fb36SIlya Yanok 
7190b23fb36SIlya Yanok 	if ((NULL != tmp) && (12 <= strlen(tmp))) {
7200b23fb36SIlya Yanok 		int i;
7210b23fb36SIlya Yanok 		/* convert MAC from string to int */
7220b23fb36SIlya Yanok 		for (i = 0; i < 6; i++) {
7230b23fb36SIlya Yanok 			ethaddr[i] = tmp ? simple_strtoul(tmp, &end, 16) : 0;
7240b23fb36SIlya Yanok 			if (tmp)
7250b23fb36SIlya Yanok 				tmp = (*end) ? end + 1 : end;
7260b23fb36SIlya Yanok 		}
7270b23fb36SIlya Yanok 	} else if (fec_get_hwaddr(edev, ethaddr) == 0) {
7280b23fb36SIlya Yanok 		printf("got MAC address from EEPROM: %pM\n", ethaddr);
7290b23fb36SIlya Yanok 		setenv("ethaddr", (char *)ethaddr_str);
7300b23fb36SIlya Yanok 	}
7310b23fb36SIlya Yanok 	memcpy(edev->enetaddr, ethaddr, 6);
7320b23fb36SIlya Yanok 	fec_set_hwaddr(edev, ethaddr);
7330b23fb36SIlya Yanok 
7340b23fb36SIlya Yanok 	return 0;
7350b23fb36SIlya Yanok }
7360b23fb36SIlya Yanok 
7370b23fb36SIlya Yanok int fecmxc_initialize(bd_t *bd)
7380b23fb36SIlya Yanok {
7390b23fb36SIlya Yanok 	int lout = 1;
7400b23fb36SIlya Yanok 
7410b23fb36SIlya Yanok 	debug("eth_init: fec_probe(bd)\n");
7420b23fb36SIlya Yanok 	lout = fec_probe(bd);
7430b23fb36SIlya Yanok 
7440b23fb36SIlya Yanok 	return lout;
7450b23fb36SIlya Yanok }
746