1f6569884SThomas Chou /*
2f6569884SThomas Chou * Opencore 10/100 ethernet mac driver
3f6569884SThomas Chou *
4f6569884SThomas Chou * Copyright (C) 2007-2008 Avionic Design Development GmbH
5f6569884SThomas Chou * Copyright (C) 2008-2009 Avionic Design GmbH
6f6569884SThomas Chou * Thierry Reding <thierry.reding@avionic-design.de>
7f6569884SThomas Chou * Copyright (C) 2010 Thomas Chou <thomas@wytron.com.tw>
85d43feabSMax Filippov * Copyright (C) 2016 Cadence Design Systems Inc.
9f6569884SThomas Chou *
105d43feabSMax Filippov * SPDX-License-Identifier: GPL-2.0
11f6569884SThomas Chou */
12f6569884SThomas Chou
13f6569884SThomas Chou #include <common.h>
149d922450SSimon Glass #include <dm.h>
155d43feabSMax Filippov #include <dm/platform_data/net_ethoc.h>
16a84a757aSMax Filippov #include <linux/io.h>
17f6569884SThomas Chou #include <malloc.h>
18f6569884SThomas Chou #include <net.h>
19f6569884SThomas Chou #include <miiphy.h>
20f6569884SThomas Chou #include <asm/cache.h>
210d0779c1SMax Filippov #include <wait_bit.h>
22f6569884SThomas Chou
23f6569884SThomas Chou /* register offsets */
24f6569884SThomas Chou #define MODER 0x00
25f6569884SThomas Chou #define INT_SOURCE 0x04
26f6569884SThomas Chou #define INT_MASK 0x08
27f6569884SThomas Chou #define IPGT 0x0c
28f6569884SThomas Chou #define IPGR1 0x10
29f6569884SThomas Chou #define IPGR2 0x14
30f6569884SThomas Chou #define PACKETLEN 0x18
31f6569884SThomas Chou #define COLLCONF 0x1c
32f6569884SThomas Chou #define TX_BD_NUM 0x20
33f6569884SThomas Chou #define CTRLMODER 0x24
34f6569884SThomas Chou #define MIIMODER 0x28
35f6569884SThomas Chou #define MIICOMMAND 0x2c
36f6569884SThomas Chou #define MIIADDRESS 0x30
37f6569884SThomas Chou #define MIITX_DATA 0x34
38f6569884SThomas Chou #define MIIRX_DATA 0x38
39f6569884SThomas Chou #define MIISTATUS 0x3c
40f6569884SThomas Chou #define MAC_ADDR0 0x40
41f6569884SThomas Chou #define MAC_ADDR1 0x44
42f6569884SThomas Chou #define ETH_HASH0 0x48
43f6569884SThomas Chou #define ETH_HASH1 0x4c
44f6569884SThomas Chou #define ETH_TXCTRL 0x50
45f6569884SThomas Chou
46f6569884SThomas Chou /* mode register */
47f6569884SThomas Chou #define MODER_RXEN (1 << 0) /* receive enable */
48f6569884SThomas Chou #define MODER_TXEN (1 << 1) /* transmit enable */
49f6569884SThomas Chou #define MODER_NOPRE (1 << 2) /* no preamble */
50f6569884SThomas Chou #define MODER_BRO (1 << 3) /* broadcast address */
51f6569884SThomas Chou #define MODER_IAM (1 << 4) /* individual address mode */
52f6569884SThomas Chou #define MODER_PRO (1 << 5) /* promiscuous mode */
53f6569884SThomas Chou #define MODER_IFG (1 << 6) /* interframe gap for incoming frames */
54f6569884SThomas Chou #define MODER_LOOP (1 << 7) /* loopback */
55f6569884SThomas Chou #define MODER_NBO (1 << 8) /* no back-off */
56f6569884SThomas Chou #define MODER_EDE (1 << 9) /* excess defer enable */
57f6569884SThomas Chou #define MODER_FULLD (1 << 10) /* full duplex */
58f6569884SThomas Chou #define MODER_RESET (1 << 11) /* FIXME: reset (undocumented) */
59f6569884SThomas Chou #define MODER_DCRC (1 << 12) /* delayed CRC enable */
60f6569884SThomas Chou #define MODER_CRC (1 << 13) /* CRC enable */
61f6569884SThomas Chou #define MODER_HUGE (1 << 14) /* huge packets enable */
62f6569884SThomas Chou #define MODER_PAD (1 << 15) /* padding enabled */
63f6569884SThomas Chou #define MODER_RSM (1 << 16) /* receive small packets */
64f6569884SThomas Chou
65f6569884SThomas Chou /* interrupt source and mask registers */
66f6569884SThomas Chou #define INT_MASK_TXF (1 << 0) /* transmit frame */
67f6569884SThomas Chou #define INT_MASK_TXE (1 << 1) /* transmit error */
68f6569884SThomas Chou #define INT_MASK_RXF (1 << 2) /* receive frame */
69f6569884SThomas Chou #define INT_MASK_RXE (1 << 3) /* receive error */
70f6569884SThomas Chou #define INT_MASK_BUSY (1 << 4)
71f6569884SThomas Chou #define INT_MASK_TXC (1 << 5) /* transmit control frame */
72f6569884SThomas Chou #define INT_MASK_RXC (1 << 6) /* receive control frame */
73f6569884SThomas Chou
74f6569884SThomas Chou #define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
75f6569884SThomas Chou #define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
76f6569884SThomas Chou
77f6569884SThomas Chou #define INT_MASK_ALL ( \
78f6569884SThomas Chou INT_MASK_TXF | INT_MASK_TXE | \
79f6569884SThomas Chou INT_MASK_RXF | INT_MASK_RXE | \
80f6569884SThomas Chou INT_MASK_TXC | INT_MASK_RXC | \
81f6569884SThomas Chou INT_MASK_BUSY \
82f6569884SThomas Chou )
83f6569884SThomas Chou
84f6569884SThomas Chou /* packet length register */
85f6569884SThomas Chou #define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
86f6569884SThomas Chou #define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
87f6569884SThomas Chou #define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
88f6569884SThomas Chou PACKETLEN_MAX(max))
89f6569884SThomas Chou
90f6569884SThomas Chou /* transmit buffer number register */
91f6569884SThomas Chou #define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
92f6569884SThomas Chou
93f6569884SThomas Chou /* control module mode register */
94f6569884SThomas Chou #define CTRLMODER_PASSALL (1 << 0) /* pass all receive frames */
95f6569884SThomas Chou #define CTRLMODER_RXFLOW (1 << 1) /* receive control flow */
96f6569884SThomas Chou #define CTRLMODER_TXFLOW (1 << 2) /* transmit control flow */
97f6569884SThomas Chou
98f6569884SThomas Chou /* MII mode register */
99f6569884SThomas Chou #define MIIMODER_CLKDIV(x) ((x) & 0xfe) /* needs to be an even number */
100f6569884SThomas Chou #define MIIMODER_NOPRE (1 << 8) /* no preamble */
101f6569884SThomas Chou
102f6569884SThomas Chou /* MII command register */
103f6569884SThomas Chou #define MIICOMMAND_SCAN (1 << 0) /* scan status */
104f6569884SThomas Chou #define MIICOMMAND_READ (1 << 1) /* read status */
105f6569884SThomas Chou #define MIICOMMAND_WRITE (1 << 2) /* write control data */
106f6569884SThomas Chou
107f6569884SThomas Chou /* MII address register */
108f6569884SThomas Chou #define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
109f6569884SThomas Chou #define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
110f6569884SThomas Chou #define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
111f6569884SThomas Chou MIIADDRESS_RGAD(reg))
112f6569884SThomas Chou
113f6569884SThomas Chou /* MII transmit data register */
114f6569884SThomas Chou #define MIITX_DATA_VAL(x) ((x) & 0xffff)
115f6569884SThomas Chou
116f6569884SThomas Chou /* MII receive data register */
117f6569884SThomas Chou #define MIIRX_DATA_VAL(x) ((x) & 0xffff)
118f6569884SThomas Chou
119f6569884SThomas Chou /* MII status register */
120f6569884SThomas Chou #define MIISTATUS_LINKFAIL (1 << 0)
121f6569884SThomas Chou #define MIISTATUS_BUSY (1 << 1)
122f6569884SThomas Chou #define MIISTATUS_INVALID (1 << 2)
123f6569884SThomas Chou
124f6569884SThomas Chou /* TX buffer descriptor */
125f6569884SThomas Chou #define TX_BD_CS (1 << 0) /* carrier sense lost */
126f6569884SThomas Chou #define TX_BD_DF (1 << 1) /* defer indication */
127f6569884SThomas Chou #define TX_BD_LC (1 << 2) /* late collision */
128f6569884SThomas Chou #define TX_BD_RL (1 << 3) /* retransmission limit */
129f6569884SThomas Chou #define TX_BD_RETRY_MASK (0x00f0)
130f6569884SThomas Chou #define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
131f6569884SThomas Chou #define TX_BD_UR (1 << 8) /* transmitter underrun */
132f6569884SThomas Chou #define TX_BD_CRC (1 << 11) /* TX CRC enable */
133f6569884SThomas Chou #define TX_BD_PAD (1 << 12) /* pad enable */
134f6569884SThomas Chou #define TX_BD_WRAP (1 << 13)
135f6569884SThomas Chou #define TX_BD_IRQ (1 << 14) /* interrupt request enable */
136f6569884SThomas Chou #define TX_BD_READY (1 << 15) /* TX buffer ready */
137f6569884SThomas Chou #define TX_BD_LEN(x) (((x) & 0xffff) << 16)
138f6569884SThomas Chou #define TX_BD_LEN_MASK (0xffff << 16)
139f6569884SThomas Chou
140f6569884SThomas Chou #define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
141f6569884SThomas Chou TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
142f6569884SThomas Chou
143f6569884SThomas Chou /* RX buffer descriptor */
144f6569884SThomas Chou #define RX_BD_LC (1 << 0) /* late collision */
145f6569884SThomas Chou #define RX_BD_CRC (1 << 1) /* RX CRC error */
146f6569884SThomas Chou #define RX_BD_SF (1 << 2) /* short frame */
147f6569884SThomas Chou #define RX_BD_TL (1 << 3) /* too long */
148f6569884SThomas Chou #define RX_BD_DN (1 << 4) /* dribble nibble */
149f6569884SThomas Chou #define RX_BD_IS (1 << 5) /* invalid symbol */
150f6569884SThomas Chou #define RX_BD_OR (1 << 6) /* receiver overrun */
151f6569884SThomas Chou #define RX_BD_MISS (1 << 7)
152f6569884SThomas Chou #define RX_BD_CF (1 << 8) /* control frame */
153f6569884SThomas Chou #define RX_BD_WRAP (1 << 13)
154f6569884SThomas Chou #define RX_BD_IRQ (1 << 14) /* interrupt request enable */
155f6569884SThomas Chou #define RX_BD_EMPTY (1 << 15)
156f6569884SThomas Chou #define RX_BD_LEN(x) (((x) & 0xffff) << 16)
157f6569884SThomas Chou
158f6569884SThomas Chou #define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
159f6569884SThomas Chou RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
160f6569884SThomas Chou
161f6569884SThomas Chou #define ETHOC_BUFSIZ 1536
162f6569884SThomas Chou #define ETHOC_ZLEN 64
163f6569884SThomas Chou #define ETHOC_BD_BASE 0x400
164f6569884SThomas Chou #define ETHOC_TIMEOUT (HZ / 2)
165f6569884SThomas Chou #define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
166a84a757aSMax Filippov #define ETHOC_IOSIZE 0x54
167f6569884SThomas Chou
168f6569884SThomas Chou /**
169f6569884SThomas Chou * struct ethoc - driver-private device structure
170f6569884SThomas Chou * @num_tx: number of send buffers
171f6569884SThomas Chou * @cur_tx: last send buffer written
172f6569884SThomas Chou * @dty_tx: last buffer actually sent
173f6569884SThomas Chou * @num_rx: number of receive buffers
174f6569884SThomas Chou * @cur_rx: current receive buffer
175f6569884SThomas Chou */
176f6569884SThomas Chou struct ethoc {
177f6569884SThomas Chou u32 num_tx;
178f6569884SThomas Chou u32 cur_tx;
179f6569884SThomas Chou u32 dty_tx;
180f6569884SThomas Chou u32 num_rx;
181f6569884SThomas Chou u32 cur_rx;
182a84a757aSMax Filippov void __iomem *iobase;
18359b7dfa0SMax Filippov void __iomem *packet;
18459b7dfa0SMax Filippov phys_addr_t packet_phys;
1850d0779c1SMax Filippov
1860d0779c1SMax Filippov #ifdef CONFIG_PHYLIB
1870d0779c1SMax Filippov struct mii_dev *bus;
1880d0779c1SMax Filippov struct phy_device *phydev;
1890d0779c1SMax Filippov #endif
190f6569884SThomas Chou };
191f6569884SThomas Chou
192f6569884SThomas Chou /**
193f6569884SThomas Chou * struct ethoc_bd - buffer descriptor
194f6569884SThomas Chou * @stat: buffer statistics
195f6569884SThomas Chou * @addr: physical memory address
196f6569884SThomas Chou */
197f6569884SThomas Chou struct ethoc_bd {
198f6569884SThomas Chou u32 stat;
199f6569884SThomas Chou u32 addr;
200f6569884SThomas Chou };
201f6569884SThomas Chou
ethoc_reg(struct ethoc * priv,size_t offset)2020d0779c1SMax Filippov static inline u32 *ethoc_reg(struct ethoc *priv, size_t offset)
2030d0779c1SMax Filippov {
2040d0779c1SMax Filippov return priv->iobase + offset;
2050d0779c1SMax Filippov }
2060d0779c1SMax Filippov
ethoc_read(struct ethoc * priv,size_t offset)207a84a757aSMax Filippov static inline u32 ethoc_read(struct ethoc *priv, size_t offset)
208f6569884SThomas Chou {
2090d0779c1SMax Filippov return readl(ethoc_reg(priv, offset));
210f6569884SThomas Chou }
211f6569884SThomas Chou
ethoc_write(struct ethoc * priv,size_t offset,u32 data)212a84a757aSMax Filippov static inline void ethoc_write(struct ethoc *priv, size_t offset, u32 data)
213f6569884SThomas Chou {
2140d0779c1SMax Filippov writel(data, ethoc_reg(priv, offset));
215f6569884SThomas Chou }
216f6569884SThomas Chou
ethoc_read_bd(struct ethoc * priv,int index,struct ethoc_bd * bd)217a84a757aSMax Filippov static inline void ethoc_read_bd(struct ethoc *priv, int index,
218f6569884SThomas Chou struct ethoc_bd *bd)
219f6569884SThomas Chou {
2209f680d2dSVasili Galka size_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
221a84a757aSMax Filippov bd->stat = ethoc_read(priv, offset + 0);
222a84a757aSMax Filippov bd->addr = ethoc_read(priv, offset + 4);
223f6569884SThomas Chou }
224f6569884SThomas Chou
ethoc_write_bd(struct ethoc * priv,int index,const struct ethoc_bd * bd)225a84a757aSMax Filippov static inline void ethoc_write_bd(struct ethoc *priv, int index,
226f6569884SThomas Chou const struct ethoc_bd *bd)
227f6569884SThomas Chou {
2289f680d2dSVasili Galka size_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
229a84a757aSMax Filippov ethoc_write(priv, offset + 0, bd->stat);
230a84a757aSMax Filippov ethoc_write(priv, offset + 4, bd->addr);
231f6569884SThomas Chou }
232f6569884SThomas Chou
ethoc_write_hwaddr_common(struct ethoc * priv,u8 * mac)2335d43feabSMax Filippov static int ethoc_write_hwaddr_common(struct ethoc *priv, u8 *mac)
234f6569884SThomas Chou {
235a84a757aSMax Filippov ethoc_write(priv, MAC_ADDR0, (mac[2] << 24) | (mac[3] << 16) |
236f6569884SThomas Chou (mac[4] << 8) | (mac[5] << 0));
237a84a757aSMax Filippov ethoc_write(priv, MAC_ADDR1, (mac[0] << 8) | (mac[1] << 0));
2383ac9d6c6SThomas Chou return 0;
239f6569884SThomas Chou }
240f6569884SThomas Chou
ethoc_ack_irq(struct ethoc * priv,u32 mask)241a84a757aSMax Filippov static inline void ethoc_ack_irq(struct ethoc *priv, u32 mask)
242f6569884SThomas Chou {
243a84a757aSMax Filippov ethoc_write(priv, INT_SOURCE, mask);
244f6569884SThomas Chou }
245f6569884SThomas Chou
ethoc_enable_rx_and_tx(struct ethoc * priv)246a84a757aSMax Filippov static inline void ethoc_enable_rx_and_tx(struct ethoc *priv)
247f6569884SThomas Chou {
248a84a757aSMax Filippov u32 mode = ethoc_read(priv, MODER);
249f6569884SThomas Chou mode |= MODER_RXEN | MODER_TXEN;
250a84a757aSMax Filippov ethoc_write(priv, MODER, mode);
251f6569884SThomas Chou }
252f6569884SThomas Chou
ethoc_disable_rx_and_tx(struct ethoc * priv)253a84a757aSMax Filippov static inline void ethoc_disable_rx_and_tx(struct ethoc *priv)
254f6569884SThomas Chou {
255a84a757aSMax Filippov u32 mode = ethoc_read(priv, MODER);
256f6569884SThomas Chou mode &= ~(MODER_RXEN | MODER_TXEN);
257a84a757aSMax Filippov ethoc_write(priv, MODER, mode);
258f6569884SThomas Chou }
259f6569884SThomas Chou
ethoc_init_ring(struct ethoc * priv)260a84a757aSMax Filippov static int ethoc_init_ring(struct ethoc *priv)
261f6569884SThomas Chou {
262f6569884SThomas Chou struct ethoc_bd bd;
26359b7dfa0SMax Filippov phys_addr_t addr = priv->packet_phys;
264f6569884SThomas Chou int i;
265f6569884SThomas Chou
266f6569884SThomas Chou priv->cur_tx = 0;
267f6569884SThomas Chou priv->dty_tx = 0;
268f6569884SThomas Chou priv->cur_rx = 0;
269f6569884SThomas Chou
270f6569884SThomas Chou /* setup transmission buffers */
271f6569884SThomas Chou bd.stat = TX_BD_IRQ | TX_BD_CRC;
27202a888b5SMax Filippov bd.addr = 0;
273f6569884SThomas Chou
274f6569884SThomas Chou for (i = 0; i < priv->num_tx; i++) {
27559b7dfa0SMax Filippov if (addr) {
27659b7dfa0SMax Filippov bd.addr = addr;
27759b7dfa0SMax Filippov addr += PKTSIZE_ALIGN;
27859b7dfa0SMax Filippov }
279f6569884SThomas Chou if (i == priv->num_tx - 1)
280f6569884SThomas Chou bd.stat |= TX_BD_WRAP;
281f6569884SThomas Chou
282a84a757aSMax Filippov ethoc_write_bd(priv, i, &bd);
283f6569884SThomas Chou }
284f6569884SThomas Chou
285f6569884SThomas Chou bd.stat = RX_BD_EMPTY | RX_BD_IRQ;
286f6569884SThomas Chou
287f6569884SThomas Chou for (i = 0; i < priv->num_rx; i++) {
28859b7dfa0SMax Filippov if (addr) {
28959b7dfa0SMax Filippov bd.addr = addr;
29059b7dfa0SMax Filippov addr += PKTSIZE_ALIGN;
29159b7dfa0SMax Filippov } else {
29202a888b5SMax Filippov bd.addr = virt_to_phys(net_rx_packets[i]);
29359b7dfa0SMax Filippov }
294f6569884SThomas Chou if (i == priv->num_rx - 1)
295f6569884SThomas Chou bd.stat |= RX_BD_WRAP;
296f6569884SThomas Chou
29702a888b5SMax Filippov flush_dcache_range((ulong)net_rx_packets[i],
29802a888b5SMax Filippov (ulong)net_rx_packets[i] + PKTSIZE_ALIGN);
299a84a757aSMax Filippov ethoc_write_bd(priv, priv->num_tx + i, &bd);
300f6569884SThomas Chou }
301f6569884SThomas Chou
302f6569884SThomas Chou return 0;
303f6569884SThomas Chou }
304f6569884SThomas Chou
ethoc_reset(struct ethoc * priv)305a84a757aSMax Filippov static int ethoc_reset(struct ethoc *priv)
306f6569884SThomas Chou {
307f6569884SThomas Chou u32 mode;
308f6569884SThomas Chou
309f6569884SThomas Chou /* TODO: reset controller? */
310f6569884SThomas Chou
311a84a757aSMax Filippov ethoc_disable_rx_and_tx(priv);
312f6569884SThomas Chou
313f6569884SThomas Chou /* TODO: setup registers */
314f6569884SThomas Chou
315f6569884SThomas Chou /* enable FCS generation and automatic padding */
316a84a757aSMax Filippov mode = ethoc_read(priv, MODER);
317f6569884SThomas Chou mode |= MODER_CRC | MODER_PAD;
318a84a757aSMax Filippov ethoc_write(priv, MODER, mode);
319f6569884SThomas Chou
320f6569884SThomas Chou /* set full-duplex mode */
321a84a757aSMax Filippov mode = ethoc_read(priv, MODER);
322f6569884SThomas Chou mode |= MODER_FULLD;
323a84a757aSMax Filippov ethoc_write(priv, MODER, mode);
324a84a757aSMax Filippov ethoc_write(priv, IPGT, 0x15);
325f6569884SThomas Chou
326a84a757aSMax Filippov ethoc_ack_irq(priv, INT_MASK_ALL);
327a84a757aSMax Filippov ethoc_enable_rx_and_tx(priv);
328f6569884SThomas Chou return 0;
329f6569884SThomas Chou }
330f6569884SThomas Chou
ethoc_init_common(struct ethoc * priv)3315d43feabSMax Filippov static int ethoc_init_common(struct ethoc *priv)
332f6569884SThomas Chou {
3330d0779c1SMax Filippov int ret = 0;
3340d0779c1SMax Filippov
335f6569884SThomas Chou priv->num_tx = 1;
336f6569884SThomas Chou priv->num_rx = PKTBUFSRX;
337a84a757aSMax Filippov ethoc_write(priv, TX_BD_NUM, priv->num_tx);
338a84a757aSMax Filippov ethoc_init_ring(priv);
339a84a757aSMax Filippov ethoc_reset(priv);
340f6569884SThomas Chou
3410d0779c1SMax Filippov #ifdef CONFIG_PHYLIB
3420d0779c1SMax Filippov ret = phy_startup(priv->phydev);
3430d0779c1SMax Filippov if (ret) {
3440d0779c1SMax Filippov printf("Could not initialize PHY %s\n",
3450d0779c1SMax Filippov priv->phydev->dev->name);
3460d0779c1SMax Filippov return ret;
3470d0779c1SMax Filippov }
3480d0779c1SMax Filippov #endif
3490d0779c1SMax Filippov return ret;
3500d0779c1SMax Filippov }
3510d0779c1SMax Filippov
ethoc_stop_common(struct ethoc * priv)3520d0779c1SMax Filippov static void ethoc_stop_common(struct ethoc *priv)
3530d0779c1SMax Filippov {
3540d0779c1SMax Filippov ethoc_disable_rx_and_tx(priv);
3550d0779c1SMax Filippov #ifdef CONFIG_PHYLIB
3560d0779c1SMax Filippov phy_shutdown(priv->phydev);
3570d0779c1SMax Filippov #endif
358f6569884SThomas Chou }
359f6569884SThomas Chou
ethoc_update_rx_stats(struct ethoc_bd * bd)360f6569884SThomas Chou static int ethoc_update_rx_stats(struct ethoc_bd *bd)
361f6569884SThomas Chou {
362f6569884SThomas Chou int ret = 0;
363f6569884SThomas Chou
364f6569884SThomas Chou if (bd->stat & RX_BD_TL) {
365f6569884SThomas Chou debug("ETHOC: " "RX: frame too long\n");
366f6569884SThomas Chou ret++;
367f6569884SThomas Chou }
368f6569884SThomas Chou
369f6569884SThomas Chou if (bd->stat & RX_BD_SF) {
370f6569884SThomas Chou debug("ETHOC: " "RX: frame too short\n");
371f6569884SThomas Chou ret++;
372f6569884SThomas Chou }
373f6569884SThomas Chou
374f6569884SThomas Chou if (bd->stat & RX_BD_DN)
375f6569884SThomas Chou debug("ETHOC: " "RX: dribble nibble\n");
376f6569884SThomas Chou
377f6569884SThomas Chou if (bd->stat & RX_BD_CRC) {
378f6569884SThomas Chou debug("ETHOC: " "RX: wrong CRC\n");
379f6569884SThomas Chou ret++;
380f6569884SThomas Chou }
381f6569884SThomas Chou
382f6569884SThomas Chou if (bd->stat & RX_BD_OR) {
383f6569884SThomas Chou debug("ETHOC: " "RX: overrun\n");
384f6569884SThomas Chou ret++;
385f6569884SThomas Chou }
386f6569884SThomas Chou
387f6569884SThomas Chou if (bd->stat & RX_BD_LC) {
388f6569884SThomas Chou debug("ETHOC: " "RX: late collision\n");
389f6569884SThomas Chou ret++;
390f6569884SThomas Chou }
391f6569884SThomas Chou
392f6569884SThomas Chou return ret;
393f6569884SThomas Chou }
394f6569884SThomas Chou
ethoc_rx_common(struct ethoc * priv,uchar ** packetp)3955d43feabSMax Filippov static int ethoc_rx_common(struct ethoc *priv, uchar **packetp)
396f6569884SThomas Chou {
397f6569884SThomas Chou struct ethoc_bd bd;
39802a888b5SMax Filippov u32 i = priv->cur_rx % priv->num_rx;
39902a888b5SMax Filippov u32 entry = priv->num_tx + i;
400f6569884SThomas Chou
401a84a757aSMax Filippov ethoc_read_bd(priv, entry, &bd);
402f6569884SThomas Chou if (bd.stat & RX_BD_EMPTY)
4035d43feabSMax Filippov return -EAGAIN;
404f6569884SThomas Chou
405f6569884SThomas Chou debug("%s(): RX buffer %d, %x received\n",
406f6569884SThomas Chou __func__, priv->cur_rx, bd.stat);
407f6569884SThomas Chou if (ethoc_update_rx_stats(&bd) == 0) {
408f6569884SThomas Chou int size = bd.stat >> 16;
4095d43feabSMax Filippov
410f6569884SThomas Chou size -= 4; /* strip the CRC */
41159b7dfa0SMax Filippov if (priv->packet)
41259b7dfa0SMax Filippov *packetp = priv->packet + entry * PKTSIZE_ALIGN;
41359b7dfa0SMax Filippov else
41402a888b5SMax Filippov *packetp = net_rx_packets[i];
4155d43feabSMax Filippov return size;
4165d43feabSMax Filippov } else {
4175d43feabSMax Filippov return 0;
4185d43feabSMax Filippov }
419f6569884SThomas Chou }
420f6569884SThomas Chou
ethoc_is_new_packet_received(struct ethoc * priv)4215d43feabSMax Filippov static int ethoc_is_new_packet_received(struct ethoc *priv)
4225d43feabSMax Filippov {
4235d43feabSMax Filippov u32 pending;
4245d43feabSMax Filippov
4255d43feabSMax Filippov pending = ethoc_read(priv, INT_SOURCE);
4265d43feabSMax Filippov ethoc_ack_irq(priv, pending);
4275d43feabSMax Filippov if (pending & INT_MASK_BUSY)
4285d43feabSMax Filippov debug("%s(): packet dropped\n", __func__);
4295d43feabSMax Filippov if (pending & INT_MASK_RX) {
4305d43feabSMax Filippov debug("%s(): rx irq\n", __func__);
4315d43feabSMax Filippov return 1;
432f6569884SThomas Chou }
433f6569884SThomas Chou
4345d43feabSMax Filippov return 0;
435f6569884SThomas Chou }
436f6569884SThomas Chou
ethoc_update_tx_stats(struct ethoc_bd * bd)437f6569884SThomas Chou static int ethoc_update_tx_stats(struct ethoc_bd *bd)
438f6569884SThomas Chou {
439f6569884SThomas Chou if (bd->stat & TX_BD_LC)
440f6569884SThomas Chou debug("ETHOC: " "TX: late collision\n");
441f6569884SThomas Chou
442f6569884SThomas Chou if (bd->stat & TX_BD_RL)
443f6569884SThomas Chou debug("ETHOC: " "TX: retransmit limit\n");
444f6569884SThomas Chou
445f6569884SThomas Chou if (bd->stat & TX_BD_UR)
446f6569884SThomas Chou debug("ETHOC: " "TX: underrun\n");
447f6569884SThomas Chou
448f6569884SThomas Chou if (bd->stat & TX_BD_CS)
449f6569884SThomas Chou debug("ETHOC: " "TX: carrier sense lost\n");
450f6569884SThomas Chou
451f6569884SThomas Chou return 0;
452f6569884SThomas Chou }
453f6569884SThomas Chou
ethoc_tx(struct ethoc * priv)454a84a757aSMax Filippov static void ethoc_tx(struct ethoc *priv)
455f6569884SThomas Chou {
456f6569884SThomas Chou u32 entry = priv->dty_tx % priv->num_tx;
457f6569884SThomas Chou struct ethoc_bd bd;
458f6569884SThomas Chou
459a84a757aSMax Filippov ethoc_read_bd(priv, entry, &bd);
460f6569884SThomas Chou if ((bd.stat & TX_BD_READY) == 0)
461f6569884SThomas Chou (void)ethoc_update_tx_stats(&bd);
462f6569884SThomas Chou }
463f6569884SThomas Chou
ethoc_send_common(struct ethoc * priv,void * packet,int length)4645d43feabSMax Filippov static int ethoc_send_common(struct ethoc *priv, void *packet, int length)
465f6569884SThomas Chou {
466f6569884SThomas Chou struct ethoc_bd bd;
467f6569884SThomas Chou u32 entry;
468f6569884SThomas Chou u32 pending;
469f6569884SThomas Chou int tmo;
470f6569884SThomas Chou
471f6569884SThomas Chou entry = priv->cur_tx % priv->num_tx;
472a84a757aSMax Filippov ethoc_read_bd(priv, entry, &bd);
473f6569884SThomas Chou if (unlikely(length < ETHOC_ZLEN))
474f6569884SThomas Chou bd.stat |= TX_BD_PAD;
475f6569884SThomas Chou else
476f6569884SThomas Chou bd.stat &= ~TX_BD_PAD;
477f6569884SThomas Chou
47859b7dfa0SMax Filippov if (priv->packet) {
47959b7dfa0SMax Filippov void *p = priv->packet + entry * PKTSIZE_ALIGN;
48059b7dfa0SMax Filippov
48159b7dfa0SMax Filippov memcpy(p, packet, length);
48259b7dfa0SMax Filippov packet = p;
48359b7dfa0SMax Filippov } else {
48459b7dfa0SMax Filippov bd.addr = virt_to_phys(packet);
48559b7dfa0SMax Filippov }
48602a888b5SMax Filippov flush_dcache_range((ulong)packet, (ulong)packet + length);
487f6569884SThomas Chou bd.stat &= ~(TX_BD_STATS | TX_BD_LEN_MASK);
488f6569884SThomas Chou bd.stat |= TX_BD_LEN(length);
489a84a757aSMax Filippov ethoc_write_bd(priv, entry, &bd);
490f6569884SThomas Chou
491f6569884SThomas Chou /* start transmit */
492f6569884SThomas Chou bd.stat |= TX_BD_READY;
493a84a757aSMax Filippov ethoc_write_bd(priv, entry, &bd);
494f6569884SThomas Chou
495f6569884SThomas Chou /* wait for transfer to succeed */
496f6569884SThomas Chou tmo = get_timer(0) + 5 * CONFIG_SYS_HZ;
497f6569884SThomas Chou while (1) {
498a84a757aSMax Filippov pending = ethoc_read(priv, INT_SOURCE);
499a84a757aSMax Filippov ethoc_ack_irq(priv, pending & ~INT_MASK_RX);
500f6569884SThomas Chou if (pending & INT_MASK_BUSY)
501f6569884SThomas Chou debug("%s(): packet dropped\n", __func__);
502f6569884SThomas Chou
503f6569884SThomas Chou if (pending & INT_MASK_TX) {
504a84a757aSMax Filippov ethoc_tx(priv);
505f6569884SThomas Chou break;
506f6569884SThomas Chou }
507f6569884SThomas Chou if (get_timer(0) >= tmo) {
508f6569884SThomas Chou debug("%s(): timed out\n", __func__);
509f6569884SThomas Chou return -1;
510f6569884SThomas Chou }
511f6569884SThomas Chou }
512f6569884SThomas Chou
513f6569884SThomas Chou debug("%s(): packet sent\n", __func__);
514f6569884SThomas Chou return 0;
515f6569884SThomas Chou }
516f6569884SThomas Chou
ethoc_free_pkt_common(struct ethoc * priv)5175d43feabSMax Filippov static int ethoc_free_pkt_common(struct ethoc *priv)
5185d43feabSMax Filippov {
5195d43feabSMax Filippov struct ethoc_bd bd;
52002a888b5SMax Filippov u32 i = priv->cur_rx % priv->num_rx;
52102a888b5SMax Filippov u32 entry = priv->num_tx + i;
52259b7dfa0SMax Filippov void *src;
5235d43feabSMax Filippov
5245d43feabSMax Filippov ethoc_read_bd(priv, entry, &bd);
5255d43feabSMax Filippov
52659b7dfa0SMax Filippov if (priv->packet)
52759b7dfa0SMax Filippov src = priv->packet + entry * PKTSIZE_ALIGN;
52859b7dfa0SMax Filippov else
52959b7dfa0SMax Filippov src = net_rx_packets[i];
5305d43feabSMax Filippov /* clear the buffer descriptor so it can be reused */
53159b7dfa0SMax Filippov flush_dcache_range((ulong)src,
53259b7dfa0SMax Filippov (ulong)src + PKTSIZE_ALIGN);
5335d43feabSMax Filippov bd.stat &= ~RX_BD_STATS;
5345d43feabSMax Filippov bd.stat |= RX_BD_EMPTY;
5355d43feabSMax Filippov ethoc_write_bd(priv, entry, &bd);
5365d43feabSMax Filippov priv->cur_rx++;
5375d43feabSMax Filippov
5385d43feabSMax Filippov return 0;
5395d43feabSMax Filippov }
5405d43feabSMax Filippov
5410d0779c1SMax Filippov #ifdef CONFIG_PHYLIB
5420d0779c1SMax Filippov
ethoc_mdio_read(struct mii_dev * bus,int addr,int devad,int reg)5430d0779c1SMax Filippov static int ethoc_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
5440d0779c1SMax Filippov {
5450d0779c1SMax Filippov struct ethoc *priv = bus->priv;
5460d0779c1SMax Filippov int rc;
5470d0779c1SMax Filippov
5480d0779c1SMax Filippov ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(addr, reg));
5490d0779c1SMax Filippov ethoc_write(priv, MIICOMMAND, MIICOMMAND_READ);
5500d0779c1SMax Filippov
551*b491b498SJon Lin rc = wait_for_bit_le32(ethoc_reg(priv, MIISTATUS),
5520d0779c1SMax Filippov MIISTATUS_BUSY, false, CONFIG_SYS_HZ, false);
5530d0779c1SMax Filippov
5540d0779c1SMax Filippov if (rc == 0) {
5550d0779c1SMax Filippov u32 data = ethoc_read(priv, MIIRX_DATA);
5560d0779c1SMax Filippov
5570d0779c1SMax Filippov /* reset MII command register */
5580d0779c1SMax Filippov ethoc_write(priv, MIICOMMAND, 0);
5590d0779c1SMax Filippov return data;
5600d0779c1SMax Filippov }
5610d0779c1SMax Filippov return rc;
5620d0779c1SMax Filippov }
5630d0779c1SMax Filippov
ethoc_mdio_write(struct mii_dev * bus,int addr,int devad,int reg,u16 val)5640d0779c1SMax Filippov static int ethoc_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
5650d0779c1SMax Filippov u16 val)
5660d0779c1SMax Filippov {
5670d0779c1SMax Filippov struct ethoc *priv = bus->priv;
5680d0779c1SMax Filippov int rc;
5690d0779c1SMax Filippov
5700d0779c1SMax Filippov ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(addr, reg));
5710d0779c1SMax Filippov ethoc_write(priv, MIITX_DATA, val);
5720d0779c1SMax Filippov ethoc_write(priv, MIICOMMAND, MIICOMMAND_WRITE);
5730d0779c1SMax Filippov
574*b491b498SJon Lin rc = wait_for_bit_le32(ethoc_reg(priv, MIISTATUS),
5750d0779c1SMax Filippov MIISTATUS_BUSY, false, CONFIG_SYS_HZ, false);
5760d0779c1SMax Filippov
5770d0779c1SMax Filippov if (rc == 0) {
5780d0779c1SMax Filippov /* reset MII command register */
5790d0779c1SMax Filippov ethoc_write(priv, MIICOMMAND, 0);
5800d0779c1SMax Filippov }
5810d0779c1SMax Filippov return rc;
5820d0779c1SMax Filippov }
5830d0779c1SMax Filippov
ethoc_mdio_init(const char * name,struct ethoc * priv)5840d0779c1SMax Filippov static int ethoc_mdio_init(const char *name, struct ethoc *priv)
5850d0779c1SMax Filippov {
5860d0779c1SMax Filippov struct mii_dev *bus = mdio_alloc();
5870d0779c1SMax Filippov int ret;
5880d0779c1SMax Filippov
5890d0779c1SMax Filippov if (!bus) {
5900d0779c1SMax Filippov printf("Failed to allocate MDIO bus\n");
5910d0779c1SMax Filippov return -ENOMEM;
5920d0779c1SMax Filippov }
5930d0779c1SMax Filippov
5940d0779c1SMax Filippov bus->read = ethoc_mdio_read;
5950d0779c1SMax Filippov bus->write = ethoc_mdio_write;
5960d0779c1SMax Filippov snprintf(bus->name, sizeof(bus->name), "%s", name);
5970d0779c1SMax Filippov bus->priv = priv;
5980d0779c1SMax Filippov
5990d0779c1SMax Filippov ret = mdio_register(bus);
6000d0779c1SMax Filippov if (ret < 0)
6010d0779c1SMax Filippov return ret;
6020d0779c1SMax Filippov
6030d0779c1SMax Filippov priv->bus = miiphy_get_dev_by_name(name);
6040d0779c1SMax Filippov return 0;
6050d0779c1SMax Filippov }
6060d0779c1SMax Filippov
ethoc_phy_init(struct ethoc * priv,void * dev)6070d0779c1SMax Filippov static int ethoc_phy_init(struct ethoc *priv, void *dev)
6080d0779c1SMax Filippov {
6090d0779c1SMax Filippov struct phy_device *phydev;
6100d0779c1SMax Filippov int mask = 0xffffffff;
6110d0779c1SMax Filippov
6120d0779c1SMax Filippov #ifdef CONFIG_PHY_ADDR
6130d0779c1SMax Filippov mask = 1 << CONFIG_PHY_ADDR;
6140d0779c1SMax Filippov #endif
6150d0779c1SMax Filippov
6160d0779c1SMax Filippov phydev = phy_find_by_mask(priv->bus, mask, PHY_INTERFACE_MODE_MII);
6170d0779c1SMax Filippov if (!phydev)
6180d0779c1SMax Filippov return -ENODEV;
6190d0779c1SMax Filippov
6200d0779c1SMax Filippov phy_connect_dev(phydev, dev);
6210d0779c1SMax Filippov
6220d0779c1SMax Filippov phydev->supported &= PHY_BASIC_FEATURES;
6230d0779c1SMax Filippov phydev->advertising = phydev->supported;
6240d0779c1SMax Filippov
6250d0779c1SMax Filippov priv->phydev = phydev;
6260d0779c1SMax Filippov phy_config(phydev);
6270d0779c1SMax Filippov
6280d0779c1SMax Filippov return 0;
6290d0779c1SMax Filippov }
6300d0779c1SMax Filippov
6310d0779c1SMax Filippov #else
6320d0779c1SMax Filippov
ethoc_mdio_init(const char * name,struct ethoc * priv)6330d0779c1SMax Filippov static inline int ethoc_mdio_init(const char *name, struct ethoc *priv)
6340d0779c1SMax Filippov {
6350d0779c1SMax Filippov return 0;
6360d0779c1SMax Filippov }
6370d0779c1SMax Filippov
ethoc_phy_init(struct ethoc * priv,void * dev)6380d0779c1SMax Filippov static inline int ethoc_phy_init(struct ethoc *priv, void *dev)
6390d0779c1SMax Filippov {
6400d0779c1SMax Filippov return 0;
6410d0779c1SMax Filippov }
6420d0779c1SMax Filippov
6430d0779c1SMax Filippov #endif
6440d0779c1SMax Filippov
6455d43feabSMax Filippov #ifdef CONFIG_DM_ETH
6465d43feabSMax Filippov
ethoc_write_hwaddr(struct udevice * dev)6475d43feabSMax Filippov static int ethoc_write_hwaddr(struct udevice *dev)
6485d43feabSMax Filippov {
6495d43feabSMax Filippov struct ethoc_eth_pdata *pdata = dev_get_platdata(dev);
6505d43feabSMax Filippov struct ethoc *priv = dev_get_priv(dev);
6515d43feabSMax Filippov u8 *mac = pdata->eth_pdata.enetaddr;
6525d43feabSMax Filippov
6535d43feabSMax Filippov return ethoc_write_hwaddr_common(priv, mac);
6545d43feabSMax Filippov }
6555d43feabSMax Filippov
ethoc_send(struct udevice * dev,void * packet,int length)6565d43feabSMax Filippov static int ethoc_send(struct udevice *dev, void *packet, int length)
6575d43feabSMax Filippov {
6585d43feabSMax Filippov return ethoc_send_common(dev_get_priv(dev), packet, length);
6595d43feabSMax Filippov }
6605d43feabSMax Filippov
ethoc_free_pkt(struct udevice * dev,uchar * packet,int length)6615d43feabSMax Filippov static int ethoc_free_pkt(struct udevice *dev, uchar *packet, int length)
6625d43feabSMax Filippov {
6635d43feabSMax Filippov return ethoc_free_pkt_common(dev_get_priv(dev));
6645d43feabSMax Filippov }
6655d43feabSMax Filippov
ethoc_recv(struct udevice * dev,int flags,uchar ** packetp)6665d43feabSMax Filippov static int ethoc_recv(struct udevice *dev, int flags, uchar **packetp)
6675d43feabSMax Filippov {
6685d43feabSMax Filippov struct ethoc *priv = dev_get_priv(dev);
6695d43feabSMax Filippov
6705d43feabSMax Filippov if (flags & ETH_RECV_CHECK_DEVICE)
6715d43feabSMax Filippov if (!ethoc_is_new_packet_received(priv))
6725d43feabSMax Filippov return -EAGAIN;
6735d43feabSMax Filippov
6745d43feabSMax Filippov return ethoc_rx_common(priv, packetp);
6755d43feabSMax Filippov }
6765d43feabSMax Filippov
ethoc_start(struct udevice * dev)6775d43feabSMax Filippov static int ethoc_start(struct udevice *dev)
6785d43feabSMax Filippov {
6795d43feabSMax Filippov return ethoc_init_common(dev_get_priv(dev));
6805d43feabSMax Filippov }
6815d43feabSMax Filippov
ethoc_stop(struct udevice * dev)6825d43feabSMax Filippov static void ethoc_stop(struct udevice *dev)
6835d43feabSMax Filippov {
6840d0779c1SMax Filippov ethoc_stop_common(dev_get_priv(dev));
6855d43feabSMax Filippov }
6865d43feabSMax Filippov
ethoc_ofdata_to_platdata(struct udevice * dev)6872de18c8dSMax Filippov static int ethoc_ofdata_to_platdata(struct udevice *dev)
6882de18c8dSMax Filippov {
6892de18c8dSMax Filippov struct ethoc_eth_pdata *pdata = dev_get_platdata(dev);
69059b7dfa0SMax Filippov fdt_addr_t addr;
6912de18c8dSMax Filippov
692a821c4afSSimon Glass pdata->eth_pdata.iobase = devfdt_get_addr(dev);
693a821c4afSSimon Glass addr = devfdt_get_addr_index(dev, 1);
69459b7dfa0SMax Filippov if (addr != FDT_ADDR_T_NONE)
69559b7dfa0SMax Filippov pdata->packet_base = addr;
6962de18c8dSMax Filippov return 0;
6972de18c8dSMax Filippov }
6982de18c8dSMax Filippov
ethoc_probe(struct udevice * dev)6995d43feabSMax Filippov static int ethoc_probe(struct udevice *dev)
7005d43feabSMax Filippov {
7015d43feabSMax Filippov struct ethoc_eth_pdata *pdata = dev_get_platdata(dev);
7025d43feabSMax Filippov struct ethoc *priv = dev_get_priv(dev);
7035d43feabSMax Filippov
7045d43feabSMax Filippov priv->iobase = ioremap(pdata->eth_pdata.iobase, ETHOC_IOSIZE);
70559b7dfa0SMax Filippov if (pdata->packet_base) {
70659b7dfa0SMax Filippov priv->packet_phys = pdata->packet_base;
70759b7dfa0SMax Filippov priv->packet = ioremap(pdata->packet_base,
70859b7dfa0SMax Filippov (1 + PKTBUFSRX) * PKTSIZE_ALIGN);
70959b7dfa0SMax Filippov }
7100d0779c1SMax Filippov
7110d0779c1SMax Filippov ethoc_mdio_init(dev->name, priv);
7120d0779c1SMax Filippov ethoc_phy_init(priv, dev);
7130d0779c1SMax Filippov
7145d43feabSMax Filippov return 0;
7155d43feabSMax Filippov }
7165d43feabSMax Filippov
ethoc_remove(struct udevice * dev)7175d43feabSMax Filippov static int ethoc_remove(struct udevice *dev)
7185d43feabSMax Filippov {
7195d43feabSMax Filippov struct ethoc *priv = dev_get_priv(dev);
7205d43feabSMax Filippov
7210d0779c1SMax Filippov #ifdef CONFIG_PHYLIB
7220d0779c1SMax Filippov free(priv->phydev);
7230d0779c1SMax Filippov mdio_unregister(priv->bus);
7240d0779c1SMax Filippov mdio_free(priv->bus);
7250d0779c1SMax Filippov #endif
7265d43feabSMax Filippov iounmap(priv->iobase);
7275d43feabSMax Filippov return 0;
7285d43feabSMax Filippov }
7295d43feabSMax Filippov
7305d43feabSMax Filippov static const struct eth_ops ethoc_ops = {
7315d43feabSMax Filippov .start = ethoc_start,
7325d43feabSMax Filippov .stop = ethoc_stop,
7335d43feabSMax Filippov .send = ethoc_send,
7345d43feabSMax Filippov .recv = ethoc_recv,
7355d43feabSMax Filippov .free_pkt = ethoc_free_pkt,
7365d43feabSMax Filippov .write_hwaddr = ethoc_write_hwaddr,
7375d43feabSMax Filippov };
7385d43feabSMax Filippov
7392de18c8dSMax Filippov static const struct udevice_id ethoc_ids[] = {
7402de18c8dSMax Filippov { .compatible = "opencores,ethoc" },
7412de18c8dSMax Filippov { }
7422de18c8dSMax Filippov };
7432de18c8dSMax Filippov
7445d43feabSMax Filippov U_BOOT_DRIVER(ethoc) = {
7455d43feabSMax Filippov .name = "ethoc",
7465d43feabSMax Filippov .id = UCLASS_ETH,
7472de18c8dSMax Filippov .of_match = ethoc_ids,
7482de18c8dSMax Filippov .ofdata_to_platdata = ethoc_ofdata_to_platdata,
7495d43feabSMax Filippov .probe = ethoc_probe,
7505d43feabSMax Filippov .remove = ethoc_remove,
7515d43feabSMax Filippov .ops = ðoc_ops,
7525d43feabSMax Filippov .priv_auto_alloc_size = sizeof(struct ethoc),
7535d43feabSMax Filippov .platdata_auto_alloc_size = sizeof(struct ethoc_eth_pdata),
7545d43feabSMax Filippov };
7555d43feabSMax Filippov
7565d43feabSMax Filippov #else
7575d43feabSMax Filippov
ethoc_init(struct eth_device * dev,bd_t * bd)7585d43feabSMax Filippov static int ethoc_init(struct eth_device *dev, bd_t *bd)
7595d43feabSMax Filippov {
7605d43feabSMax Filippov struct ethoc *priv = (struct ethoc *)dev->priv;
7615d43feabSMax Filippov
7625d43feabSMax Filippov return ethoc_init_common(priv);
7635d43feabSMax Filippov }
7645d43feabSMax Filippov
ethoc_write_hwaddr(struct eth_device * dev)7655d43feabSMax Filippov static int ethoc_write_hwaddr(struct eth_device *dev)
7665d43feabSMax Filippov {
7675d43feabSMax Filippov struct ethoc *priv = (struct ethoc *)dev->priv;
7685d43feabSMax Filippov u8 *mac = dev->enetaddr;
7695d43feabSMax Filippov
7705d43feabSMax Filippov return ethoc_write_hwaddr_common(priv, mac);
7715d43feabSMax Filippov }
7725d43feabSMax Filippov
ethoc_send(struct eth_device * dev,void * packet,int length)7735d43feabSMax Filippov static int ethoc_send(struct eth_device *dev, void *packet, int length)
7745d43feabSMax Filippov {
7755d43feabSMax Filippov return ethoc_send_common(dev->priv, packet, length);
7765d43feabSMax Filippov }
7775d43feabSMax Filippov
ethoc_halt(struct eth_device * dev)778f6569884SThomas Chou static void ethoc_halt(struct eth_device *dev)
779f6569884SThomas Chou {
780a84a757aSMax Filippov ethoc_disable_rx_and_tx(dev->priv);
781f6569884SThomas Chou }
782f6569884SThomas Chou
ethoc_recv(struct eth_device * dev)783f6569884SThomas Chou static int ethoc_recv(struct eth_device *dev)
784f6569884SThomas Chou {
785a84a757aSMax Filippov struct ethoc *priv = (struct ethoc *)dev->priv;
7865d43feabSMax Filippov int count;
787f6569884SThomas Chou
7885d43feabSMax Filippov if (!ethoc_is_new_packet_received(priv))
7895d43feabSMax Filippov return 0;
7905d43feabSMax Filippov
7915d43feabSMax Filippov for (count = 0; count < PKTBUFSRX; ++count) {
7925d43feabSMax Filippov uchar *packetp;
7935d43feabSMax Filippov int size = ethoc_rx_common(priv, &packetp);
7945d43feabSMax Filippov
7955d43feabSMax Filippov if (size < 0)
7965d43feabSMax Filippov break;
7975d43feabSMax Filippov if (size > 0)
7985d43feabSMax Filippov net_process_received_packet(packetp, size);
7995d43feabSMax Filippov ethoc_free_pkt_common(priv);
800f6569884SThomas Chou }
801f6569884SThomas Chou return 0;
802f6569884SThomas Chou }
803f6569884SThomas Chou
ethoc_initialize(u8 dev_num,int base_addr)804f6569884SThomas Chou int ethoc_initialize(u8 dev_num, int base_addr)
805f6569884SThomas Chou {
806f6569884SThomas Chou struct ethoc *priv;
807f6569884SThomas Chou struct eth_device *dev;
808f6569884SThomas Chou
809f6569884SThomas Chou priv = malloc(sizeof(*priv));
810f6569884SThomas Chou if (!priv)
811f6569884SThomas Chou return 0;
812f6569884SThomas Chou dev = malloc(sizeof(*dev));
813f6569884SThomas Chou if (!dev) {
814f6569884SThomas Chou free(priv);
815f6569884SThomas Chou return 0;
816f6569884SThomas Chou }
817f6569884SThomas Chou
818f6569884SThomas Chou memset(dev, 0, sizeof(*dev));
819f6569884SThomas Chou dev->priv = priv;
820f6569884SThomas Chou dev->iobase = base_addr;
821f6569884SThomas Chou dev->init = ethoc_init;
822f6569884SThomas Chou dev->halt = ethoc_halt;
823f6569884SThomas Chou dev->send = ethoc_send;
824f6569884SThomas Chou dev->recv = ethoc_recv;
8255d43feabSMax Filippov dev->write_hwaddr = ethoc_write_hwaddr;
826f6569884SThomas Chou sprintf(dev->name, "%s-%hu", "ETHOC", dev_num);
827a84a757aSMax Filippov priv->iobase = ioremap(dev->iobase, ETHOC_IOSIZE);
828f6569884SThomas Chou
829f6569884SThomas Chou eth_register(dev);
8300d0779c1SMax Filippov
8310d0779c1SMax Filippov ethoc_mdio_init(dev->name, priv);
8320d0779c1SMax Filippov ethoc_phy_init(priv, dev);
8330d0779c1SMax Filippov
834f6569884SThomas Chou return 1;
835f6569884SThomas Chou }
8365d43feabSMax Filippov
8375d43feabSMax Filippov #endif
838