12439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 2ac3315c2SAndre Schwarz Intel Pro 1000 for ppcboot/das-u-boot 32439e4bfSJean-Christophe PLAGNIOL-VILLARD Drivers are port from Intel's Linux driver e1000-4.3.15 42439e4bfSJean-Christophe PLAGNIOL-VILLARD and from Etherboot pro 1000 driver by mrakes at vivato dot net 52439e4bfSJean-Christophe PLAGNIOL-VILLARD tested on both gig copper and gig fiber boards 62439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 72439e4bfSJean-Christophe PLAGNIOL-VILLARD /******************************************************************************* 82439e4bfSJean-Christophe PLAGNIOL-VILLARD 92439e4bfSJean-Christophe PLAGNIOL-VILLARD 102439e4bfSJean-Christophe PLAGNIOL-VILLARD Copyright(c) 1999 - 2002 Intel Corporation. All rights reserved. 112439e4bfSJean-Christophe PLAGNIOL-VILLARD 121a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 132439e4bfSJean-Christophe PLAGNIOL-VILLARD 142439e4bfSJean-Christophe PLAGNIOL-VILLARD Contact Information: 152439e4bfSJean-Christophe PLAGNIOL-VILLARD Linux NICS <linux.nics@intel.com> 162439e4bfSJean-Christophe PLAGNIOL-VILLARD Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 172439e4bfSJean-Christophe PLAGNIOL-VILLARD 182439e4bfSJean-Christophe PLAGNIOL-VILLARD *******************************************************************************/ 192439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 202439e4bfSJean-Christophe PLAGNIOL-VILLARD * Copyright (C) Archway Digital Solutions. 212439e4bfSJean-Christophe PLAGNIOL-VILLARD * 222439e4bfSJean-Christophe PLAGNIOL-VILLARD * written by Chrsitopher Li <cli at arcyway dot com> or <chrisl at gnuchina dot org> 232439e4bfSJean-Christophe PLAGNIOL-VILLARD * 2/9/2002 242439e4bfSJean-Christophe PLAGNIOL-VILLARD * 252439e4bfSJean-Christophe PLAGNIOL-VILLARD * Copyright (C) Linux Networx. 262439e4bfSJean-Christophe PLAGNIOL-VILLARD * Massive upgrade to work with the new intel gigabit NICs. 272439e4bfSJean-Christophe PLAGNIOL-VILLARD * <ebiederman at lnxi dot com> 282c2668f9SRoy Zang * 292c2668f9SRoy Zang * Copyright 2011 Freescale Semiconductor, Inc. 302439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 312439e4bfSJean-Christophe PLAGNIOL-VILLARD 32*c752cd2aSSimon Glass #include <common.h> 332439e4bfSJean-Christophe PLAGNIOL-VILLARD #include "e1000.h" 342439e4bfSJean-Christophe PLAGNIOL-VILLARD 352439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TOUT_LOOP 100000 362439e4bfSJean-Christophe PLAGNIOL-VILLARD 37f81ecb5dSTimur Tabi #define virt_to_bus(devno, v) pci_virt_to_mem(devno, (void *) (v)) 382439e4bfSJean-Christophe PLAGNIOL-VILLARD #define bus_to_phys(devno, a) pci_mem_to_phys(devno, a) 392439e4bfSJean-Christophe PLAGNIOL-VILLARD 409ea005fbSRoy Zang #define E1000_DEFAULT_PCI_PBA 0x00000030 419ea005fbSRoy Zang #define E1000_DEFAULT_PCIE_PBA 0x000a0026 422439e4bfSJean-Christophe PLAGNIOL-VILLARD 432439e4bfSJean-Christophe PLAGNIOL-VILLARD /* NIC specific static variables go here */ 442439e4bfSJean-Christophe PLAGNIOL-VILLARD 45873e8e01SMarek Vasut /* Intel i210 needs the DMA descriptor rings aligned to 128b */ 46873e8e01SMarek Vasut #define E1000_BUFFER_ALIGN 128 472439e4bfSJean-Christophe PLAGNIOL-VILLARD 48873e8e01SMarek Vasut DEFINE_ALIGN_BUFFER(struct e1000_tx_desc, tx_base, 16, E1000_BUFFER_ALIGN); 49873e8e01SMarek Vasut DEFINE_ALIGN_BUFFER(struct e1000_rx_desc, rx_base, 16, E1000_BUFFER_ALIGN); 50873e8e01SMarek Vasut DEFINE_ALIGN_BUFFER(unsigned char, packet, 4096, E1000_BUFFER_ALIGN); 512439e4bfSJean-Christophe PLAGNIOL-VILLARD 522439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tx_tail; 532439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rx_tail, rx_last; 542439e4bfSJean-Christophe PLAGNIOL-VILLARD 55d60626f8SKyle Moffett static struct pci_device_id e1000_supported[] = { 562439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82542}, 572439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82543GC_FIBER}, 582439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82543GC_COPPER}, 592439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82544EI_COPPER}, 602439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82544EI_FIBER}, 612439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82544GC_COPPER}, 622439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82544GC_LOM}, 632439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82540EM}, 642439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82545EM_COPPER}, 658915f118SPaul Gortmaker {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82545GM_COPPER}, 662439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82546EB_COPPER}, 672439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82545EM_FIBER}, 682439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82546EB_FIBER}, 692ab4a4d0SReinhard Arlt {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82546GB_COPPER}, 702439e4bfSJean-Christophe PLAGNIOL-VILLARD {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82540EM_LOM}, 71ac3315c2SAndre Schwarz {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82541ER}, 72aa3b8bf9SWolfgang Grandegger {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82541GI_LF}, 73aa070789SRoy Zang /* E1000 PCIe card */ 74aa070789SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82571EB_COPPER}, 75aa070789SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82571EB_FIBER }, 76aa070789SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82571EB_SERDES }, 77aa070789SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82571EB_QUAD_COPPER}, 78aa070789SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82571PT_QUAD_COPPER}, 79aa070789SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82571EB_QUAD_FIBER}, 80aa070789SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82571EB_QUAD_COPPER_LOWPROFILE}, 81aa070789SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82571EB_SERDES_DUAL}, 82aa070789SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82571EB_SERDES_QUAD}, 83aa070789SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82572EI_COPPER}, 84aa070789SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82572EI_FIBER}, 85aa070789SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82572EI_SERDES}, 86aa070789SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82572EI}, 87aa070789SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82573E}, 88aa070789SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82573E_IAMT}, 89aa070789SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82573L}, 902c2668f9SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82574L}, 91aa070789SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82546GB_QUAD_COPPER_KSP3}, 92aa070789SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80003ES2LAN_COPPER_DPT}, 93aa070789SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80003ES2LAN_SERDES_DPT}, 94aa070789SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80003ES2LAN_COPPER_SPT}, 95aa070789SRoy Zang {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80003ES2LAN_SERDES_SPT}, 966c499abeSMarcel Ziswiler {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I210_UNPROGRAMMED}, 976c499abeSMarcel Ziswiler {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I211_UNPROGRAMMED}, 9895186063SMarek Vasut {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I210_COPPER}, 996c499abeSMarcel Ziswiler {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I211_COPPER}, 10095186063SMarek Vasut {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I210_COPPER_FLASHLESS}, 10195186063SMarek Vasut {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I210_SERDES}, 10295186063SMarek Vasut {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I210_SERDES_FLASHLESS}, 10395186063SMarek Vasut {PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_I210_1000BASEKX}, 10495186063SMarek Vasut 1051bc43437SStefan Althoefer {} 1062439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1072439e4bfSJean-Christophe PLAGNIOL-VILLARD 1082439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Function forward declarations */ 1092439e4bfSJean-Christophe PLAGNIOL-VILLARD static int e1000_setup_link(struct eth_device *nic); 1102439e4bfSJean-Christophe PLAGNIOL-VILLARD static int e1000_setup_fiber_link(struct eth_device *nic); 1112439e4bfSJean-Christophe PLAGNIOL-VILLARD static int e1000_setup_copper_link(struct eth_device *nic); 1122439e4bfSJean-Christophe PLAGNIOL-VILLARD static int e1000_phy_setup_autoneg(struct e1000_hw *hw); 1132439e4bfSJean-Christophe PLAGNIOL-VILLARD static void e1000_config_collision_dist(struct e1000_hw *hw); 1142439e4bfSJean-Christophe PLAGNIOL-VILLARD static int e1000_config_mac_to_phy(struct e1000_hw *hw); 1152439e4bfSJean-Christophe PLAGNIOL-VILLARD static int e1000_config_fc_after_link_up(struct e1000_hw *hw); 1162439e4bfSJean-Christophe PLAGNIOL-VILLARD static int e1000_check_for_link(struct eth_device *nic); 1172439e4bfSJean-Christophe PLAGNIOL-VILLARD static int e1000_wait_autoneg(struct e1000_hw *hw); 118aa070789SRoy Zang static int e1000_get_speed_and_duplex(struct e1000_hw *hw, uint16_t * speed, 1192439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t * duplex); 1202439e4bfSJean-Christophe PLAGNIOL-VILLARD static int e1000_read_phy_reg(struct e1000_hw *hw, uint32_t reg_addr, 1212439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t * phy_data); 1222439e4bfSJean-Christophe PLAGNIOL-VILLARD static int e1000_write_phy_reg(struct e1000_hw *hw, uint32_t reg_addr, 1232439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t phy_data); 124aa070789SRoy Zang static int32_t e1000_phy_hw_reset(struct e1000_hw *hw); 1252439e4bfSJean-Christophe PLAGNIOL-VILLARD static int e1000_phy_reset(struct e1000_hw *hw); 1262439e4bfSJean-Christophe PLAGNIOL-VILLARD static int e1000_detect_gig_phy(struct e1000_hw *hw); 127aa070789SRoy Zang static void e1000_set_media_type(struct e1000_hw *hw); 1282439e4bfSJean-Christophe PLAGNIOL-VILLARD 129aa070789SRoy Zang static int32_t e1000_swfw_sync_acquire(struct e1000_hw *hw, uint16_t mask); 1307e2d991dSTim Harvey static void e1000_swfw_sync_release(struct e1000_hw *hw, uint16_t mask); 131aa070789SRoy Zang static int32_t e1000_check_phy_reset_block(struct e1000_hw *hw); 1322439e4bfSJean-Christophe PLAGNIOL-VILLARD 1338712adfdSRojhalat Ibrahim #ifndef CONFIG_E1000_NO_NVM 1348712adfdSRojhalat Ibrahim static void e1000_put_hw_eeprom_semaphore(struct e1000_hw *hw); 135ecbd2078SRoy Zang static int32_t e1000_read_eeprom(struct e1000_hw *hw, uint16_t offset, 136ecbd2078SRoy Zang uint16_t words, 137ecbd2078SRoy Zang uint16_t *data); 1382439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 1392439e4bfSJean-Christophe PLAGNIOL-VILLARD * Raises the EEPROM's clock input. 1402439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1412439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 1422439e4bfSJean-Christophe PLAGNIOL-VILLARD * eecd - EECD's current value 1432439e4bfSJean-Christophe PLAGNIOL-VILLARD *****************************************************************************/ 1442326a94dSKyle Moffett void e1000_raise_ee_clk(struct e1000_hw *hw, uint32_t * eecd) 1452439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1462439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Raise the clock input to the EEPROM (by setting the SK bit), and then 1472439e4bfSJean-Christophe PLAGNIOL-VILLARD * wait 50 microseconds. 1482439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1492439e4bfSJean-Christophe PLAGNIOL-VILLARD *eecd = *eecd | E1000_EECD_SK; 1502439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, EECD, *eecd); 1512439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_FLUSH(hw); 1522439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(50); 1532439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1542439e4bfSJean-Christophe PLAGNIOL-VILLARD 1552439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 1562439e4bfSJean-Christophe PLAGNIOL-VILLARD * Lowers the EEPROM's clock input. 1572439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1582439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 1592439e4bfSJean-Christophe PLAGNIOL-VILLARD * eecd - EECD's current value 1602439e4bfSJean-Christophe PLAGNIOL-VILLARD *****************************************************************************/ 1612326a94dSKyle Moffett void e1000_lower_ee_clk(struct e1000_hw *hw, uint32_t * eecd) 1622439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1632439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Lower the clock input to the EEPROM (by clearing the SK bit), and then 1642439e4bfSJean-Christophe PLAGNIOL-VILLARD * wait 50 microseconds. 1652439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1662439e4bfSJean-Christophe PLAGNIOL-VILLARD *eecd = *eecd & ~E1000_EECD_SK; 1672439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, EECD, *eecd); 1682439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_FLUSH(hw); 1692439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(50); 1702439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1712439e4bfSJean-Christophe PLAGNIOL-VILLARD 1722439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 1732439e4bfSJean-Christophe PLAGNIOL-VILLARD * Shift data bits out to the EEPROM. 1742439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1752439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 1762439e4bfSJean-Christophe PLAGNIOL-VILLARD * data - data to send to the EEPROM 1772439e4bfSJean-Christophe PLAGNIOL-VILLARD * count - number of bits to shift out 1782439e4bfSJean-Christophe PLAGNIOL-VILLARD *****************************************************************************/ 1792439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 1802439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_shift_out_ee_bits(struct e1000_hw *hw, uint16_t data, uint16_t count) 1812439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1822439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t eecd; 1832439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t mask; 1842439e4bfSJean-Christophe PLAGNIOL-VILLARD 1852439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We need to shift "count" bits out to the EEPROM. So, value in the 1862439e4bfSJean-Christophe PLAGNIOL-VILLARD * "data" parameter will be shifted out to the EEPROM one bit at a time. 1872439e4bfSJean-Christophe PLAGNIOL-VILLARD * In order to do this, "data" must be broken down into bits. 1882439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1892439e4bfSJean-Christophe PLAGNIOL-VILLARD mask = 0x01 << (count - 1); 1902439e4bfSJean-Christophe PLAGNIOL-VILLARD eecd = E1000_READ_REG(hw, EECD); 1912439e4bfSJean-Christophe PLAGNIOL-VILLARD eecd &= ~(E1000_EECD_DO | E1000_EECD_DI); 1922439e4bfSJean-Christophe PLAGNIOL-VILLARD do { 1932439e4bfSJean-Christophe PLAGNIOL-VILLARD /* A "1" is shifted out to the EEPROM by setting bit "DI" to a "1", 1942439e4bfSJean-Christophe PLAGNIOL-VILLARD * and then raising and then lowering the clock (the SK bit controls 1952439e4bfSJean-Christophe PLAGNIOL-VILLARD * the clock input to the EEPROM). A "0" is shifted out to the EEPROM 1962439e4bfSJean-Christophe PLAGNIOL-VILLARD * by setting "DI" to "0" and then raising and then lowering the clock. 1972439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1982439e4bfSJean-Christophe PLAGNIOL-VILLARD eecd &= ~E1000_EECD_DI; 1992439e4bfSJean-Christophe PLAGNIOL-VILLARD 2002439e4bfSJean-Christophe PLAGNIOL-VILLARD if (data & mask) 2012439e4bfSJean-Christophe PLAGNIOL-VILLARD eecd |= E1000_EECD_DI; 2022439e4bfSJean-Christophe PLAGNIOL-VILLARD 2032439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, EECD, eecd); 2042439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_FLUSH(hw); 2052439e4bfSJean-Christophe PLAGNIOL-VILLARD 2062439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(50); 2072439e4bfSJean-Christophe PLAGNIOL-VILLARD 2082439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_raise_ee_clk(hw, &eecd); 2092439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_lower_ee_clk(hw, &eecd); 2102439e4bfSJean-Christophe PLAGNIOL-VILLARD 2112439e4bfSJean-Christophe PLAGNIOL-VILLARD mask = mask >> 1; 2122439e4bfSJean-Christophe PLAGNIOL-VILLARD 2132439e4bfSJean-Christophe PLAGNIOL-VILLARD } while (mask); 2142439e4bfSJean-Christophe PLAGNIOL-VILLARD 2152439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We leave the "DI" bit set to "0" when we leave this routine. */ 2162439e4bfSJean-Christophe PLAGNIOL-VILLARD eecd &= ~E1000_EECD_DI; 2172439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, EECD, eecd); 2182439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2192439e4bfSJean-Christophe PLAGNIOL-VILLARD 2202439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 2212439e4bfSJean-Christophe PLAGNIOL-VILLARD * Shift data bits in from the EEPROM 2222439e4bfSJean-Christophe PLAGNIOL-VILLARD * 2232439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 2242439e4bfSJean-Christophe PLAGNIOL-VILLARD *****************************************************************************/ 2252439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint16_t 226aa070789SRoy Zang e1000_shift_in_ee_bits(struct e1000_hw *hw, uint16_t count) 2272439e4bfSJean-Christophe PLAGNIOL-VILLARD { 2282439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t eecd; 2292439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t i; 2302439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t data; 2312439e4bfSJean-Christophe PLAGNIOL-VILLARD 232aa070789SRoy Zang /* In order to read a register from the EEPROM, we need to shift 'count' 233aa070789SRoy Zang * bits in from the EEPROM. Bits are "shifted in" by raising the clock 234aa070789SRoy Zang * input to the EEPROM (setting the SK bit), and then reading the 235aa070789SRoy Zang * value of the "DO" bit. During this "shifting in" process the 236aa070789SRoy Zang * "DI" bit should always be clear. 2372439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 2382439e4bfSJean-Christophe PLAGNIOL-VILLARD 2392439e4bfSJean-Christophe PLAGNIOL-VILLARD eecd = E1000_READ_REG(hw, EECD); 2402439e4bfSJean-Christophe PLAGNIOL-VILLARD 2412439e4bfSJean-Christophe PLAGNIOL-VILLARD eecd &= ~(E1000_EECD_DO | E1000_EECD_DI); 2422439e4bfSJean-Christophe PLAGNIOL-VILLARD data = 0; 2432439e4bfSJean-Christophe PLAGNIOL-VILLARD 244aa070789SRoy Zang for (i = 0; i < count; i++) { 2452439e4bfSJean-Christophe PLAGNIOL-VILLARD data = data << 1; 2462439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_raise_ee_clk(hw, &eecd); 2472439e4bfSJean-Christophe PLAGNIOL-VILLARD 2482439e4bfSJean-Christophe PLAGNIOL-VILLARD eecd = E1000_READ_REG(hw, EECD); 2492439e4bfSJean-Christophe PLAGNIOL-VILLARD 2502439e4bfSJean-Christophe PLAGNIOL-VILLARD eecd &= ~(E1000_EECD_DI); 2512439e4bfSJean-Christophe PLAGNIOL-VILLARD if (eecd & E1000_EECD_DO) 2522439e4bfSJean-Christophe PLAGNIOL-VILLARD data |= 1; 2532439e4bfSJean-Christophe PLAGNIOL-VILLARD 2542439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_lower_ee_clk(hw, &eecd); 2552439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2562439e4bfSJean-Christophe PLAGNIOL-VILLARD 2572439e4bfSJean-Christophe PLAGNIOL-VILLARD return data; 2582439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2592439e4bfSJean-Christophe PLAGNIOL-VILLARD 2602439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 2612439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns EEPROM to a "standby" state 2622439e4bfSJean-Christophe PLAGNIOL-VILLARD * 2632439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 2642439e4bfSJean-Christophe PLAGNIOL-VILLARD *****************************************************************************/ 2652326a94dSKyle Moffett void e1000_standby_eeprom(struct e1000_hw *hw) 2662439e4bfSJean-Christophe PLAGNIOL-VILLARD { 267aa070789SRoy Zang struct e1000_eeprom_info *eeprom = &hw->eeprom; 2682439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t eecd; 2692439e4bfSJean-Christophe PLAGNIOL-VILLARD 2702439e4bfSJean-Christophe PLAGNIOL-VILLARD eecd = E1000_READ_REG(hw, EECD); 2712439e4bfSJean-Christophe PLAGNIOL-VILLARD 272aa070789SRoy Zang if (eeprom->type == e1000_eeprom_microwire) { 2732439e4bfSJean-Christophe PLAGNIOL-VILLARD eecd &= ~(E1000_EECD_CS | E1000_EECD_SK); 2742439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, EECD, eecd); 2752439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_FLUSH(hw); 276aa070789SRoy Zang udelay(eeprom->delay_usec); 2772439e4bfSJean-Christophe PLAGNIOL-VILLARD 2782439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clock high */ 2792439e4bfSJean-Christophe PLAGNIOL-VILLARD eecd |= E1000_EECD_SK; 2802439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, EECD, eecd); 2812439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_FLUSH(hw); 282aa070789SRoy Zang udelay(eeprom->delay_usec); 2832439e4bfSJean-Christophe PLAGNIOL-VILLARD 2842439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Select EEPROM */ 2852439e4bfSJean-Christophe PLAGNIOL-VILLARD eecd |= E1000_EECD_CS; 2862439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, EECD, eecd); 2872439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_FLUSH(hw); 288aa070789SRoy Zang udelay(eeprom->delay_usec); 2892439e4bfSJean-Christophe PLAGNIOL-VILLARD 2902439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clock low */ 2912439e4bfSJean-Christophe PLAGNIOL-VILLARD eecd &= ~E1000_EECD_SK; 2922439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, EECD, eecd); 2932439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_FLUSH(hw); 294aa070789SRoy Zang udelay(eeprom->delay_usec); 295aa070789SRoy Zang } else if (eeprom->type == e1000_eeprom_spi) { 296aa070789SRoy Zang /* Toggle CS to flush commands */ 297aa070789SRoy Zang eecd |= E1000_EECD_CS; 298aa070789SRoy Zang E1000_WRITE_REG(hw, EECD, eecd); 299aa070789SRoy Zang E1000_WRITE_FLUSH(hw); 300aa070789SRoy Zang udelay(eeprom->delay_usec); 301aa070789SRoy Zang eecd &= ~E1000_EECD_CS; 302aa070789SRoy Zang E1000_WRITE_REG(hw, EECD, eecd); 303aa070789SRoy Zang E1000_WRITE_FLUSH(hw); 304aa070789SRoy Zang udelay(eeprom->delay_usec); 305aa070789SRoy Zang } 306aa070789SRoy Zang } 307aa070789SRoy Zang 308aa070789SRoy Zang /*************************************************************************** 309aa070789SRoy Zang * Description: Determines if the onboard NVM is FLASH or EEPROM. 310aa070789SRoy Zang * 311aa070789SRoy Zang * hw - Struct containing variables accessed by shared code 312aa070789SRoy Zang ****************************************************************************/ 313472d5460SYork Sun static bool e1000_is_onboard_nvm_eeprom(struct e1000_hw *hw) 314aa070789SRoy Zang { 315aa070789SRoy Zang uint32_t eecd = 0; 316aa070789SRoy Zang 317aa070789SRoy Zang DEBUGFUNC(); 318aa070789SRoy Zang 319aa070789SRoy Zang if (hw->mac_type == e1000_ich8lan) 320472d5460SYork Sun return false; 321aa070789SRoy Zang 3222c2668f9SRoy Zang if (hw->mac_type == e1000_82573 || hw->mac_type == e1000_82574) { 323aa070789SRoy Zang eecd = E1000_READ_REG(hw, EECD); 324aa070789SRoy Zang 325aa070789SRoy Zang /* Isolate bits 15 & 16 */ 326aa070789SRoy Zang eecd = ((eecd >> 15) & 0x03); 327aa070789SRoy Zang 328aa070789SRoy Zang /* If both bits are set, device is Flash type */ 329aa070789SRoy Zang if (eecd == 0x03) 330472d5460SYork Sun return false; 331aa070789SRoy Zang } 332472d5460SYork Sun return true; 3332439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3342439e4bfSJean-Christophe PLAGNIOL-VILLARD 3352439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 336aa070789SRoy Zang * Prepares EEPROM for access 3372439e4bfSJean-Christophe PLAGNIOL-VILLARD * 3382439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 339aa070789SRoy Zang * 340aa070789SRoy Zang * Lowers EEPROM clock. Clears input pin. Sets the chip select pin. This 341aa070789SRoy Zang * function should be called before issuing a command to the EEPROM. 3422439e4bfSJean-Christophe PLAGNIOL-VILLARD *****************************************************************************/ 3432326a94dSKyle Moffett int32_t e1000_acquire_eeprom(struct e1000_hw *hw) 3442439e4bfSJean-Christophe PLAGNIOL-VILLARD { 345aa070789SRoy Zang struct e1000_eeprom_info *eeprom = &hw->eeprom; 346aa070789SRoy Zang uint32_t eecd, i = 0; 3472439e4bfSJean-Christophe PLAGNIOL-VILLARD 348f81ecb5dSTimur Tabi DEBUGFUNC(); 349aa070789SRoy Zang 350aa070789SRoy Zang if (e1000_swfw_sync_acquire(hw, E1000_SWFW_EEP_SM)) 351aa070789SRoy Zang return -E1000_ERR_SWFW_SYNC; 352aa070789SRoy Zang eecd = E1000_READ_REG(hw, EECD); 353aa070789SRoy Zang 35495186063SMarek Vasut if (hw->mac_type != e1000_82573 && hw->mac_type != e1000_82574) { 3552439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Request EEPROM Access */ 3562439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->mac_type > e1000_82544) { 3572439e4bfSJean-Christophe PLAGNIOL-VILLARD eecd |= E1000_EECD_REQ; 3582439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, EECD, eecd); 3592439e4bfSJean-Christophe PLAGNIOL-VILLARD eecd = E1000_READ_REG(hw, EECD); 360aa070789SRoy Zang while ((!(eecd & E1000_EECD_GNT)) && 361aa070789SRoy Zang (i < E1000_EEPROM_GRANT_ATTEMPTS)) { 3622439e4bfSJean-Christophe PLAGNIOL-VILLARD i++; 363aa070789SRoy Zang udelay(5); 3642439e4bfSJean-Christophe PLAGNIOL-VILLARD eecd = E1000_READ_REG(hw, EECD); 3652439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3662439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(eecd & E1000_EECD_GNT)) { 3672439e4bfSJean-Christophe PLAGNIOL-VILLARD eecd &= ~E1000_EECD_REQ; 3682439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, EECD, eecd); 3692439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Could not acquire EEPROM grant\n"); 3702439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_EEPROM; 3712439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3722439e4bfSJean-Christophe PLAGNIOL-VILLARD } 373aa070789SRoy Zang } 3742439e4bfSJean-Christophe PLAGNIOL-VILLARD 375aa070789SRoy Zang /* Setup EEPROM for Read/Write */ 3762439e4bfSJean-Christophe PLAGNIOL-VILLARD 377aa070789SRoy Zang if (eeprom->type == e1000_eeprom_microwire) { 378aa070789SRoy Zang /* Clear SK and DI */ 379aa070789SRoy Zang eecd &= ~(E1000_EECD_DI | E1000_EECD_SK); 380aa070789SRoy Zang E1000_WRITE_REG(hw, EECD, eecd); 3812439e4bfSJean-Christophe PLAGNIOL-VILLARD 382aa070789SRoy Zang /* Set CS */ 383aa070789SRoy Zang eecd |= E1000_EECD_CS; 384aa070789SRoy Zang E1000_WRITE_REG(hw, EECD, eecd); 385aa070789SRoy Zang } else if (eeprom->type == e1000_eeprom_spi) { 386aa070789SRoy Zang /* Clear SK and CS */ 387aa070789SRoy Zang eecd &= ~(E1000_EECD_CS | E1000_EECD_SK); 388aa070789SRoy Zang E1000_WRITE_REG(hw, EECD, eecd); 389aa070789SRoy Zang udelay(1); 390aa070789SRoy Zang } 3912439e4bfSJean-Christophe PLAGNIOL-VILLARD 392aa070789SRoy Zang return E1000_SUCCESS; 393aa070789SRoy Zang } 3942439e4bfSJean-Christophe PLAGNIOL-VILLARD 395aa070789SRoy Zang /****************************************************************************** 396aa070789SRoy Zang * Sets up eeprom variables in the hw struct. Must be called after mac_type 397aa070789SRoy Zang * is configured. Additionally, if this is ICH8, the flash controller GbE 398aa070789SRoy Zang * registers must be mapped, or this will crash. 399aa070789SRoy Zang * 400aa070789SRoy Zang * hw - Struct containing variables accessed by shared code 401aa070789SRoy Zang *****************************************************************************/ 402aa070789SRoy Zang static int32_t e1000_init_eeprom_params(struct e1000_hw *hw) 403aa070789SRoy Zang { 404aa070789SRoy Zang struct e1000_eeprom_info *eeprom = &hw->eeprom; 40595186063SMarek Vasut uint32_t eecd; 406aa070789SRoy Zang int32_t ret_val = E1000_SUCCESS; 407aa070789SRoy Zang uint16_t eeprom_size; 408aa070789SRoy Zang 40995186063SMarek Vasut if (hw->mac_type == e1000_igb) 41095186063SMarek Vasut eecd = E1000_READ_REG(hw, I210_EECD); 41195186063SMarek Vasut else 41295186063SMarek Vasut eecd = E1000_READ_REG(hw, EECD); 41395186063SMarek Vasut 414f81ecb5dSTimur Tabi DEBUGFUNC(); 415aa070789SRoy Zang 416aa070789SRoy Zang switch (hw->mac_type) { 417aa070789SRoy Zang case e1000_82542_rev2_0: 418aa070789SRoy Zang case e1000_82542_rev2_1: 419aa070789SRoy Zang case e1000_82543: 420aa070789SRoy Zang case e1000_82544: 421aa070789SRoy Zang eeprom->type = e1000_eeprom_microwire; 422aa070789SRoy Zang eeprom->word_size = 64; 423aa070789SRoy Zang eeprom->opcode_bits = 3; 424aa070789SRoy Zang eeprom->address_bits = 6; 425aa070789SRoy Zang eeprom->delay_usec = 50; 426472d5460SYork Sun eeprom->use_eerd = false; 427472d5460SYork Sun eeprom->use_eewr = false; 428aa070789SRoy Zang break; 429aa070789SRoy Zang case e1000_82540: 430aa070789SRoy Zang case e1000_82545: 431aa070789SRoy Zang case e1000_82545_rev_3: 432aa070789SRoy Zang case e1000_82546: 433aa070789SRoy Zang case e1000_82546_rev_3: 434aa070789SRoy Zang eeprom->type = e1000_eeprom_microwire; 435aa070789SRoy Zang eeprom->opcode_bits = 3; 436aa070789SRoy Zang eeprom->delay_usec = 50; 437aa070789SRoy Zang if (eecd & E1000_EECD_SIZE) { 438aa070789SRoy Zang eeprom->word_size = 256; 439aa070789SRoy Zang eeprom->address_bits = 8; 440aa070789SRoy Zang } else { 441aa070789SRoy Zang eeprom->word_size = 64; 442aa070789SRoy Zang eeprom->address_bits = 6; 443aa070789SRoy Zang } 444472d5460SYork Sun eeprom->use_eerd = false; 445472d5460SYork Sun eeprom->use_eewr = false; 446aa070789SRoy Zang break; 447aa070789SRoy Zang case e1000_82541: 448aa070789SRoy Zang case e1000_82541_rev_2: 449aa070789SRoy Zang case e1000_82547: 450aa070789SRoy Zang case e1000_82547_rev_2: 451aa070789SRoy Zang if (eecd & E1000_EECD_TYPE) { 452aa070789SRoy Zang eeprom->type = e1000_eeprom_spi; 453aa070789SRoy Zang eeprom->opcode_bits = 8; 454aa070789SRoy Zang eeprom->delay_usec = 1; 455aa070789SRoy Zang if (eecd & E1000_EECD_ADDR_BITS) { 456aa070789SRoy Zang eeprom->page_size = 32; 457aa070789SRoy Zang eeprom->address_bits = 16; 458aa070789SRoy Zang } else { 459aa070789SRoy Zang eeprom->page_size = 8; 460aa070789SRoy Zang eeprom->address_bits = 8; 461aa070789SRoy Zang } 462aa070789SRoy Zang } else { 463aa070789SRoy Zang eeprom->type = e1000_eeprom_microwire; 464aa070789SRoy Zang eeprom->opcode_bits = 3; 465aa070789SRoy Zang eeprom->delay_usec = 50; 466aa070789SRoy Zang if (eecd & E1000_EECD_ADDR_BITS) { 467aa070789SRoy Zang eeprom->word_size = 256; 468aa070789SRoy Zang eeprom->address_bits = 8; 469aa070789SRoy Zang } else { 470aa070789SRoy Zang eeprom->word_size = 64; 471aa070789SRoy Zang eeprom->address_bits = 6; 472aa070789SRoy Zang } 473aa070789SRoy Zang } 474472d5460SYork Sun eeprom->use_eerd = false; 475472d5460SYork Sun eeprom->use_eewr = false; 476aa070789SRoy Zang break; 477aa070789SRoy Zang case e1000_82571: 478aa070789SRoy Zang case e1000_82572: 479aa070789SRoy Zang eeprom->type = e1000_eeprom_spi; 480aa070789SRoy Zang eeprom->opcode_bits = 8; 481aa070789SRoy Zang eeprom->delay_usec = 1; 482aa070789SRoy Zang if (eecd & E1000_EECD_ADDR_BITS) { 483aa070789SRoy Zang eeprom->page_size = 32; 484aa070789SRoy Zang eeprom->address_bits = 16; 485aa070789SRoy Zang } else { 486aa070789SRoy Zang eeprom->page_size = 8; 487aa070789SRoy Zang eeprom->address_bits = 8; 488aa070789SRoy Zang } 489472d5460SYork Sun eeprom->use_eerd = false; 490472d5460SYork Sun eeprom->use_eewr = false; 491aa070789SRoy Zang break; 492aa070789SRoy Zang case e1000_82573: 4932c2668f9SRoy Zang case e1000_82574: 494aa070789SRoy Zang eeprom->type = e1000_eeprom_spi; 495aa070789SRoy Zang eeprom->opcode_bits = 8; 496aa070789SRoy Zang eeprom->delay_usec = 1; 497aa070789SRoy Zang if (eecd & E1000_EECD_ADDR_BITS) { 498aa070789SRoy Zang eeprom->page_size = 32; 499aa070789SRoy Zang eeprom->address_bits = 16; 500aa070789SRoy Zang } else { 501aa070789SRoy Zang eeprom->page_size = 8; 502aa070789SRoy Zang eeprom->address_bits = 8; 503aa070789SRoy Zang } 50495186063SMarek Vasut if (e1000_is_onboard_nvm_eeprom(hw) == false) { 505472d5460SYork Sun eeprom->use_eerd = true; 506472d5460SYork Sun eeprom->use_eewr = true; 50795186063SMarek Vasut 508aa070789SRoy Zang eeprom->type = e1000_eeprom_flash; 509aa070789SRoy Zang eeprom->word_size = 2048; 510aa070789SRoy Zang 511aa070789SRoy Zang /* Ensure that the Autonomous FLASH update bit is cleared due to 512aa070789SRoy Zang * Flash update issue on parts which use a FLASH for NVM. */ 513aa070789SRoy Zang eecd &= ~E1000_EECD_AUPDEN; 5142439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, EECD, eecd); 5152439e4bfSJean-Christophe PLAGNIOL-VILLARD } 516aa070789SRoy Zang break; 517aa070789SRoy Zang case e1000_80003es2lan: 518aa070789SRoy Zang eeprom->type = e1000_eeprom_spi; 519aa070789SRoy Zang eeprom->opcode_bits = 8; 520aa070789SRoy Zang eeprom->delay_usec = 1; 521aa070789SRoy Zang if (eecd & E1000_EECD_ADDR_BITS) { 522aa070789SRoy Zang eeprom->page_size = 32; 523aa070789SRoy Zang eeprom->address_bits = 16; 524aa070789SRoy Zang } else { 525aa070789SRoy Zang eeprom->page_size = 8; 526aa070789SRoy Zang eeprom->address_bits = 8; 5272439e4bfSJean-Christophe PLAGNIOL-VILLARD } 528472d5460SYork Sun eeprom->use_eerd = true; 529472d5460SYork Sun eeprom->use_eewr = false; 530aa070789SRoy Zang break; 53195186063SMarek Vasut case e1000_igb: 53295186063SMarek Vasut /* i210 has 4k of iNVM mapped as EEPROM */ 53395186063SMarek Vasut eeprom->type = e1000_eeprom_invm; 53495186063SMarek Vasut eeprom->opcode_bits = 8; 53595186063SMarek Vasut eeprom->delay_usec = 1; 53695186063SMarek Vasut eeprom->page_size = 32; 53795186063SMarek Vasut eeprom->address_bits = 16; 53895186063SMarek Vasut eeprom->use_eerd = true; 53995186063SMarek Vasut eeprom->use_eewr = false; 54095186063SMarek Vasut break; 5412439e4bfSJean-Christophe PLAGNIOL-VILLARD 542aa070789SRoy Zang /* ich8lan does not support currently. if needed, please 543aa070789SRoy Zang * add corresponding code and functions. 544aa070789SRoy Zang */ 5452439e4bfSJean-Christophe PLAGNIOL-VILLARD #if 0 546aa070789SRoy Zang case e1000_ich8lan: 5472439e4bfSJean-Christophe PLAGNIOL-VILLARD { 548aa070789SRoy Zang int32_t i = 0; 5492439e4bfSJean-Christophe PLAGNIOL-VILLARD 550aa070789SRoy Zang eeprom->type = e1000_eeprom_ich8; 551472d5460SYork Sun eeprom->use_eerd = false; 552472d5460SYork Sun eeprom->use_eewr = false; 553aa070789SRoy Zang eeprom->word_size = E1000_SHADOW_RAM_WORDS; 554aa070789SRoy Zang uint32_t flash_size = E1000_READ_ICH_FLASH_REG(hw, 555aa070789SRoy Zang ICH_FLASH_GFPREG); 556aa070789SRoy Zang /* Zero the shadow RAM structure. But don't load it from NVM 557aa070789SRoy Zang * so as to save time for driver init */ 558aa070789SRoy Zang if (hw->eeprom_shadow_ram != NULL) { 559aa070789SRoy Zang for (i = 0; i < E1000_SHADOW_RAM_WORDS; i++) { 560472d5460SYork Sun hw->eeprom_shadow_ram[i].modified = false; 561aa070789SRoy Zang hw->eeprom_shadow_ram[i].eeprom_word = 0xFFFF; 562aa070789SRoy Zang } 5632439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5642439e4bfSJean-Christophe PLAGNIOL-VILLARD 565aa070789SRoy Zang hw->flash_base_addr = (flash_size & ICH_GFPREG_BASE_MASK) * 566aa070789SRoy Zang ICH_FLASH_SECTOR_SIZE; 5672439e4bfSJean-Christophe PLAGNIOL-VILLARD 568aa070789SRoy Zang hw->flash_bank_size = ((flash_size >> 16) 569aa070789SRoy Zang & ICH_GFPREG_BASE_MASK) + 1; 570aa070789SRoy Zang hw->flash_bank_size -= (flash_size & ICH_GFPREG_BASE_MASK); 5712439e4bfSJean-Christophe PLAGNIOL-VILLARD 572aa070789SRoy Zang hw->flash_bank_size *= ICH_FLASH_SECTOR_SIZE; 5732439e4bfSJean-Christophe PLAGNIOL-VILLARD 574aa070789SRoy Zang hw->flash_bank_size /= 2 * sizeof(uint16_t); 575aa070789SRoy Zang break; 5762439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5772439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 578aa070789SRoy Zang default: 579aa070789SRoy Zang break; 580aa070789SRoy Zang } 581aa070789SRoy Zang 58295186063SMarek Vasut if (eeprom->type == e1000_eeprom_spi || 58395186063SMarek Vasut eeprom->type == e1000_eeprom_invm) { 584aa070789SRoy Zang /* eeprom_size will be an enum [0..8] that maps 585aa070789SRoy Zang * to eeprom sizes 128B to 586aa070789SRoy Zang * 32KB (incremented by powers of 2). 587aa070789SRoy Zang */ 588aa070789SRoy Zang if (hw->mac_type <= e1000_82547_rev_2) { 589aa070789SRoy Zang /* Set to default value for initial eeprom read. */ 590aa070789SRoy Zang eeprom->word_size = 64; 591aa070789SRoy Zang ret_val = e1000_read_eeprom(hw, EEPROM_CFG, 1, 592aa070789SRoy Zang &eeprom_size); 593aa070789SRoy Zang if (ret_val) 594aa070789SRoy Zang return ret_val; 595aa070789SRoy Zang eeprom_size = (eeprom_size & EEPROM_SIZE_MASK) 596aa070789SRoy Zang >> EEPROM_SIZE_SHIFT; 597aa070789SRoy Zang /* 256B eeprom size was not supported in earlier 598aa070789SRoy Zang * hardware, so we bump eeprom_size up one to 599aa070789SRoy Zang * ensure that "1" (which maps to 256B) is never 600aa070789SRoy Zang * the result used in the shifting logic below. */ 601aa070789SRoy Zang if (eeprom_size) 602aa070789SRoy Zang eeprom_size++; 603aa070789SRoy Zang } else { 604aa070789SRoy Zang eeprom_size = (uint16_t)((eecd & 605aa070789SRoy Zang E1000_EECD_SIZE_EX_MASK) >> 606aa070789SRoy Zang E1000_EECD_SIZE_EX_SHIFT); 607aa070789SRoy Zang } 608aa070789SRoy Zang 609aa070789SRoy Zang eeprom->word_size = 1 << (eeprom_size + EEPROM_WORD_SIZE_SHIFT); 610aa070789SRoy Zang } 611aa070789SRoy Zang return ret_val; 612aa070789SRoy Zang } 613aa070789SRoy Zang 614aa070789SRoy Zang /****************************************************************************** 615aa070789SRoy Zang * Polls the status bit (bit 1) of the EERD to determine when the read is done. 616aa070789SRoy Zang * 617aa070789SRoy Zang * hw - Struct containing variables accessed by shared code 618aa070789SRoy Zang *****************************************************************************/ 619aa070789SRoy Zang static int32_t 620aa070789SRoy Zang e1000_poll_eerd_eewr_done(struct e1000_hw *hw, int eerd) 621aa070789SRoy Zang { 622aa070789SRoy Zang uint32_t attempts = 100000; 623aa070789SRoy Zang uint32_t i, reg = 0; 624aa070789SRoy Zang int32_t done = E1000_ERR_EEPROM; 625aa070789SRoy Zang 626aa070789SRoy Zang for (i = 0; i < attempts; i++) { 62795186063SMarek Vasut if (eerd == E1000_EEPROM_POLL_READ) { 62895186063SMarek Vasut if (hw->mac_type == e1000_igb) 62995186063SMarek Vasut reg = E1000_READ_REG(hw, I210_EERD); 63095186063SMarek Vasut else 631aa070789SRoy Zang reg = E1000_READ_REG(hw, EERD); 63295186063SMarek Vasut } else { 63395186063SMarek Vasut if (hw->mac_type == e1000_igb) 63495186063SMarek Vasut reg = E1000_READ_REG(hw, I210_EEWR); 635aa070789SRoy Zang else 636aa070789SRoy Zang reg = E1000_READ_REG(hw, EEWR); 63795186063SMarek Vasut } 638aa070789SRoy Zang 639aa070789SRoy Zang if (reg & E1000_EEPROM_RW_REG_DONE) { 640aa070789SRoy Zang done = E1000_SUCCESS; 641aa070789SRoy Zang break; 642aa070789SRoy Zang } 643aa070789SRoy Zang udelay(5); 644aa070789SRoy Zang } 645aa070789SRoy Zang 646aa070789SRoy Zang return done; 647aa070789SRoy Zang } 648aa070789SRoy Zang 649aa070789SRoy Zang /****************************************************************************** 650aa070789SRoy Zang * Reads a 16 bit word from the EEPROM using the EERD register. 651aa070789SRoy Zang * 652aa070789SRoy Zang * hw - Struct containing variables accessed by shared code 653aa070789SRoy Zang * offset - offset of word in the EEPROM to read 654aa070789SRoy Zang * data - word read from the EEPROM 655aa070789SRoy Zang * words - number of words to read 656aa070789SRoy Zang *****************************************************************************/ 657aa070789SRoy Zang static int32_t 658aa070789SRoy Zang e1000_read_eeprom_eerd(struct e1000_hw *hw, 659aa070789SRoy Zang uint16_t offset, 660aa070789SRoy Zang uint16_t words, 661aa070789SRoy Zang uint16_t *data) 662aa070789SRoy Zang { 663aa070789SRoy Zang uint32_t i, eerd = 0; 664aa070789SRoy Zang int32_t error = 0; 665aa070789SRoy Zang 666aa070789SRoy Zang for (i = 0; i < words; i++) { 667aa070789SRoy Zang eerd = ((offset+i) << E1000_EEPROM_RW_ADDR_SHIFT) + 668aa070789SRoy Zang E1000_EEPROM_RW_REG_START; 669aa070789SRoy Zang 67095186063SMarek Vasut if (hw->mac_type == e1000_igb) 67195186063SMarek Vasut E1000_WRITE_REG(hw, I210_EERD, eerd); 67295186063SMarek Vasut else 673aa070789SRoy Zang E1000_WRITE_REG(hw, EERD, eerd); 67495186063SMarek Vasut 675aa070789SRoy Zang error = e1000_poll_eerd_eewr_done(hw, E1000_EEPROM_POLL_READ); 676aa070789SRoy Zang 677aa070789SRoy Zang if (error) 678aa070789SRoy Zang break; 67995186063SMarek Vasut 68095186063SMarek Vasut if (hw->mac_type == e1000_igb) { 68195186063SMarek Vasut data[i] = (E1000_READ_REG(hw, I210_EERD) >> 68295186063SMarek Vasut E1000_EEPROM_RW_REG_DATA); 68395186063SMarek Vasut } else { 684aa070789SRoy Zang data[i] = (E1000_READ_REG(hw, EERD) >> 685aa070789SRoy Zang E1000_EEPROM_RW_REG_DATA); 68695186063SMarek Vasut } 687aa070789SRoy Zang 688aa070789SRoy Zang } 689aa070789SRoy Zang 690aa070789SRoy Zang return error; 691aa070789SRoy Zang } 692aa070789SRoy Zang 6932326a94dSKyle Moffett void e1000_release_eeprom(struct e1000_hw *hw) 694aa070789SRoy Zang { 695aa070789SRoy Zang uint32_t eecd; 696aa070789SRoy Zang 697aa070789SRoy Zang DEBUGFUNC(); 698aa070789SRoy Zang 699aa070789SRoy Zang eecd = E1000_READ_REG(hw, EECD); 700aa070789SRoy Zang 701aa070789SRoy Zang if (hw->eeprom.type == e1000_eeprom_spi) { 702aa070789SRoy Zang eecd |= E1000_EECD_CS; /* Pull CS high */ 703aa070789SRoy Zang eecd &= ~E1000_EECD_SK; /* Lower SCK */ 704aa070789SRoy Zang 705aa070789SRoy Zang E1000_WRITE_REG(hw, EECD, eecd); 706aa070789SRoy Zang 707aa070789SRoy Zang udelay(hw->eeprom.delay_usec); 708aa070789SRoy Zang } else if (hw->eeprom.type == e1000_eeprom_microwire) { 709aa070789SRoy Zang /* cleanup eeprom */ 710aa070789SRoy Zang 711aa070789SRoy Zang /* CS on Microwire is active-high */ 712aa070789SRoy Zang eecd &= ~(E1000_EECD_CS | E1000_EECD_DI); 713aa070789SRoy Zang 714aa070789SRoy Zang E1000_WRITE_REG(hw, EECD, eecd); 715aa070789SRoy Zang 716aa070789SRoy Zang /* Rising edge of clock */ 717aa070789SRoy Zang eecd |= E1000_EECD_SK; 718aa070789SRoy Zang E1000_WRITE_REG(hw, EECD, eecd); 719aa070789SRoy Zang E1000_WRITE_FLUSH(hw); 720aa070789SRoy Zang udelay(hw->eeprom.delay_usec); 721aa070789SRoy Zang 722aa070789SRoy Zang /* Falling edge of clock */ 723aa070789SRoy Zang eecd &= ~E1000_EECD_SK; 724aa070789SRoy Zang E1000_WRITE_REG(hw, EECD, eecd); 725aa070789SRoy Zang E1000_WRITE_FLUSH(hw); 726aa070789SRoy Zang udelay(hw->eeprom.delay_usec); 727aa070789SRoy Zang } 728aa070789SRoy Zang 729aa070789SRoy Zang /* Stop requesting EEPROM access */ 730aa070789SRoy Zang if (hw->mac_type > e1000_82544) { 731aa070789SRoy Zang eecd &= ~E1000_EECD_REQ; 732aa070789SRoy Zang E1000_WRITE_REG(hw, EECD, eecd); 733aa070789SRoy Zang } 7347e2d991dSTim Harvey 7357e2d991dSTim Harvey e1000_swfw_sync_release(hw, E1000_SWFW_EEP_SM); 736aa070789SRoy Zang } 7377e2d991dSTim Harvey 738aa070789SRoy Zang /****************************************************************************** 739aa070789SRoy Zang * Reads a 16 bit word from the EEPROM. 740aa070789SRoy Zang * 741aa070789SRoy Zang * hw - Struct containing variables accessed by shared code 742aa070789SRoy Zang *****************************************************************************/ 743aa070789SRoy Zang static int32_t 744aa070789SRoy Zang e1000_spi_eeprom_ready(struct e1000_hw *hw) 745aa070789SRoy Zang { 746aa070789SRoy Zang uint16_t retry_count = 0; 747aa070789SRoy Zang uint8_t spi_stat_reg; 748aa070789SRoy Zang 749aa070789SRoy Zang DEBUGFUNC(); 750aa070789SRoy Zang 751aa070789SRoy Zang /* Read "Status Register" repeatedly until the LSB is cleared. The 752aa070789SRoy Zang * EEPROM will signal that the command has been completed by clearing 753aa070789SRoy Zang * bit 0 of the internal status register. If it's not cleared within 754aa070789SRoy Zang * 5 milliseconds, then error out. 755aa070789SRoy Zang */ 756aa070789SRoy Zang retry_count = 0; 757aa070789SRoy Zang do { 758aa070789SRoy Zang e1000_shift_out_ee_bits(hw, EEPROM_RDSR_OPCODE_SPI, 759aa070789SRoy Zang hw->eeprom.opcode_bits); 760aa070789SRoy Zang spi_stat_reg = (uint8_t)e1000_shift_in_ee_bits(hw, 8); 761aa070789SRoy Zang if (!(spi_stat_reg & EEPROM_STATUS_RDY_SPI)) 762aa070789SRoy Zang break; 763aa070789SRoy Zang 764aa070789SRoy Zang udelay(5); 765aa070789SRoy Zang retry_count += 5; 766aa070789SRoy Zang 767aa070789SRoy Zang e1000_standby_eeprom(hw); 768aa070789SRoy Zang } while (retry_count < EEPROM_MAX_RETRY_SPI); 769aa070789SRoy Zang 770aa070789SRoy Zang /* ATMEL SPI write time could vary from 0-20mSec on 3.3V devices (and 771aa070789SRoy Zang * only 0-5mSec on 5V devices) 772aa070789SRoy Zang */ 773aa070789SRoy Zang if (retry_count >= EEPROM_MAX_RETRY_SPI) { 774aa070789SRoy Zang DEBUGOUT("SPI EEPROM Status error\n"); 775aa070789SRoy Zang return -E1000_ERR_EEPROM; 776aa070789SRoy Zang } 777aa070789SRoy Zang 778aa070789SRoy Zang return E1000_SUCCESS; 779aa070789SRoy Zang } 780aa070789SRoy Zang 781aa070789SRoy Zang /****************************************************************************** 782aa070789SRoy Zang * Reads a 16 bit word from the EEPROM. 783aa070789SRoy Zang * 784aa070789SRoy Zang * hw - Struct containing variables accessed by shared code 785aa070789SRoy Zang * offset - offset of word in the EEPROM to read 786aa070789SRoy Zang * data - word read from the EEPROM 787aa070789SRoy Zang *****************************************************************************/ 788aa070789SRoy Zang static int32_t 789aa070789SRoy Zang e1000_read_eeprom(struct e1000_hw *hw, uint16_t offset, 790aa070789SRoy Zang uint16_t words, uint16_t *data) 791aa070789SRoy Zang { 792aa070789SRoy Zang struct e1000_eeprom_info *eeprom = &hw->eeprom; 793aa070789SRoy Zang uint32_t i = 0; 794aa070789SRoy Zang 795aa070789SRoy Zang DEBUGFUNC(); 796aa070789SRoy Zang 797aa070789SRoy Zang /* If eeprom is not yet detected, do so now */ 798aa070789SRoy Zang if (eeprom->word_size == 0) 799aa070789SRoy Zang e1000_init_eeprom_params(hw); 800aa070789SRoy Zang 801aa070789SRoy Zang /* A check for invalid values: offset too large, too many words, 802aa070789SRoy Zang * and not enough words. 803aa070789SRoy Zang */ 804aa070789SRoy Zang if ((offset >= eeprom->word_size) || 805aa070789SRoy Zang (words > eeprom->word_size - offset) || 806aa070789SRoy Zang (words == 0)) { 807aa070789SRoy Zang DEBUGOUT("\"words\" parameter out of bounds." 808aa070789SRoy Zang "Words = %d, size = %d\n", offset, eeprom->word_size); 809aa070789SRoy Zang return -E1000_ERR_EEPROM; 810aa070789SRoy Zang } 811aa070789SRoy Zang 812aa070789SRoy Zang /* EEPROM's that don't use EERD to read require us to bit-bang the SPI 813aa070789SRoy Zang * directly. In this case, we need to acquire the EEPROM so that 814aa070789SRoy Zang * FW or other port software does not interrupt. 815aa070789SRoy Zang */ 816472d5460SYork Sun if (e1000_is_onboard_nvm_eeprom(hw) == true && 817472d5460SYork Sun hw->eeprom.use_eerd == false) { 818aa070789SRoy Zang 819aa070789SRoy Zang /* Prepare the EEPROM for bit-bang reading */ 820aa070789SRoy Zang if (e1000_acquire_eeprom(hw) != E1000_SUCCESS) 821aa070789SRoy Zang return -E1000_ERR_EEPROM; 822aa070789SRoy Zang } 823aa070789SRoy Zang 824aa070789SRoy Zang /* Eerd register EEPROM access requires no eeprom aquire/release */ 825472d5460SYork Sun if (eeprom->use_eerd == true) 826aa070789SRoy Zang return e1000_read_eeprom_eerd(hw, offset, words, data); 827aa070789SRoy Zang 828aa070789SRoy Zang /* ich8lan does not support currently. if needed, please 829aa070789SRoy Zang * add corresponding code and functions. 830aa070789SRoy Zang */ 831aa070789SRoy Zang #if 0 832aa070789SRoy Zang /* ICH EEPROM access is done via the ICH flash controller */ 833aa070789SRoy Zang if (eeprom->type == e1000_eeprom_ich8) 834aa070789SRoy Zang return e1000_read_eeprom_ich8(hw, offset, words, data); 835aa070789SRoy Zang #endif 836aa070789SRoy Zang /* Set up the SPI or Microwire EEPROM for bit-bang reading. We have 837aa070789SRoy Zang * acquired the EEPROM at this point, so any returns should relase it */ 838aa070789SRoy Zang if (eeprom->type == e1000_eeprom_spi) { 839aa070789SRoy Zang uint16_t word_in; 840aa070789SRoy Zang uint8_t read_opcode = EEPROM_READ_OPCODE_SPI; 841aa070789SRoy Zang 842aa070789SRoy Zang if (e1000_spi_eeprom_ready(hw)) { 843aa070789SRoy Zang e1000_release_eeprom(hw); 844aa070789SRoy Zang return -E1000_ERR_EEPROM; 845aa070789SRoy Zang } 846aa070789SRoy Zang 847aa070789SRoy Zang e1000_standby_eeprom(hw); 848aa070789SRoy Zang 849aa070789SRoy Zang /* Some SPI eeproms use the 8th address bit embedded in 850aa070789SRoy Zang * the opcode */ 851aa070789SRoy Zang if ((eeprom->address_bits == 8) && (offset >= 128)) 852aa070789SRoy Zang read_opcode |= EEPROM_A8_OPCODE_SPI; 853aa070789SRoy Zang 854aa070789SRoy Zang /* Send the READ command (opcode + addr) */ 855aa070789SRoy Zang e1000_shift_out_ee_bits(hw, read_opcode, eeprom->opcode_bits); 856aa070789SRoy Zang e1000_shift_out_ee_bits(hw, (uint16_t)(offset*2), 857aa070789SRoy Zang eeprom->address_bits); 858aa070789SRoy Zang 859aa070789SRoy Zang /* Read the data. The address of the eeprom internally 860aa070789SRoy Zang * increments with each byte (spi) being read, saving on the 861aa070789SRoy Zang * overhead of eeprom setup and tear-down. The address 862aa070789SRoy Zang * counter will roll over if reading beyond the size of 863aa070789SRoy Zang * the eeprom, thus allowing the entire memory to be read 864aa070789SRoy Zang * starting from any offset. */ 865aa070789SRoy Zang for (i = 0; i < words; i++) { 866aa070789SRoy Zang word_in = e1000_shift_in_ee_bits(hw, 16); 867aa070789SRoy Zang data[i] = (word_in >> 8) | (word_in << 8); 868aa070789SRoy Zang } 869aa070789SRoy Zang } else if (eeprom->type == e1000_eeprom_microwire) { 870aa070789SRoy Zang for (i = 0; i < words; i++) { 871aa070789SRoy Zang /* Send the READ command (opcode + addr) */ 872aa070789SRoy Zang e1000_shift_out_ee_bits(hw, 873aa070789SRoy Zang EEPROM_READ_OPCODE_MICROWIRE, 874aa070789SRoy Zang eeprom->opcode_bits); 875aa070789SRoy Zang e1000_shift_out_ee_bits(hw, (uint16_t)(offset + i), 876aa070789SRoy Zang eeprom->address_bits); 877aa070789SRoy Zang 878aa070789SRoy Zang /* Read the data. For microwire, each word requires 879aa070789SRoy Zang * the overhead of eeprom setup and tear-down. */ 880aa070789SRoy Zang data[i] = e1000_shift_in_ee_bits(hw, 16); 881aa070789SRoy Zang e1000_standby_eeprom(hw); 882aa070789SRoy Zang } 883aa070789SRoy Zang } 884aa070789SRoy Zang 885aa070789SRoy Zang /* End this read operation */ 886aa070789SRoy Zang e1000_release_eeprom(hw); 887aa070789SRoy Zang 888aa070789SRoy Zang return E1000_SUCCESS; 889aa070789SRoy Zang } 8902439e4bfSJean-Christophe PLAGNIOL-VILLARD 8912439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 8922439e4bfSJean-Christophe PLAGNIOL-VILLARD * Verifies that the EEPROM has a valid checksum 8932439e4bfSJean-Christophe PLAGNIOL-VILLARD * 8942439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 8952439e4bfSJean-Christophe PLAGNIOL-VILLARD * 8962439e4bfSJean-Christophe PLAGNIOL-VILLARD * Reads the first 64 16 bit words of the EEPROM and sums the values read. 8972439e4bfSJean-Christophe PLAGNIOL-VILLARD * If the the sum of the 64 16 bit words is 0xBABA, the EEPROM's checksum is 8982439e4bfSJean-Christophe PLAGNIOL-VILLARD * valid. 8992439e4bfSJean-Christophe PLAGNIOL-VILLARD *****************************************************************************/ 900114d7fc0SKyle Moffett static int e1000_validate_eeprom_checksum(struct e1000_hw *hw) 9012439e4bfSJean-Christophe PLAGNIOL-VILLARD { 902114d7fc0SKyle Moffett uint16_t i, checksum, checksum_reg, *buf; 9032439e4bfSJean-Christophe PLAGNIOL-VILLARD 9042439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGFUNC(); 9052439e4bfSJean-Christophe PLAGNIOL-VILLARD 906114d7fc0SKyle Moffett /* Allocate a temporary buffer */ 907114d7fc0SKyle Moffett buf = malloc(sizeof(buf[0]) * (EEPROM_CHECKSUM_REG + 1)); 908114d7fc0SKyle Moffett if (!buf) { 909114d7fc0SKyle Moffett E1000_ERR(hw->nic, "Unable to allocate EEPROM buffer!\n"); 9102439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_EEPROM; 9112439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9122439e4bfSJean-Christophe PLAGNIOL-VILLARD 913114d7fc0SKyle Moffett /* Read the EEPROM */ 914114d7fc0SKyle Moffett if (e1000_read_eeprom(hw, 0, EEPROM_CHECKSUM_REG + 1, buf) < 0) { 915114d7fc0SKyle Moffett E1000_ERR(hw->nic, "Unable to read EEPROM!\n"); 9162439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_EEPROM; 9172439e4bfSJean-Christophe PLAGNIOL-VILLARD } 918114d7fc0SKyle Moffett 919114d7fc0SKyle Moffett /* Compute the checksum */ 9207a341066SWolfgang Denk checksum = 0; 921114d7fc0SKyle Moffett for (i = 0; i < EEPROM_CHECKSUM_REG; i++) 922114d7fc0SKyle Moffett checksum += buf[i]; 923114d7fc0SKyle Moffett checksum = ((uint16_t)EEPROM_SUM) - checksum; 924114d7fc0SKyle Moffett checksum_reg = buf[i]; 925114d7fc0SKyle Moffett 926114d7fc0SKyle Moffett /* Verify it! */ 927114d7fc0SKyle Moffett if (checksum == checksum_reg) 928114d7fc0SKyle Moffett return 0; 929114d7fc0SKyle Moffett 930114d7fc0SKyle Moffett /* Hrm, verification failed, print an error */ 931114d7fc0SKyle Moffett E1000_ERR(hw->nic, "EEPROM checksum is incorrect!\n"); 932114d7fc0SKyle Moffett E1000_ERR(hw->nic, " ...register was 0x%04hx, calculated 0x%04hx\n", 933114d7fc0SKyle Moffett checksum_reg, checksum); 934114d7fc0SKyle Moffett 935114d7fc0SKyle Moffett return -E1000_ERR_EEPROM; 9362439e4bfSJean-Christophe PLAGNIOL-VILLARD } 9378712adfdSRojhalat Ibrahim #endif /* CONFIG_E1000_NO_NVM */ 938ecbd2078SRoy Zang 939ecbd2078SRoy Zang /***************************************************************************** 940ecbd2078SRoy Zang * Set PHY to class A mode 941ecbd2078SRoy Zang * Assumes the following operations will follow to enable the new class mode. 942ecbd2078SRoy Zang * 1. Do a PHY soft reset 943ecbd2078SRoy Zang * 2. Restart auto-negotiation or force link. 944ecbd2078SRoy Zang * 945ecbd2078SRoy Zang * hw - Struct containing variables accessed by shared code 946ecbd2078SRoy Zang ****************************************************************************/ 947ecbd2078SRoy Zang static int32_t 948ecbd2078SRoy Zang e1000_set_phy_mode(struct e1000_hw *hw) 949ecbd2078SRoy Zang { 9508712adfdSRojhalat Ibrahim #ifndef CONFIG_E1000_NO_NVM 951ecbd2078SRoy Zang int32_t ret_val; 952ecbd2078SRoy Zang uint16_t eeprom_data; 953ecbd2078SRoy Zang 954ecbd2078SRoy Zang DEBUGFUNC(); 955ecbd2078SRoy Zang 956ecbd2078SRoy Zang if ((hw->mac_type == e1000_82545_rev_3) && 957ecbd2078SRoy Zang (hw->media_type == e1000_media_type_copper)) { 958ecbd2078SRoy Zang ret_val = e1000_read_eeprom(hw, EEPROM_PHY_CLASS_WORD, 959ecbd2078SRoy Zang 1, &eeprom_data); 960ecbd2078SRoy Zang if (ret_val) 961ecbd2078SRoy Zang return ret_val; 962ecbd2078SRoy Zang 963ecbd2078SRoy Zang if ((eeprom_data != EEPROM_RESERVED_WORD) && 964ecbd2078SRoy Zang (eeprom_data & EEPROM_PHY_CLASS_A)) { 965ecbd2078SRoy Zang ret_val = e1000_write_phy_reg(hw, 966ecbd2078SRoy Zang M88E1000_PHY_PAGE_SELECT, 0x000B); 967ecbd2078SRoy Zang if (ret_val) 968ecbd2078SRoy Zang return ret_val; 969ecbd2078SRoy Zang ret_val = e1000_write_phy_reg(hw, 970ecbd2078SRoy Zang M88E1000_PHY_GEN_CONTROL, 0x8104); 971ecbd2078SRoy Zang if (ret_val) 972ecbd2078SRoy Zang return ret_val; 973ecbd2078SRoy Zang 974472d5460SYork Sun hw->phy_reset_disable = false; 975ecbd2078SRoy Zang } 976ecbd2078SRoy Zang } 9778712adfdSRojhalat Ibrahim #endif 978ecbd2078SRoy Zang return E1000_SUCCESS; 979ecbd2078SRoy Zang } 9802439e4bfSJean-Christophe PLAGNIOL-VILLARD 9818712adfdSRojhalat Ibrahim #ifndef CONFIG_E1000_NO_NVM 982aa070789SRoy Zang /*************************************************************************** 983aa070789SRoy Zang * 984aa070789SRoy Zang * Obtaining software semaphore bit (SMBI) before resetting PHY. 985aa070789SRoy Zang * 986aa070789SRoy Zang * hw: Struct containing variables accessed by shared code 987aa070789SRoy Zang * 988aa070789SRoy Zang * returns: - E1000_ERR_RESET if fail to obtain semaphore. 989aa070789SRoy Zang * E1000_SUCCESS at any other case. 990aa070789SRoy Zang * 991aa070789SRoy Zang ***************************************************************************/ 992aa070789SRoy Zang static int32_t 993aa070789SRoy Zang e1000_get_software_semaphore(struct e1000_hw *hw) 994aa070789SRoy Zang { 995aa070789SRoy Zang int32_t timeout = hw->eeprom.word_size + 1; 996aa070789SRoy Zang uint32_t swsm; 997aa070789SRoy Zang 998aa070789SRoy Zang DEBUGFUNC(); 999aa070789SRoy Zang 1000aa070789SRoy Zang if (hw->mac_type != e1000_80003es2lan) 1001aa070789SRoy Zang return E1000_SUCCESS; 1002aa070789SRoy Zang 1003aa070789SRoy Zang while (timeout) { 1004aa070789SRoy Zang swsm = E1000_READ_REG(hw, SWSM); 1005aa070789SRoy Zang /* If SMBI bit cleared, it is now set and we hold 1006aa070789SRoy Zang * the semaphore */ 1007aa070789SRoy Zang if (!(swsm & E1000_SWSM_SMBI)) 1008aa070789SRoy Zang break; 1009aa070789SRoy Zang mdelay(1); 1010aa070789SRoy Zang timeout--; 1011aa070789SRoy Zang } 1012aa070789SRoy Zang 1013aa070789SRoy Zang if (!timeout) { 1014aa070789SRoy Zang DEBUGOUT("Driver can't access device - SMBI bit is set.\n"); 1015aa070789SRoy Zang return -E1000_ERR_RESET; 1016aa070789SRoy Zang } 1017aa070789SRoy Zang 1018aa070789SRoy Zang return E1000_SUCCESS; 1019aa070789SRoy Zang } 10208712adfdSRojhalat Ibrahim #endif 1021aa070789SRoy Zang 1022aa070789SRoy Zang /*************************************************************************** 1023aa070789SRoy Zang * This function clears HW semaphore bits. 1024aa070789SRoy Zang * 1025aa070789SRoy Zang * hw: Struct containing variables accessed by shared code 1026aa070789SRoy Zang * 1027aa070789SRoy Zang * returns: - None. 1028aa070789SRoy Zang * 1029aa070789SRoy Zang ***************************************************************************/ 1030aa070789SRoy Zang static void 1031aa070789SRoy Zang e1000_put_hw_eeprom_semaphore(struct e1000_hw *hw) 1032aa070789SRoy Zang { 10338712adfdSRojhalat Ibrahim #ifndef CONFIG_E1000_NO_NVM 1034aa070789SRoy Zang uint32_t swsm; 1035aa070789SRoy Zang 1036aa070789SRoy Zang DEBUGFUNC(); 1037aa070789SRoy Zang 1038aa070789SRoy Zang if (!hw->eeprom_semaphore_present) 1039aa070789SRoy Zang return; 1040aa070789SRoy Zang 1041aa070789SRoy Zang swsm = E1000_READ_REG(hw, SWSM); 1042aa070789SRoy Zang if (hw->mac_type == e1000_80003es2lan) { 1043aa070789SRoy Zang /* Release both semaphores. */ 1044aa070789SRoy Zang swsm &= ~(E1000_SWSM_SMBI | E1000_SWSM_SWESMBI); 1045aa070789SRoy Zang } else 1046aa070789SRoy Zang swsm &= ~(E1000_SWSM_SWESMBI); 1047aa070789SRoy Zang E1000_WRITE_REG(hw, SWSM, swsm); 10488712adfdSRojhalat Ibrahim #endif 1049aa070789SRoy Zang } 1050aa070789SRoy Zang 1051aa070789SRoy Zang /*************************************************************************** 1052aa070789SRoy Zang * 1053aa070789SRoy Zang * Using the combination of SMBI and SWESMBI semaphore bits when resetting 1054aa070789SRoy Zang * adapter or Eeprom access. 1055aa070789SRoy Zang * 1056aa070789SRoy Zang * hw: Struct containing variables accessed by shared code 1057aa070789SRoy Zang * 1058aa070789SRoy Zang * returns: - E1000_ERR_EEPROM if fail to access EEPROM. 1059aa070789SRoy Zang * E1000_SUCCESS at any other case. 1060aa070789SRoy Zang * 1061aa070789SRoy Zang ***************************************************************************/ 1062aa070789SRoy Zang static int32_t 1063aa070789SRoy Zang e1000_get_hw_eeprom_semaphore(struct e1000_hw *hw) 1064aa070789SRoy Zang { 10658712adfdSRojhalat Ibrahim #ifndef CONFIG_E1000_NO_NVM 1066aa070789SRoy Zang int32_t timeout; 1067aa070789SRoy Zang uint32_t swsm; 1068aa070789SRoy Zang 1069aa070789SRoy Zang DEBUGFUNC(); 1070aa070789SRoy Zang 1071aa070789SRoy Zang if (!hw->eeprom_semaphore_present) 1072aa070789SRoy Zang return E1000_SUCCESS; 1073aa070789SRoy Zang 1074aa070789SRoy Zang if (hw->mac_type == e1000_80003es2lan) { 1075aa070789SRoy Zang /* Get the SW semaphore. */ 1076aa070789SRoy Zang if (e1000_get_software_semaphore(hw) != E1000_SUCCESS) 1077aa070789SRoy Zang return -E1000_ERR_EEPROM; 1078aa070789SRoy Zang } 1079aa070789SRoy Zang 1080aa070789SRoy Zang /* Get the FW semaphore. */ 1081aa070789SRoy Zang timeout = hw->eeprom.word_size + 1; 1082aa070789SRoy Zang while (timeout) { 1083aa070789SRoy Zang swsm = E1000_READ_REG(hw, SWSM); 1084aa070789SRoy Zang swsm |= E1000_SWSM_SWESMBI; 1085aa070789SRoy Zang E1000_WRITE_REG(hw, SWSM, swsm); 1086aa070789SRoy Zang /* if we managed to set the bit we got the semaphore. */ 1087aa070789SRoy Zang swsm = E1000_READ_REG(hw, SWSM); 1088aa070789SRoy Zang if (swsm & E1000_SWSM_SWESMBI) 1089aa070789SRoy Zang break; 1090aa070789SRoy Zang 1091aa070789SRoy Zang udelay(50); 1092aa070789SRoy Zang timeout--; 1093aa070789SRoy Zang } 1094aa070789SRoy Zang 1095aa070789SRoy Zang if (!timeout) { 1096aa070789SRoy Zang /* Release semaphores */ 1097aa070789SRoy Zang e1000_put_hw_eeprom_semaphore(hw); 1098aa070789SRoy Zang DEBUGOUT("Driver can't access the Eeprom - " 1099aa070789SRoy Zang "SWESMBI bit is set.\n"); 1100aa070789SRoy Zang return -E1000_ERR_EEPROM; 1101aa070789SRoy Zang } 11028712adfdSRojhalat Ibrahim #endif 1103aa070789SRoy Zang return E1000_SUCCESS; 1104aa070789SRoy Zang } 1105aa070789SRoy Zang 11067e2d991dSTim Harvey /* Take ownership of the PHY */ 1107aa070789SRoy Zang static int32_t 1108aa070789SRoy Zang e1000_swfw_sync_acquire(struct e1000_hw *hw, uint16_t mask) 1109aa070789SRoy Zang { 1110aa070789SRoy Zang uint32_t swfw_sync = 0; 1111aa070789SRoy Zang uint32_t swmask = mask; 1112aa070789SRoy Zang uint32_t fwmask = mask << 16; 1113aa070789SRoy Zang int32_t timeout = 200; 1114aa070789SRoy Zang 1115aa070789SRoy Zang DEBUGFUNC(); 1116aa070789SRoy Zang while (timeout) { 1117aa070789SRoy Zang if (e1000_get_hw_eeprom_semaphore(hw)) 1118aa070789SRoy Zang return -E1000_ERR_SWFW_SYNC; 1119aa070789SRoy Zang 1120aa070789SRoy Zang swfw_sync = E1000_READ_REG(hw, SW_FW_SYNC); 112176f8cdb2SYork Sun if (!(swfw_sync & (fwmask | swmask))) 1122aa070789SRoy Zang break; 1123aa070789SRoy Zang 1124aa070789SRoy Zang /* firmware currently using resource (fwmask) */ 1125aa070789SRoy Zang /* or other software thread currently using resource (swmask) */ 1126aa070789SRoy Zang e1000_put_hw_eeprom_semaphore(hw); 1127aa070789SRoy Zang mdelay(5); 1128aa070789SRoy Zang timeout--; 1129aa070789SRoy Zang } 1130aa070789SRoy Zang 1131aa070789SRoy Zang if (!timeout) { 1132aa070789SRoy Zang DEBUGOUT("Driver can't access resource, SW_FW_SYNC timeout.\n"); 1133aa070789SRoy Zang return -E1000_ERR_SWFW_SYNC; 1134aa070789SRoy Zang } 1135aa070789SRoy Zang 1136aa070789SRoy Zang swfw_sync |= swmask; 1137aa070789SRoy Zang E1000_WRITE_REG(hw, SW_FW_SYNC, swfw_sync); 1138aa070789SRoy Zang 1139aa070789SRoy Zang e1000_put_hw_eeprom_semaphore(hw); 1140aa070789SRoy Zang return E1000_SUCCESS; 1141aa070789SRoy Zang } 1142aa070789SRoy Zang 11437e2d991dSTim Harvey static void e1000_swfw_sync_release(struct e1000_hw *hw, uint16_t mask) 11447e2d991dSTim Harvey { 11457e2d991dSTim Harvey uint32_t swfw_sync = 0; 11467e2d991dSTim Harvey 11477e2d991dSTim Harvey DEBUGFUNC(); 11487e2d991dSTim Harvey while (e1000_get_hw_eeprom_semaphore(hw)) 11497e2d991dSTim Harvey ; /* Empty */ 11507e2d991dSTim Harvey 11517e2d991dSTim Harvey swfw_sync = E1000_READ_REG(hw, SW_FW_SYNC); 11527e2d991dSTim Harvey swfw_sync &= ~mask; 11537e2d991dSTim Harvey E1000_WRITE_REG(hw, SW_FW_SYNC, swfw_sync); 11547e2d991dSTim Harvey 11557e2d991dSTim Harvey e1000_put_hw_eeprom_semaphore(hw); 11567e2d991dSTim Harvey } 11577e2d991dSTim Harvey 1158472d5460SYork Sun static bool e1000_is_second_port(struct e1000_hw *hw) 1159987b43a1SKyle Moffett { 1160987b43a1SKyle Moffett switch (hw->mac_type) { 1161987b43a1SKyle Moffett case e1000_80003es2lan: 1162987b43a1SKyle Moffett case e1000_82546: 1163987b43a1SKyle Moffett case e1000_82571: 1164987b43a1SKyle Moffett if (E1000_READ_REG(hw, STATUS) & E1000_STATUS_FUNC_1) 1165472d5460SYork Sun return true; 1166987b43a1SKyle Moffett /* Fallthrough */ 1167987b43a1SKyle Moffett default: 1168472d5460SYork Sun return false; 1169987b43a1SKyle Moffett } 1170987b43a1SKyle Moffett } 1171987b43a1SKyle Moffett 11728712adfdSRojhalat Ibrahim #ifndef CONFIG_E1000_NO_NVM 11732439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 11742439e4bfSJean-Christophe PLAGNIOL-VILLARD * Reads the adapter's MAC address from the EEPROM and inverts the LSB for the 11752439e4bfSJean-Christophe PLAGNIOL-VILLARD * second function of dual function devices 11762439e4bfSJean-Christophe PLAGNIOL-VILLARD * 11772439e4bfSJean-Christophe PLAGNIOL-VILLARD * nic - Struct containing variables accessed by shared code 11782439e4bfSJean-Christophe PLAGNIOL-VILLARD *****************************************************************************/ 11792439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 11802439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_read_mac_addr(struct eth_device *nic) 11812439e4bfSJean-Christophe PLAGNIOL-VILLARD { 11822439e4bfSJean-Christophe PLAGNIOL-VILLARD struct e1000_hw *hw = nic->priv; 11832439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t offset; 11842439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t eeprom_data; 118595186063SMarek Vasut uint32_t reg_data = 0; 11862439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 11872439e4bfSJean-Christophe PLAGNIOL-VILLARD 11882439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGFUNC(); 11892439e4bfSJean-Christophe PLAGNIOL-VILLARD 11902439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < NODE_ADDRESS_SIZE; i += 2) { 11912439e4bfSJean-Christophe PLAGNIOL-VILLARD offset = i >> 1; 119295186063SMarek Vasut if (hw->mac_type == e1000_igb) { 119395186063SMarek Vasut /* i210 preloads MAC address into RAL/RAH registers */ 119495186063SMarek Vasut if (offset == 0) 119595186063SMarek Vasut reg_data = E1000_READ_REG_ARRAY(hw, RA, 0); 119695186063SMarek Vasut else if (offset == 1) 119795186063SMarek Vasut reg_data >>= 16; 119895186063SMarek Vasut else if (offset == 2) 119995186063SMarek Vasut reg_data = E1000_READ_REG_ARRAY(hw, RA, 1); 120095186063SMarek Vasut eeprom_data = reg_data & 0xffff; 120195186063SMarek Vasut } else if (e1000_read_eeprom(hw, offset, 1, &eeprom_data) < 0) { 12022439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("EEPROM Read Error\n"); 12032439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_EEPROM; 12042439e4bfSJean-Christophe PLAGNIOL-VILLARD } 12052439e4bfSJean-Christophe PLAGNIOL-VILLARD nic->enetaddr[i] = eeprom_data & 0xff; 12062439e4bfSJean-Christophe PLAGNIOL-VILLARD nic->enetaddr[i + 1] = (eeprom_data >> 8) & 0xff; 12072439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1208987b43a1SKyle Moffett 12092439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Invert the last bit if this is the second device */ 1210987b43a1SKyle Moffett if (e1000_is_second_port(hw)) 1211987b43a1SKyle Moffett nic->enetaddr[5] ^= 1; 1212987b43a1SKyle Moffett 1213ac3315c2SAndre Schwarz #ifdef CONFIG_E1000_FALLBACK_MAC 12140adb5b76SJoe Hershberger if (!is_valid_ethaddr(nic->enetaddr)) { 1215f2302d44SStefan Roese unsigned char fb_mac[NODE_ADDRESS_SIZE] = CONFIG_E1000_FALLBACK_MAC; 1216f2302d44SStefan Roese 1217f2302d44SStefan Roese memcpy (nic->enetaddr, fb_mac, NODE_ADDRESS_SIZE); 1218f2302d44SStefan Roese } 1219ac3315c2SAndre Schwarz #endif 12202439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 12212439e4bfSJean-Christophe PLAGNIOL-VILLARD } 12228712adfdSRojhalat Ibrahim #endif 12232439e4bfSJean-Christophe PLAGNIOL-VILLARD 12242439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 12252439e4bfSJean-Christophe PLAGNIOL-VILLARD * Initializes receive address filters. 12262439e4bfSJean-Christophe PLAGNIOL-VILLARD * 12272439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 12282439e4bfSJean-Christophe PLAGNIOL-VILLARD * 12292439e4bfSJean-Christophe PLAGNIOL-VILLARD * Places the MAC address in receive address register 0 and clears the rest 12302439e4bfSJean-Christophe PLAGNIOL-VILLARD * of the receive addresss registers. Clears the multicast table. Assumes 12312439e4bfSJean-Christophe PLAGNIOL-VILLARD * the receiver is in reset when the routine is called. 12322439e4bfSJean-Christophe PLAGNIOL-VILLARD *****************************************************************************/ 12332439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 12342439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_init_rx_addrs(struct eth_device *nic) 12352439e4bfSJean-Christophe PLAGNIOL-VILLARD { 12362439e4bfSJean-Christophe PLAGNIOL-VILLARD struct e1000_hw *hw = nic->priv; 12372439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t i; 12382439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t addr_low; 12392439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t addr_high; 12402439e4bfSJean-Christophe PLAGNIOL-VILLARD 12412439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGFUNC(); 12422439e4bfSJean-Christophe PLAGNIOL-VILLARD 12432439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Setup the receive address. */ 12442439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Programming MAC Address into RAR[0]\n"); 12452439e4bfSJean-Christophe PLAGNIOL-VILLARD addr_low = (nic->enetaddr[0] | 12462439e4bfSJean-Christophe PLAGNIOL-VILLARD (nic->enetaddr[1] << 8) | 12472439e4bfSJean-Christophe PLAGNIOL-VILLARD (nic->enetaddr[2] << 16) | (nic->enetaddr[3] << 24)); 12482439e4bfSJean-Christophe PLAGNIOL-VILLARD 12492439e4bfSJean-Christophe PLAGNIOL-VILLARD addr_high = (nic->enetaddr[4] | (nic->enetaddr[5] << 8) | E1000_RAH_AV); 12502439e4bfSJean-Christophe PLAGNIOL-VILLARD 12512439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG_ARRAY(hw, RA, 0, addr_low); 12522439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG_ARRAY(hw, RA, 1, addr_high); 12532439e4bfSJean-Christophe PLAGNIOL-VILLARD 12542439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Zero out the other 15 receive addresses. */ 12552439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Clearing RAR[1-15]\n"); 12562439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 1; i < E1000_RAR_ENTRIES; i++) { 12572439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG_ARRAY(hw, RA, (i << 1), 0); 12582439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG_ARRAY(hw, RA, ((i << 1) + 1), 0); 12592439e4bfSJean-Christophe PLAGNIOL-VILLARD } 12602439e4bfSJean-Christophe PLAGNIOL-VILLARD } 12612439e4bfSJean-Christophe PLAGNIOL-VILLARD 12622439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 12632439e4bfSJean-Christophe PLAGNIOL-VILLARD * Clears the VLAN filer table 12642439e4bfSJean-Christophe PLAGNIOL-VILLARD * 12652439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 12662439e4bfSJean-Christophe PLAGNIOL-VILLARD *****************************************************************************/ 12672439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 12682439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_clear_vfta(struct e1000_hw *hw) 12692439e4bfSJean-Christophe PLAGNIOL-VILLARD { 12702439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t offset; 12712439e4bfSJean-Christophe PLAGNIOL-VILLARD 12722439e4bfSJean-Christophe PLAGNIOL-VILLARD for (offset = 0; offset < E1000_VLAN_FILTER_TBL_SIZE; offset++) 12732439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG_ARRAY(hw, VFTA, offset, 0); 12742439e4bfSJean-Christophe PLAGNIOL-VILLARD } 12752439e4bfSJean-Christophe PLAGNIOL-VILLARD 12762439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 12772439e4bfSJean-Christophe PLAGNIOL-VILLARD * Set the mac type member in the hw struct. 12782439e4bfSJean-Christophe PLAGNIOL-VILLARD * 12792439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 12802439e4bfSJean-Christophe PLAGNIOL-VILLARD *****************************************************************************/ 1281aa070789SRoy Zang int32_t 12822439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_set_mac_type(struct e1000_hw *hw) 12832439e4bfSJean-Christophe PLAGNIOL-VILLARD { 12842439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGFUNC(); 12852439e4bfSJean-Christophe PLAGNIOL-VILLARD 12862439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (hw->device_id) { 12872439e4bfSJean-Christophe PLAGNIOL-VILLARD case E1000_DEV_ID_82542: 12882439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (hw->revision_id) { 12892439e4bfSJean-Christophe PLAGNIOL-VILLARD case E1000_82542_2_0_REV_ID: 12902439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->mac_type = e1000_82542_rev2_0; 12912439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 12922439e4bfSJean-Christophe PLAGNIOL-VILLARD case E1000_82542_2_1_REV_ID: 12932439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->mac_type = e1000_82542_rev2_1; 12942439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 12952439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 12962439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Invalid 82542 revision ID */ 12972439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_MAC_TYPE; 12982439e4bfSJean-Christophe PLAGNIOL-VILLARD } 12992439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 13002439e4bfSJean-Christophe PLAGNIOL-VILLARD case E1000_DEV_ID_82543GC_FIBER: 13012439e4bfSJean-Christophe PLAGNIOL-VILLARD case E1000_DEV_ID_82543GC_COPPER: 13022439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->mac_type = e1000_82543; 13032439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 13042439e4bfSJean-Christophe PLAGNIOL-VILLARD case E1000_DEV_ID_82544EI_COPPER: 13052439e4bfSJean-Christophe PLAGNIOL-VILLARD case E1000_DEV_ID_82544EI_FIBER: 13062439e4bfSJean-Christophe PLAGNIOL-VILLARD case E1000_DEV_ID_82544GC_COPPER: 13072439e4bfSJean-Christophe PLAGNIOL-VILLARD case E1000_DEV_ID_82544GC_LOM: 13082439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->mac_type = e1000_82544; 13092439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 13102439e4bfSJean-Christophe PLAGNIOL-VILLARD case E1000_DEV_ID_82540EM: 13112439e4bfSJean-Christophe PLAGNIOL-VILLARD case E1000_DEV_ID_82540EM_LOM: 1312aa070789SRoy Zang case E1000_DEV_ID_82540EP: 1313aa070789SRoy Zang case E1000_DEV_ID_82540EP_LOM: 1314aa070789SRoy Zang case E1000_DEV_ID_82540EP_LP: 13152439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->mac_type = e1000_82540; 13162439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 13172439e4bfSJean-Christophe PLAGNIOL-VILLARD case E1000_DEV_ID_82545EM_COPPER: 13182439e4bfSJean-Christophe PLAGNIOL-VILLARD case E1000_DEV_ID_82545EM_FIBER: 13192439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->mac_type = e1000_82545; 13202439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 1321aa070789SRoy Zang case E1000_DEV_ID_82545GM_COPPER: 1322aa070789SRoy Zang case E1000_DEV_ID_82545GM_FIBER: 1323aa070789SRoy Zang case E1000_DEV_ID_82545GM_SERDES: 1324aa070789SRoy Zang hw->mac_type = e1000_82545_rev_3; 1325aa070789SRoy Zang break; 13262439e4bfSJean-Christophe PLAGNIOL-VILLARD case E1000_DEV_ID_82546EB_COPPER: 13272439e4bfSJean-Christophe PLAGNIOL-VILLARD case E1000_DEV_ID_82546EB_FIBER: 1328aa070789SRoy Zang case E1000_DEV_ID_82546EB_QUAD_COPPER: 13292439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->mac_type = e1000_82546; 13302439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 1331aa070789SRoy Zang case E1000_DEV_ID_82546GB_COPPER: 1332aa070789SRoy Zang case E1000_DEV_ID_82546GB_FIBER: 1333aa070789SRoy Zang case E1000_DEV_ID_82546GB_SERDES: 1334aa070789SRoy Zang case E1000_DEV_ID_82546GB_PCIE: 1335aa070789SRoy Zang case E1000_DEV_ID_82546GB_QUAD_COPPER: 1336aa070789SRoy Zang case E1000_DEV_ID_82546GB_QUAD_COPPER_KSP3: 1337aa070789SRoy Zang hw->mac_type = e1000_82546_rev_3; 1338aa070789SRoy Zang break; 1339aa070789SRoy Zang case E1000_DEV_ID_82541EI: 1340aa070789SRoy Zang case E1000_DEV_ID_82541EI_MOBILE: 1341aa070789SRoy Zang case E1000_DEV_ID_82541ER_LOM: 1342aa070789SRoy Zang hw->mac_type = e1000_82541; 1343aa070789SRoy Zang break; 1344ac3315c2SAndre Schwarz case E1000_DEV_ID_82541ER: 1345aa070789SRoy Zang case E1000_DEV_ID_82541GI: 1346aa3b8bf9SWolfgang Grandegger case E1000_DEV_ID_82541GI_LF: 1347aa070789SRoy Zang case E1000_DEV_ID_82541GI_MOBILE: 1348ac3315c2SAndre Schwarz hw->mac_type = e1000_82541_rev_2; 1349ac3315c2SAndre Schwarz break; 1350aa070789SRoy Zang case E1000_DEV_ID_82547EI: 1351aa070789SRoy Zang case E1000_DEV_ID_82547EI_MOBILE: 1352aa070789SRoy Zang hw->mac_type = e1000_82547; 1353aa070789SRoy Zang break; 1354aa070789SRoy Zang case E1000_DEV_ID_82547GI: 1355aa070789SRoy Zang hw->mac_type = e1000_82547_rev_2; 1356aa070789SRoy Zang break; 1357aa070789SRoy Zang case E1000_DEV_ID_82571EB_COPPER: 1358aa070789SRoy Zang case E1000_DEV_ID_82571EB_FIBER: 1359aa070789SRoy Zang case E1000_DEV_ID_82571EB_SERDES: 1360aa070789SRoy Zang case E1000_DEV_ID_82571EB_SERDES_DUAL: 1361aa070789SRoy Zang case E1000_DEV_ID_82571EB_SERDES_QUAD: 1362aa070789SRoy Zang case E1000_DEV_ID_82571EB_QUAD_COPPER: 1363aa070789SRoy Zang case E1000_DEV_ID_82571PT_QUAD_COPPER: 1364aa070789SRoy Zang case E1000_DEV_ID_82571EB_QUAD_FIBER: 1365aa070789SRoy Zang case E1000_DEV_ID_82571EB_QUAD_COPPER_LOWPROFILE: 1366aa070789SRoy Zang hw->mac_type = e1000_82571; 1367aa070789SRoy Zang break; 1368aa070789SRoy Zang case E1000_DEV_ID_82572EI_COPPER: 1369aa070789SRoy Zang case E1000_DEV_ID_82572EI_FIBER: 1370aa070789SRoy Zang case E1000_DEV_ID_82572EI_SERDES: 1371aa070789SRoy Zang case E1000_DEV_ID_82572EI: 1372aa070789SRoy Zang hw->mac_type = e1000_82572; 1373aa070789SRoy Zang break; 1374aa070789SRoy Zang case E1000_DEV_ID_82573E: 1375aa070789SRoy Zang case E1000_DEV_ID_82573E_IAMT: 1376aa070789SRoy Zang case E1000_DEV_ID_82573L: 1377aa070789SRoy Zang hw->mac_type = e1000_82573; 1378aa070789SRoy Zang break; 13792c2668f9SRoy Zang case E1000_DEV_ID_82574L: 13802c2668f9SRoy Zang hw->mac_type = e1000_82574; 13812c2668f9SRoy Zang break; 1382aa070789SRoy Zang case E1000_DEV_ID_80003ES2LAN_COPPER_SPT: 1383aa070789SRoy Zang case E1000_DEV_ID_80003ES2LAN_SERDES_SPT: 1384aa070789SRoy Zang case E1000_DEV_ID_80003ES2LAN_COPPER_DPT: 1385aa070789SRoy Zang case E1000_DEV_ID_80003ES2LAN_SERDES_DPT: 1386aa070789SRoy Zang hw->mac_type = e1000_80003es2lan; 1387aa070789SRoy Zang break; 1388aa070789SRoy Zang case E1000_DEV_ID_ICH8_IGP_M_AMT: 1389aa070789SRoy Zang case E1000_DEV_ID_ICH8_IGP_AMT: 1390aa070789SRoy Zang case E1000_DEV_ID_ICH8_IGP_C: 1391aa070789SRoy Zang case E1000_DEV_ID_ICH8_IFE: 1392aa070789SRoy Zang case E1000_DEV_ID_ICH8_IFE_GT: 1393aa070789SRoy Zang case E1000_DEV_ID_ICH8_IFE_G: 1394aa070789SRoy Zang case E1000_DEV_ID_ICH8_IGP_M: 1395aa070789SRoy Zang hw->mac_type = e1000_ich8lan; 1396aa070789SRoy Zang break; 13976c499abeSMarcel Ziswiler case PCI_DEVICE_ID_INTEL_I210_UNPROGRAMMED: 13986c499abeSMarcel Ziswiler case PCI_DEVICE_ID_INTEL_I211_UNPROGRAMMED: 139995186063SMarek Vasut case PCI_DEVICE_ID_INTEL_I210_COPPER: 14006c499abeSMarcel Ziswiler case PCI_DEVICE_ID_INTEL_I211_COPPER: 140195186063SMarek Vasut case PCI_DEVICE_ID_INTEL_I210_COPPER_FLASHLESS: 140295186063SMarek Vasut case PCI_DEVICE_ID_INTEL_I210_SERDES: 140395186063SMarek Vasut case PCI_DEVICE_ID_INTEL_I210_SERDES_FLASHLESS: 140495186063SMarek Vasut case PCI_DEVICE_ID_INTEL_I210_1000BASEKX: 140595186063SMarek Vasut hw->mac_type = e1000_igb; 140695186063SMarek Vasut break; 14072439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 14082439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Should never have loaded on this device */ 14092439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_MAC_TYPE; 14102439e4bfSJean-Christophe PLAGNIOL-VILLARD } 14112439e4bfSJean-Christophe PLAGNIOL-VILLARD return E1000_SUCCESS; 14122439e4bfSJean-Christophe PLAGNIOL-VILLARD } 14132439e4bfSJean-Christophe PLAGNIOL-VILLARD 14142439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 14152439e4bfSJean-Christophe PLAGNIOL-VILLARD * Reset the transmit and receive units; mask and clear all interrupts. 14162439e4bfSJean-Christophe PLAGNIOL-VILLARD * 14172439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 14182439e4bfSJean-Christophe PLAGNIOL-VILLARD *****************************************************************************/ 14192439e4bfSJean-Christophe PLAGNIOL-VILLARD void 14202439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_reset_hw(struct e1000_hw *hw) 14212439e4bfSJean-Christophe PLAGNIOL-VILLARD { 14222439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t ctrl; 14232439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t ctrl_ext; 14242439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t manc; 14259ea005fbSRoy Zang uint32_t pba = 0; 142695186063SMarek Vasut uint32_t reg; 14272439e4bfSJean-Christophe PLAGNIOL-VILLARD 14282439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGFUNC(); 14292439e4bfSJean-Christophe PLAGNIOL-VILLARD 14309ea005fbSRoy Zang /* get the correct pba value for both PCI and PCIe*/ 14319ea005fbSRoy Zang if (hw->mac_type < e1000_82571) 14329ea005fbSRoy Zang pba = E1000_DEFAULT_PCI_PBA; 14339ea005fbSRoy Zang else 14349ea005fbSRoy Zang pba = E1000_DEFAULT_PCIE_PBA; 14359ea005fbSRoy Zang 14362439e4bfSJean-Christophe PLAGNIOL-VILLARD /* For 82542 (rev 2.0), disable MWI before issuing a device reset */ 14372439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->mac_type == e1000_82542_rev2_0) { 14382439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Disabling MWI on 82542 rev 2.0\n"); 14392439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_word(hw->pdev, PCI_COMMAND, 1440aa070789SRoy Zang hw->pci_cmd_word & ~PCI_COMMAND_INVALIDATE); 14412439e4bfSJean-Christophe PLAGNIOL-VILLARD } 14422439e4bfSJean-Christophe PLAGNIOL-VILLARD 14432439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear interrupt mask to stop board from generating interrupts */ 14442439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Masking off all interrupts\n"); 144595186063SMarek Vasut if (hw->mac_type == e1000_igb) 144695186063SMarek Vasut E1000_WRITE_REG(hw, I210_IAM, 0); 14472439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, IMC, 0xffffffff); 14482439e4bfSJean-Christophe PLAGNIOL-VILLARD 14492439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Disable the Transmit and Receive units. Then delay to allow 14502439e4bfSJean-Christophe PLAGNIOL-VILLARD * any pending transactions to complete before we hit the MAC with 14512439e4bfSJean-Christophe PLAGNIOL-VILLARD * the global reset. 14522439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 14532439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, RCTL, 0); 14542439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, TCTL, E1000_TCTL_PSP); 14552439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_FLUSH(hw); 14562439e4bfSJean-Christophe PLAGNIOL-VILLARD 14572439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The tbi_compatibility_on Flag must be cleared when Rctl is cleared. */ 1458472d5460SYork Sun hw->tbi_compatibility_on = false; 14592439e4bfSJean-Christophe PLAGNIOL-VILLARD 14602439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Delay to allow any outstanding PCI transactions to complete before 14612439e4bfSJean-Christophe PLAGNIOL-VILLARD * resetting the device 14622439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 14632439e4bfSJean-Christophe PLAGNIOL-VILLARD mdelay(10); 14642439e4bfSJean-Christophe PLAGNIOL-VILLARD 14652439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Issue a global reset to the MAC. This will reset the chip's 14662439e4bfSJean-Christophe PLAGNIOL-VILLARD * transmit, receive, DMA, and link units. It will not effect 14672439e4bfSJean-Christophe PLAGNIOL-VILLARD * the current PCI configuration. The global reset bit is self- 14682439e4bfSJean-Christophe PLAGNIOL-VILLARD * clearing, and should clear within a microsecond. 14692439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 14702439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Issuing a global reset to MAC\n"); 14712439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl = E1000_READ_REG(hw, CTRL); 14722439e4bfSJean-Christophe PLAGNIOL-VILLARD 14732439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, CTRL, (ctrl | E1000_CTRL_RST)); 14742439e4bfSJean-Christophe PLAGNIOL-VILLARD 14752439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Force a reload from the EEPROM if necessary */ 147695186063SMarek Vasut if (hw->mac_type == e1000_igb) { 147795186063SMarek Vasut mdelay(20); 147895186063SMarek Vasut reg = E1000_READ_REG(hw, STATUS); 147995186063SMarek Vasut if (reg & E1000_STATUS_PF_RST_DONE) 148095186063SMarek Vasut DEBUGOUT("PF OK\n"); 148195186063SMarek Vasut reg = E1000_READ_REG(hw, I210_EECD); 148295186063SMarek Vasut if (reg & E1000_EECD_AUTO_RD) 148395186063SMarek Vasut DEBUGOUT("EEC OK\n"); 148495186063SMarek Vasut } else if (hw->mac_type < e1000_82540) { 14852439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for reset to complete */ 14862439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 14872439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl_ext = E1000_READ_REG(hw, CTRL_EXT); 14882439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl_ext |= E1000_CTRL_EXT_EE_RST; 14892439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, CTRL_EXT, ctrl_ext); 14902439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_FLUSH(hw); 14912439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for EEPROM reload */ 14922439e4bfSJean-Christophe PLAGNIOL-VILLARD mdelay(2); 14932439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 14942439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait for EEPROM reload (it happens automatically) */ 14952439e4bfSJean-Christophe PLAGNIOL-VILLARD mdelay(4); 14962439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Dissable HW ARPs on ASF enabled adapters */ 14972439e4bfSJean-Christophe PLAGNIOL-VILLARD manc = E1000_READ_REG(hw, MANC); 14982439e4bfSJean-Christophe PLAGNIOL-VILLARD manc &= ~(E1000_MANC_ARP_EN); 14992439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, MANC, manc); 15002439e4bfSJean-Christophe PLAGNIOL-VILLARD } 15012439e4bfSJean-Christophe PLAGNIOL-VILLARD 15022439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear interrupt mask to stop board from generating interrupts */ 15032439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Masking off all interrupts\n"); 150495186063SMarek Vasut if (hw->mac_type == e1000_igb) 150595186063SMarek Vasut E1000_WRITE_REG(hw, I210_IAM, 0); 15062439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, IMC, 0xffffffff); 15072439e4bfSJean-Christophe PLAGNIOL-VILLARD 15082439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear any pending interrupt events. */ 150956b13b1eSZang Roy-R61911 E1000_READ_REG(hw, ICR); 15102439e4bfSJean-Christophe PLAGNIOL-VILLARD 15112439e4bfSJean-Christophe PLAGNIOL-VILLARD /* If MWI was previously enabled, reenable it. */ 15122439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->mac_type == e1000_82542_rev2_0) { 15132439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_word(hw->pdev, PCI_COMMAND, hw->pci_cmd_word); 15142439e4bfSJean-Christophe PLAGNIOL-VILLARD } 151595186063SMarek Vasut if (hw->mac_type != e1000_igb) 15169ea005fbSRoy Zang E1000_WRITE_REG(hw, PBA, pba); 1517aa070789SRoy Zang } 1518aa070789SRoy Zang 1519aa070789SRoy Zang /****************************************************************************** 1520aa070789SRoy Zang * 1521aa070789SRoy Zang * Initialize a number of hardware-dependent bits 1522aa070789SRoy Zang * 1523aa070789SRoy Zang * hw: Struct containing variables accessed by shared code 1524aa070789SRoy Zang * 1525aa070789SRoy Zang * This function contains hardware limitation workarounds for PCI-E adapters 1526aa070789SRoy Zang * 1527aa070789SRoy Zang *****************************************************************************/ 1528aa070789SRoy Zang static void 1529aa070789SRoy Zang e1000_initialize_hardware_bits(struct e1000_hw *hw) 1530aa070789SRoy Zang { 1531aa070789SRoy Zang if ((hw->mac_type >= e1000_82571) && 1532aa070789SRoy Zang (!hw->initialize_hw_bits_disable)) { 1533aa070789SRoy Zang /* Settings common to all PCI-express silicon */ 1534aa070789SRoy Zang uint32_t reg_ctrl, reg_ctrl_ext; 1535aa070789SRoy Zang uint32_t reg_tarc0, reg_tarc1; 1536aa070789SRoy Zang uint32_t reg_tctl; 1537aa070789SRoy Zang uint32_t reg_txdctl, reg_txdctl1; 1538aa070789SRoy Zang 1539aa070789SRoy Zang /* link autonegotiation/sync workarounds */ 1540aa070789SRoy Zang reg_tarc0 = E1000_READ_REG(hw, TARC0); 1541aa070789SRoy Zang reg_tarc0 &= ~((1 << 30)|(1 << 29)|(1 << 28)|(1 << 27)); 1542aa070789SRoy Zang 1543aa070789SRoy Zang /* Enable not-done TX descriptor counting */ 1544aa070789SRoy Zang reg_txdctl = E1000_READ_REG(hw, TXDCTL); 1545aa070789SRoy Zang reg_txdctl |= E1000_TXDCTL_COUNT_DESC; 1546aa070789SRoy Zang E1000_WRITE_REG(hw, TXDCTL, reg_txdctl); 1547aa070789SRoy Zang 1548aa070789SRoy Zang reg_txdctl1 = E1000_READ_REG(hw, TXDCTL1); 1549aa070789SRoy Zang reg_txdctl1 |= E1000_TXDCTL_COUNT_DESC; 1550aa070789SRoy Zang E1000_WRITE_REG(hw, TXDCTL1, reg_txdctl1); 1551aa070789SRoy Zang 155295186063SMarek Vasut /* IGB is cool */ 155395186063SMarek Vasut if (hw->mac_type == e1000_igb) 155495186063SMarek Vasut return; 155595186063SMarek Vasut 1556aa070789SRoy Zang switch (hw->mac_type) { 1557aa070789SRoy Zang case e1000_82571: 1558aa070789SRoy Zang case e1000_82572: 1559aa070789SRoy Zang /* Clear PHY TX compatible mode bits */ 1560aa070789SRoy Zang reg_tarc1 = E1000_READ_REG(hw, TARC1); 1561aa070789SRoy Zang reg_tarc1 &= ~((1 << 30)|(1 << 29)); 1562aa070789SRoy Zang 1563aa070789SRoy Zang /* link autonegotiation/sync workarounds */ 1564aa070789SRoy Zang reg_tarc0 |= ((1 << 26)|(1 << 25)|(1 << 24)|(1 << 23)); 1565aa070789SRoy Zang 1566aa070789SRoy Zang /* TX ring control fixes */ 1567aa070789SRoy Zang reg_tarc1 |= ((1 << 26)|(1 << 25)|(1 << 24)); 1568aa070789SRoy Zang 1569aa070789SRoy Zang /* Multiple read bit is reversed polarity */ 1570aa070789SRoy Zang reg_tctl = E1000_READ_REG(hw, TCTL); 1571aa070789SRoy Zang if (reg_tctl & E1000_TCTL_MULR) 1572aa070789SRoy Zang reg_tarc1 &= ~(1 << 28); 1573aa070789SRoy Zang else 1574aa070789SRoy Zang reg_tarc1 |= (1 << 28); 1575aa070789SRoy Zang 1576aa070789SRoy Zang E1000_WRITE_REG(hw, TARC1, reg_tarc1); 1577aa070789SRoy Zang break; 1578aa070789SRoy Zang case e1000_82573: 15792c2668f9SRoy Zang case e1000_82574: 1580aa070789SRoy Zang reg_ctrl_ext = E1000_READ_REG(hw, CTRL_EXT); 1581aa070789SRoy Zang reg_ctrl_ext &= ~(1 << 23); 1582aa070789SRoy Zang reg_ctrl_ext |= (1 << 22); 1583aa070789SRoy Zang 1584aa070789SRoy Zang /* TX byte count fix */ 1585aa070789SRoy Zang reg_ctrl = E1000_READ_REG(hw, CTRL); 1586aa070789SRoy Zang reg_ctrl &= ~(1 << 29); 1587aa070789SRoy Zang 1588aa070789SRoy Zang E1000_WRITE_REG(hw, CTRL_EXT, reg_ctrl_ext); 1589aa070789SRoy Zang E1000_WRITE_REG(hw, CTRL, reg_ctrl); 1590aa070789SRoy Zang break; 1591aa070789SRoy Zang case e1000_80003es2lan: 1592aa070789SRoy Zang /* improve small packet performace for fiber/serdes */ 1593aa070789SRoy Zang if ((hw->media_type == e1000_media_type_fiber) 1594aa070789SRoy Zang || (hw->media_type == 1595aa070789SRoy Zang e1000_media_type_internal_serdes)) { 1596aa070789SRoy Zang reg_tarc0 &= ~(1 << 20); 1597aa070789SRoy Zang } 1598aa070789SRoy Zang 1599aa070789SRoy Zang /* Multiple read bit is reversed polarity */ 1600aa070789SRoy Zang reg_tctl = E1000_READ_REG(hw, TCTL); 1601aa070789SRoy Zang reg_tarc1 = E1000_READ_REG(hw, TARC1); 1602aa070789SRoy Zang if (reg_tctl & E1000_TCTL_MULR) 1603aa070789SRoy Zang reg_tarc1 &= ~(1 << 28); 1604aa070789SRoy Zang else 1605aa070789SRoy Zang reg_tarc1 |= (1 << 28); 1606aa070789SRoy Zang 1607aa070789SRoy Zang E1000_WRITE_REG(hw, TARC1, reg_tarc1); 1608aa070789SRoy Zang break; 1609aa070789SRoy Zang case e1000_ich8lan: 1610aa070789SRoy Zang /* Reduce concurrent DMA requests to 3 from 4 */ 1611aa070789SRoy Zang if ((hw->revision_id < 3) || 1612aa070789SRoy Zang ((hw->device_id != E1000_DEV_ID_ICH8_IGP_M_AMT) && 1613aa070789SRoy Zang (hw->device_id != E1000_DEV_ID_ICH8_IGP_M))) 1614aa070789SRoy Zang reg_tarc0 |= ((1 << 29)|(1 << 28)); 1615aa070789SRoy Zang 1616aa070789SRoy Zang reg_ctrl_ext = E1000_READ_REG(hw, CTRL_EXT); 1617aa070789SRoy Zang reg_ctrl_ext |= (1 << 22); 1618aa070789SRoy Zang E1000_WRITE_REG(hw, CTRL_EXT, reg_ctrl_ext); 1619aa070789SRoy Zang 1620aa070789SRoy Zang /* workaround TX hang with TSO=on */ 1621aa070789SRoy Zang reg_tarc0 |= ((1 << 27)|(1 << 26)|(1 << 24)|(1 << 23)); 1622aa070789SRoy Zang 1623aa070789SRoy Zang /* Multiple read bit is reversed polarity */ 1624aa070789SRoy Zang reg_tctl = E1000_READ_REG(hw, TCTL); 1625aa070789SRoy Zang reg_tarc1 = E1000_READ_REG(hw, TARC1); 1626aa070789SRoy Zang if (reg_tctl & E1000_TCTL_MULR) 1627aa070789SRoy Zang reg_tarc1 &= ~(1 << 28); 1628aa070789SRoy Zang else 1629aa070789SRoy Zang reg_tarc1 |= (1 << 28); 1630aa070789SRoy Zang 1631aa070789SRoy Zang /* workaround TX hang with TSO=on */ 1632aa070789SRoy Zang reg_tarc1 |= ((1 << 30)|(1 << 26)|(1 << 24)); 1633aa070789SRoy Zang 1634aa070789SRoy Zang E1000_WRITE_REG(hw, TARC1, reg_tarc1); 1635aa070789SRoy Zang break; 1636aa070789SRoy Zang default: 1637aa070789SRoy Zang break; 1638aa070789SRoy Zang } 1639aa070789SRoy Zang 1640aa070789SRoy Zang E1000_WRITE_REG(hw, TARC0, reg_tarc0); 1641aa070789SRoy Zang } 16422439e4bfSJean-Christophe PLAGNIOL-VILLARD } 16432439e4bfSJean-Christophe PLAGNIOL-VILLARD 16442439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 16452439e4bfSJean-Christophe PLAGNIOL-VILLARD * Performs basic configuration of the adapter. 16462439e4bfSJean-Christophe PLAGNIOL-VILLARD * 16472439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 16482439e4bfSJean-Christophe PLAGNIOL-VILLARD * 16492439e4bfSJean-Christophe PLAGNIOL-VILLARD * Assumes that the controller has previously been reset and is in a 16502439e4bfSJean-Christophe PLAGNIOL-VILLARD * post-reset uninitialized state. Initializes the receive address registers, 16512439e4bfSJean-Christophe PLAGNIOL-VILLARD * multicast table, and VLAN filter table. Calls routines to setup link 16522439e4bfSJean-Christophe PLAGNIOL-VILLARD * configuration and flow control settings. Clears all on-chip counters. Leaves 16532439e4bfSJean-Christophe PLAGNIOL-VILLARD * the transmit and receive units disabled and uninitialized. 16542439e4bfSJean-Christophe PLAGNIOL-VILLARD *****************************************************************************/ 16552439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 16562439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_init_hw(struct eth_device *nic) 16572439e4bfSJean-Christophe PLAGNIOL-VILLARD { 16582439e4bfSJean-Christophe PLAGNIOL-VILLARD struct e1000_hw *hw = nic->priv; 1659aa070789SRoy Zang uint32_t ctrl; 16602439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t i; 16612439e4bfSJean-Christophe PLAGNIOL-VILLARD int32_t ret_val; 16622439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t pcix_cmd_word; 16632439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t pcix_stat_hi_word; 16642439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t cmd_mmrbc; 16652439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t stat_mmrbc; 1666aa070789SRoy Zang uint32_t mta_size; 1667aa070789SRoy Zang uint32_t reg_data; 1668aa070789SRoy Zang uint32_t ctrl_ext; 16692439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGFUNC(); 1670aa070789SRoy Zang /* force full DMA clock frequency for 10/100 on ICH8 A0-B0 */ 1671aa070789SRoy Zang if ((hw->mac_type == e1000_ich8lan) && 1672aa070789SRoy Zang ((hw->revision_id < 3) || 1673aa070789SRoy Zang ((hw->device_id != E1000_DEV_ID_ICH8_IGP_M_AMT) && 1674aa070789SRoy Zang (hw->device_id != E1000_DEV_ID_ICH8_IGP_M)))) { 1675aa070789SRoy Zang reg_data = E1000_READ_REG(hw, STATUS); 1676aa070789SRoy Zang reg_data &= ~0x80000000; 1677aa070789SRoy Zang E1000_WRITE_REG(hw, STATUS, reg_data); 16782439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1679aa070789SRoy Zang /* Do not need initialize Identification LED */ 16802439e4bfSJean-Christophe PLAGNIOL-VILLARD 1681aa070789SRoy Zang /* Set the media type and TBI compatibility */ 1682aa070789SRoy Zang e1000_set_media_type(hw); 1683aa070789SRoy Zang 1684aa070789SRoy Zang /* Must be called after e1000_set_media_type 1685aa070789SRoy Zang * because media_type is used */ 1686aa070789SRoy Zang e1000_initialize_hardware_bits(hw); 16872439e4bfSJean-Christophe PLAGNIOL-VILLARD 16882439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Disabling VLAN filtering. */ 16892439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Initializing the IEEE VLAN\n"); 1690aa070789SRoy Zang /* VET hardcoded to standard value and VFTA removed in ICH8 LAN */ 1691aa070789SRoy Zang if (hw->mac_type != e1000_ich8lan) { 1692aa070789SRoy Zang if (hw->mac_type < e1000_82545_rev_3) 16932439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, VET, 0); 16942439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_clear_vfta(hw); 1695aa070789SRoy Zang } 16962439e4bfSJean-Christophe PLAGNIOL-VILLARD 16972439e4bfSJean-Christophe PLAGNIOL-VILLARD /* For 82542 (rev 2.0), disable MWI and put the receiver into reset */ 16982439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->mac_type == e1000_82542_rev2_0) { 16992439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Disabling MWI on 82542 rev 2.0\n"); 17002439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_word(hw->pdev, PCI_COMMAND, 17012439e4bfSJean-Christophe PLAGNIOL-VILLARD hw-> 17022439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_cmd_word & ~PCI_COMMAND_INVALIDATE); 17032439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, RCTL, E1000_RCTL_RST); 17042439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_FLUSH(hw); 17052439e4bfSJean-Christophe PLAGNIOL-VILLARD mdelay(5); 17062439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17072439e4bfSJean-Christophe PLAGNIOL-VILLARD 17082439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Setup the receive address. This involves initializing all of the Receive 17092439e4bfSJean-Christophe PLAGNIOL-VILLARD * Address Registers (RARs 0 - 15). 17102439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 17112439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_init_rx_addrs(nic); 17122439e4bfSJean-Christophe PLAGNIOL-VILLARD 17132439e4bfSJean-Christophe PLAGNIOL-VILLARD /* For 82542 (rev 2.0), take the receiver out of reset and enable MWI */ 17142439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->mac_type == e1000_82542_rev2_0) { 17152439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, RCTL, 0); 17162439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_FLUSH(hw); 17172439e4bfSJean-Christophe PLAGNIOL-VILLARD mdelay(1); 17182439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_word(hw->pdev, PCI_COMMAND, hw->pci_cmd_word); 17192439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17202439e4bfSJean-Christophe PLAGNIOL-VILLARD 17212439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Zero out the Multicast HASH table */ 17222439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Zeroing the MTA\n"); 1723aa070789SRoy Zang mta_size = E1000_MC_TBL_SIZE; 1724aa070789SRoy Zang if (hw->mac_type == e1000_ich8lan) 1725aa070789SRoy Zang mta_size = E1000_MC_TBL_SIZE_ICH8LAN; 1726aa070789SRoy Zang for (i = 0; i < mta_size; i++) { 17272439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG_ARRAY(hw, MTA, i, 0); 1728aa070789SRoy Zang /* use write flush to prevent Memory Write Block (MWB) from 1729aa070789SRoy Zang * occuring when accessing our register space */ 1730aa070789SRoy Zang E1000_WRITE_FLUSH(hw); 1731aa070789SRoy Zang } 17322439e4bfSJean-Christophe PLAGNIOL-VILLARD #if 0 17332439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the PCI priority bit correctly in the CTRL register. This 17342439e4bfSJean-Christophe PLAGNIOL-VILLARD * determines if the adapter gives priority to receives, or if it 1735aa070789SRoy Zang * gives equal priority to transmits and receives. Valid only on 1736aa070789SRoy Zang * 82542 and 82543 silicon. 17372439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1738aa070789SRoy Zang if (hw->dma_fairness && hw->mac_type <= e1000_82543) { 17392439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl = E1000_READ_REG(hw, CTRL); 17402439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, CTRL, ctrl | E1000_CTRL_PRIOR); 17412439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17422439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 1743aa070789SRoy Zang switch (hw->mac_type) { 1744aa070789SRoy Zang case e1000_82545_rev_3: 1745aa070789SRoy Zang case e1000_82546_rev_3: 174695186063SMarek Vasut case e1000_igb: 1747aa070789SRoy Zang break; 1748aa070789SRoy Zang default: 17492439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Workaround for PCI-X problem when BIOS sets MMRBC incorrectly. */ 1750aa070789SRoy Zang if (hw->bus_type == e1000_bus_type_pcix) { 17512439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_word(hw->pdev, PCIX_COMMAND_REGISTER, 17522439e4bfSJean-Christophe PLAGNIOL-VILLARD &pcix_cmd_word); 17532439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_word(hw->pdev, PCIX_STATUS_REGISTER_HI, 17542439e4bfSJean-Christophe PLAGNIOL-VILLARD &pcix_stat_hi_word); 17552439e4bfSJean-Christophe PLAGNIOL-VILLARD cmd_mmrbc = 17562439e4bfSJean-Christophe PLAGNIOL-VILLARD (pcix_cmd_word & PCIX_COMMAND_MMRBC_MASK) >> 17572439e4bfSJean-Christophe PLAGNIOL-VILLARD PCIX_COMMAND_MMRBC_SHIFT; 17582439e4bfSJean-Christophe PLAGNIOL-VILLARD stat_mmrbc = 17592439e4bfSJean-Christophe PLAGNIOL-VILLARD (pcix_stat_hi_word & PCIX_STATUS_HI_MMRBC_MASK) >> 17602439e4bfSJean-Christophe PLAGNIOL-VILLARD PCIX_STATUS_HI_MMRBC_SHIFT; 17612439e4bfSJean-Christophe PLAGNIOL-VILLARD if (stat_mmrbc == PCIX_STATUS_HI_MMRBC_4K) 17622439e4bfSJean-Christophe PLAGNIOL-VILLARD stat_mmrbc = PCIX_STATUS_HI_MMRBC_2K; 17632439e4bfSJean-Christophe PLAGNIOL-VILLARD if (cmd_mmrbc > stat_mmrbc) { 17642439e4bfSJean-Christophe PLAGNIOL-VILLARD pcix_cmd_word &= ~PCIX_COMMAND_MMRBC_MASK; 17652439e4bfSJean-Christophe PLAGNIOL-VILLARD pcix_cmd_word |= stat_mmrbc << PCIX_COMMAND_MMRBC_SHIFT; 17662439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_word(hw->pdev, PCIX_COMMAND_REGISTER, 17672439e4bfSJean-Christophe PLAGNIOL-VILLARD pcix_cmd_word); 17682439e4bfSJean-Christophe PLAGNIOL-VILLARD } 17692439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1770aa070789SRoy Zang break; 1771aa070789SRoy Zang } 1772aa070789SRoy Zang 1773aa070789SRoy Zang /* More time needed for PHY to initialize */ 1774aa070789SRoy Zang if (hw->mac_type == e1000_ich8lan) 1775aa070789SRoy Zang mdelay(15); 177695186063SMarek Vasut if (hw->mac_type == e1000_igb) 177795186063SMarek Vasut mdelay(15); 17782439e4bfSJean-Christophe PLAGNIOL-VILLARD 17792439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Call a subroutine to configure the link and setup flow control. */ 17802439e4bfSJean-Christophe PLAGNIOL-VILLARD ret_val = e1000_setup_link(nic); 17812439e4bfSJean-Christophe PLAGNIOL-VILLARD 17822439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the transmit descriptor write-back policy */ 17832439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->mac_type > e1000_82544) { 17842439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl = E1000_READ_REG(hw, TXDCTL); 17852439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl = 17862439e4bfSJean-Christophe PLAGNIOL-VILLARD (ctrl & ~E1000_TXDCTL_WTHRESH) | 17872439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_TXDCTL_FULL_TX_DESC_WB; 17882439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, TXDCTL, ctrl); 17892439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1790aa070789SRoy Zang 1791776e66e8SRuchika Gupta /* Set the receive descriptor write back policy */ 1792776e66e8SRuchika Gupta if (hw->mac_type >= e1000_82571) { 1793776e66e8SRuchika Gupta ctrl = E1000_READ_REG(hw, RXDCTL); 1794776e66e8SRuchika Gupta ctrl = 1795776e66e8SRuchika Gupta (ctrl & ~E1000_RXDCTL_WTHRESH) | 1796776e66e8SRuchika Gupta E1000_RXDCTL_FULL_RX_DESC_WB; 1797776e66e8SRuchika Gupta E1000_WRITE_REG(hw, RXDCTL, ctrl); 1798776e66e8SRuchika Gupta } 1799776e66e8SRuchika Gupta 1800aa070789SRoy Zang switch (hw->mac_type) { 1801aa070789SRoy Zang default: 1802aa070789SRoy Zang break; 1803aa070789SRoy Zang case e1000_80003es2lan: 1804aa070789SRoy Zang /* Enable retransmit on late collisions */ 1805aa070789SRoy Zang reg_data = E1000_READ_REG(hw, TCTL); 1806aa070789SRoy Zang reg_data |= E1000_TCTL_RTLC; 1807aa070789SRoy Zang E1000_WRITE_REG(hw, TCTL, reg_data); 1808aa070789SRoy Zang 1809aa070789SRoy Zang /* Configure Gigabit Carry Extend Padding */ 1810aa070789SRoy Zang reg_data = E1000_READ_REG(hw, TCTL_EXT); 1811aa070789SRoy Zang reg_data &= ~E1000_TCTL_EXT_GCEX_MASK; 1812aa070789SRoy Zang reg_data |= DEFAULT_80003ES2LAN_TCTL_EXT_GCEX; 1813aa070789SRoy Zang E1000_WRITE_REG(hw, TCTL_EXT, reg_data); 1814aa070789SRoy Zang 1815aa070789SRoy Zang /* Configure Transmit Inter-Packet Gap */ 1816aa070789SRoy Zang reg_data = E1000_READ_REG(hw, TIPG); 1817aa070789SRoy Zang reg_data &= ~E1000_TIPG_IPGT_MASK; 1818aa070789SRoy Zang reg_data |= DEFAULT_80003ES2LAN_TIPG_IPGT_1000; 1819aa070789SRoy Zang E1000_WRITE_REG(hw, TIPG, reg_data); 1820aa070789SRoy Zang 1821aa070789SRoy Zang reg_data = E1000_READ_REG_ARRAY(hw, FFLT, 0x0001); 1822aa070789SRoy Zang reg_data &= ~0x00100000; 1823aa070789SRoy Zang E1000_WRITE_REG_ARRAY(hw, FFLT, 0x0001, reg_data); 1824aa070789SRoy Zang /* Fall through */ 1825aa070789SRoy Zang case e1000_82571: 1826aa070789SRoy Zang case e1000_82572: 1827aa070789SRoy Zang case e1000_ich8lan: 1828aa070789SRoy Zang ctrl = E1000_READ_REG(hw, TXDCTL1); 1829aa070789SRoy Zang ctrl = (ctrl & ~E1000_TXDCTL_WTHRESH) 1830aa070789SRoy Zang | E1000_TXDCTL_FULL_TX_DESC_WB; 1831aa070789SRoy Zang E1000_WRITE_REG(hw, TXDCTL1, ctrl); 1832aa070789SRoy Zang break; 18332c2668f9SRoy Zang case e1000_82573: 18342c2668f9SRoy Zang case e1000_82574: 18352c2668f9SRoy Zang reg_data = E1000_READ_REG(hw, GCR); 18362c2668f9SRoy Zang reg_data |= E1000_GCR_L1_ACT_WITHOUT_L0S_RX; 18372c2668f9SRoy Zang E1000_WRITE_REG(hw, GCR, reg_data); 183895186063SMarek Vasut case e1000_igb: 183995186063SMarek Vasut break; 1840aa070789SRoy Zang } 1841aa070789SRoy Zang 18422439e4bfSJean-Christophe PLAGNIOL-VILLARD #if 0 18432439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear all of the statistics registers (clear on read). It is 18442439e4bfSJean-Christophe PLAGNIOL-VILLARD * important that we do this after we have tried to establish link 18452439e4bfSJean-Christophe PLAGNIOL-VILLARD * because the symbol error count will increment wildly if there 18462439e4bfSJean-Christophe PLAGNIOL-VILLARD * is no link. 18472439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 18482439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_clear_hw_cntrs(hw); 1849aa070789SRoy Zang 1850aa070789SRoy Zang /* ICH8 No-snoop bits are opposite polarity. 1851aa070789SRoy Zang * Set to snoop by default after reset. */ 1852aa070789SRoy Zang if (hw->mac_type == e1000_ich8lan) 1853aa070789SRoy Zang e1000_set_pci_ex_no_snoop(hw, PCI_EX_82566_SNOOP_ALL); 18542439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 18552439e4bfSJean-Christophe PLAGNIOL-VILLARD 1856aa070789SRoy Zang if (hw->device_id == E1000_DEV_ID_82546GB_QUAD_COPPER || 1857aa070789SRoy Zang hw->device_id == E1000_DEV_ID_82546GB_QUAD_COPPER_KSP3) { 1858aa070789SRoy Zang ctrl_ext = E1000_READ_REG(hw, CTRL_EXT); 1859aa070789SRoy Zang /* Relaxed ordering must be disabled to avoid a parity 1860aa070789SRoy Zang * error crash in a PCI slot. */ 1861aa070789SRoy Zang ctrl_ext |= E1000_CTRL_EXT_RO_DIS; 1862aa070789SRoy Zang E1000_WRITE_REG(hw, CTRL_EXT, ctrl_ext); 1863aa070789SRoy Zang } 1864aa070789SRoy Zang 18652439e4bfSJean-Christophe PLAGNIOL-VILLARD return ret_val; 18662439e4bfSJean-Christophe PLAGNIOL-VILLARD } 18672439e4bfSJean-Christophe PLAGNIOL-VILLARD 18682439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 18692439e4bfSJean-Christophe PLAGNIOL-VILLARD * Configures flow control and link settings. 18702439e4bfSJean-Christophe PLAGNIOL-VILLARD * 18712439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 18722439e4bfSJean-Christophe PLAGNIOL-VILLARD * 18732439e4bfSJean-Christophe PLAGNIOL-VILLARD * Determines which flow control settings to use. Calls the apropriate media- 18742439e4bfSJean-Christophe PLAGNIOL-VILLARD * specific link configuration function. Configures the flow control settings. 18752439e4bfSJean-Christophe PLAGNIOL-VILLARD * Assuming the adapter has a valid link partner, a valid link should be 18762439e4bfSJean-Christophe PLAGNIOL-VILLARD * established. Assumes the hardware has previously been reset and the 18772439e4bfSJean-Christophe PLAGNIOL-VILLARD * transmitter and receiver are not enabled. 18782439e4bfSJean-Christophe PLAGNIOL-VILLARD *****************************************************************************/ 18792439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 18802439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_setup_link(struct eth_device *nic) 18812439e4bfSJean-Christophe PLAGNIOL-VILLARD { 18822439e4bfSJean-Christophe PLAGNIOL-VILLARD struct e1000_hw *hw = nic->priv; 18832439e4bfSJean-Christophe PLAGNIOL-VILLARD int32_t ret_val; 18848712adfdSRojhalat Ibrahim #ifndef CONFIG_E1000_NO_NVM 18858712adfdSRojhalat Ibrahim uint32_t ctrl_ext; 18862439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t eeprom_data; 18878712adfdSRojhalat Ibrahim #endif 18882439e4bfSJean-Christophe PLAGNIOL-VILLARD 18892439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGFUNC(); 18902439e4bfSJean-Christophe PLAGNIOL-VILLARD 1891aa070789SRoy Zang /* In the case of the phy reset being blocked, we already have a link. 1892aa070789SRoy Zang * We do not have to set it up again. */ 1893aa070789SRoy Zang if (e1000_check_phy_reset_block(hw)) 1894aa070789SRoy Zang return E1000_SUCCESS; 1895aa070789SRoy Zang 18968712adfdSRojhalat Ibrahim #ifndef CONFIG_E1000_NO_NVM 18972439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read and store word 0x0F of the EEPROM. This word contains bits 18982439e4bfSJean-Christophe PLAGNIOL-VILLARD * that determine the hardware's default PAUSE (flow control) mode, 18992439e4bfSJean-Christophe PLAGNIOL-VILLARD * a bit that determines whether the HW defaults to enabling or 19002439e4bfSJean-Christophe PLAGNIOL-VILLARD * disabling auto-negotiation, and the direction of the 19012439e4bfSJean-Christophe PLAGNIOL-VILLARD * SW defined pins. If there is no SW over-ride of the flow 19022439e4bfSJean-Christophe PLAGNIOL-VILLARD * control setting, then the variable hw->fc will 19032439e4bfSJean-Christophe PLAGNIOL-VILLARD * be initialized based on a value in the EEPROM. 19042439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1905aa070789SRoy Zang if (e1000_read_eeprom(hw, EEPROM_INIT_CONTROL2_REG, 1, 1906aa070789SRoy Zang &eeprom_data) < 0) { 19072439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("EEPROM Read Error\n"); 19082439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_EEPROM; 19092439e4bfSJean-Christophe PLAGNIOL-VILLARD } 19108712adfdSRojhalat Ibrahim #endif 19112439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->fc == e1000_fc_default) { 1912aa070789SRoy Zang switch (hw->mac_type) { 1913aa070789SRoy Zang case e1000_ich8lan: 1914aa070789SRoy Zang case e1000_82573: 19152c2668f9SRoy Zang case e1000_82574: 191695186063SMarek Vasut case e1000_igb: 1917aa070789SRoy Zang hw->fc = e1000_fc_full; 1918aa070789SRoy Zang break; 1919aa070789SRoy Zang default: 19208712adfdSRojhalat Ibrahim #ifndef CONFIG_E1000_NO_NVM 1921aa070789SRoy Zang ret_val = e1000_read_eeprom(hw, 1922aa070789SRoy Zang EEPROM_INIT_CONTROL2_REG, 1, &eeprom_data); 1923aa070789SRoy Zang if (ret_val) { 1924aa070789SRoy Zang DEBUGOUT("EEPROM Read Error\n"); 1925aa070789SRoy Zang return -E1000_ERR_EEPROM; 1926aa070789SRoy Zang } 19272439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((eeprom_data & EEPROM_WORD0F_PAUSE_MASK) == 0) 19282439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->fc = e1000_fc_none; 19292439e4bfSJean-Christophe PLAGNIOL-VILLARD else if ((eeprom_data & EEPROM_WORD0F_PAUSE_MASK) == 19302439e4bfSJean-Christophe PLAGNIOL-VILLARD EEPROM_WORD0F_ASM_DIR) 19312439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->fc = e1000_fc_tx_pause; 19322439e4bfSJean-Christophe PLAGNIOL-VILLARD else 19338712adfdSRojhalat Ibrahim #endif 19342439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->fc = e1000_fc_full; 1935aa070789SRoy Zang break; 1936aa070789SRoy Zang } 19372439e4bfSJean-Christophe PLAGNIOL-VILLARD } 19382439e4bfSJean-Christophe PLAGNIOL-VILLARD 19392439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We want to save off the original Flow Control configuration just 19402439e4bfSJean-Christophe PLAGNIOL-VILLARD * in case we get disconnected and then reconnected into a different 19412439e4bfSJean-Christophe PLAGNIOL-VILLARD * hub or switch with different Flow Control capabilities. 19422439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 19432439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->mac_type == e1000_82542_rev2_0) 19442439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->fc &= (~e1000_fc_tx_pause); 19452439e4bfSJean-Christophe PLAGNIOL-VILLARD 19462439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((hw->mac_type < e1000_82543) && (hw->report_tx_early == 1)) 19472439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->fc &= (~e1000_fc_rx_pause); 19482439e4bfSJean-Christophe PLAGNIOL-VILLARD 19492439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->original_fc = hw->fc; 19502439e4bfSJean-Christophe PLAGNIOL-VILLARD 19512439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("After fix-ups FlowControl is now = %x\n", hw->fc); 19522439e4bfSJean-Christophe PLAGNIOL-VILLARD 19538712adfdSRojhalat Ibrahim #ifndef CONFIG_E1000_NO_NVM 19542439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Take the 4 bits from EEPROM word 0x0F that determine the initial 19552439e4bfSJean-Christophe PLAGNIOL-VILLARD * polarity value for the SW controlled pins, and setup the 19562439e4bfSJean-Christophe PLAGNIOL-VILLARD * Extended Device Control reg with that info. 19572439e4bfSJean-Christophe PLAGNIOL-VILLARD * This is needed because one of the SW controlled pins is used for 19582439e4bfSJean-Christophe PLAGNIOL-VILLARD * signal detection. So this should be done before e1000_setup_pcs_link() 19592439e4bfSJean-Christophe PLAGNIOL-VILLARD * or e1000_phy_setup() is called. 19602439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 19612439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->mac_type == e1000_82543) { 19622439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl_ext = ((eeprom_data & EEPROM_WORD0F_SWPDIO_EXT) << 19632439e4bfSJean-Christophe PLAGNIOL-VILLARD SWDPIO__EXT_SHIFT); 19642439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, CTRL_EXT, ctrl_ext); 19652439e4bfSJean-Christophe PLAGNIOL-VILLARD } 19668712adfdSRojhalat Ibrahim #endif 19672439e4bfSJean-Christophe PLAGNIOL-VILLARD 19682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Call the necessary subroutine to configure the link. */ 19692439e4bfSJean-Christophe PLAGNIOL-VILLARD ret_val = (hw->media_type == e1000_media_type_fiber) ? 19702439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_setup_fiber_link(nic) : e1000_setup_copper_link(nic); 19712439e4bfSJean-Christophe PLAGNIOL-VILLARD if (ret_val < 0) { 19722439e4bfSJean-Christophe PLAGNIOL-VILLARD return ret_val; 19732439e4bfSJean-Christophe PLAGNIOL-VILLARD } 19742439e4bfSJean-Christophe PLAGNIOL-VILLARD 19752439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initialize the flow control address, type, and PAUSE timer 19762439e4bfSJean-Christophe PLAGNIOL-VILLARD * registers to their default values. This is done even if flow 19772439e4bfSJean-Christophe PLAGNIOL-VILLARD * control is disabled, because it does not hurt anything to 19782439e4bfSJean-Christophe PLAGNIOL-VILLARD * initialize these registers. 19792439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 1980aa070789SRoy Zang DEBUGOUT("Initializing the Flow Control address, type" 1981aa070789SRoy Zang "and timer regs\n"); 19822439e4bfSJean-Christophe PLAGNIOL-VILLARD 1983aa070789SRoy Zang /* FCAL/H and FCT are hardcoded to standard values in e1000_ich8lan. */ 1984aa070789SRoy Zang if (hw->mac_type != e1000_ich8lan) { 19852439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, FCT, FLOW_CONTROL_TYPE); 1986aa070789SRoy Zang E1000_WRITE_REG(hw, FCAH, FLOW_CONTROL_ADDRESS_HIGH); 1987aa070789SRoy Zang E1000_WRITE_REG(hw, FCAL, FLOW_CONTROL_ADDRESS_LOW); 1988aa070789SRoy Zang } 1989aa070789SRoy Zang 19902439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, FCTTV, hw->fc_pause_time); 19912439e4bfSJean-Christophe PLAGNIOL-VILLARD 19922439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the flow control receive threshold registers. Normally, 19932439e4bfSJean-Christophe PLAGNIOL-VILLARD * these registers will be set to a default threshold that may be 19942439e4bfSJean-Christophe PLAGNIOL-VILLARD * adjusted later by the driver's runtime code. However, if the 19952439e4bfSJean-Christophe PLAGNIOL-VILLARD * ability to transmit pause frames in not enabled, then these 19962439e4bfSJean-Christophe PLAGNIOL-VILLARD * registers will be set to 0. 19972439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 19982439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(hw->fc & e1000_fc_tx_pause)) { 19992439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, FCRTL, 0); 20002439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, FCRTH, 0); 20012439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 20022439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We need to set up the Receive Threshold high and low water marks 20032439e4bfSJean-Christophe PLAGNIOL-VILLARD * as well as (optionally) enabling the transmission of XON frames. 20042439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 20052439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->fc_send_xon) { 20062439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, FCRTL, 20072439e4bfSJean-Christophe PLAGNIOL-VILLARD (hw->fc_low_water | E1000_FCRTL_XONE)); 20082439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, FCRTH, hw->fc_high_water); 20092439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 20102439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, FCRTL, hw->fc_low_water); 20112439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, FCRTH, hw->fc_high_water); 20122439e4bfSJean-Christophe PLAGNIOL-VILLARD } 20132439e4bfSJean-Christophe PLAGNIOL-VILLARD } 20142439e4bfSJean-Christophe PLAGNIOL-VILLARD return ret_val; 20152439e4bfSJean-Christophe PLAGNIOL-VILLARD } 20162439e4bfSJean-Christophe PLAGNIOL-VILLARD 20172439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 20182439e4bfSJean-Christophe PLAGNIOL-VILLARD * Sets up link for a fiber based adapter 20192439e4bfSJean-Christophe PLAGNIOL-VILLARD * 20202439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 20212439e4bfSJean-Christophe PLAGNIOL-VILLARD * 20222439e4bfSJean-Christophe PLAGNIOL-VILLARD * Manipulates Physical Coding Sublayer functions in order to configure 20232439e4bfSJean-Christophe PLAGNIOL-VILLARD * link. Assumes the hardware has been previously reset and the transmitter 20242439e4bfSJean-Christophe PLAGNIOL-VILLARD * and receiver are not enabled. 20252439e4bfSJean-Christophe PLAGNIOL-VILLARD *****************************************************************************/ 20262439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 20272439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_setup_fiber_link(struct eth_device *nic) 20282439e4bfSJean-Christophe PLAGNIOL-VILLARD { 20292439e4bfSJean-Christophe PLAGNIOL-VILLARD struct e1000_hw *hw = nic->priv; 20302439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t ctrl; 20312439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t status; 20322439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t txcw = 0; 20332439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t i; 20342439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t signal; 20352439e4bfSJean-Christophe PLAGNIOL-VILLARD int32_t ret_val; 20362439e4bfSJean-Christophe PLAGNIOL-VILLARD 20372439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGFUNC(); 20382439e4bfSJean-Christophe PLAGNIOL-VILLARD /* On adapters with a MAC newer that 82544, SW Defineable pin 1 will be 20392439e4bfSJean-Christophe PLAGNIOL-VILLARD * set when the optics detect a signal. On older adapters, it will be 20402439e4bfSJean-Christophe PLAGNIOL-VILLARD * cleared when there is a signal 20412439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 20422439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl = E1000_READ_REG(hw, CTRL); 20432439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((hw->mac_type > e1000_82544) && !(ctrl & E1000_CTRL_ILOS)) 20442439e4bfSJean-Christophe PLAGNIOL-VILLARD signal = E1000_CTRL_SWDPIN1; 20452439e4bfSJean-Christophe PLAGNIOL-VILLARD else 20462439e4bfSJean-Christophe PLAGNIOL-VILLARD signal = 0; 20472439e4bfSJean-Christophe PLAGNIOL-VILLARD 20482439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("signal for %s is %x (ctrl %08x)!!!!\n", nic->name, signal, 20492439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl); 20502439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Take the link out of reset */ 20512439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl &= ~(E1000_CTRL_LRST); 20522439e4bfSJean-Christophe PLAGNIOL-VILLARD 20532439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_config_collision_dist(hw); 20542439e4bfSJean-Christophe PLAGNIOL-VILLARD 20552439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check for a software override of the flow control settings, and setup 20562439e4bfSJean-Christophe PLAGNIOL-VILLARD * the device accordingly. If auto-negotiation is enabled, then software 20572439e4bfSJean-Christophe PLAGNIOL-VILLARD * will have to set the "PAUSE" bits to the correct value in the Tranmsit 20582439e4bfSJean-Christophe PLAGNIOL-VILLARD * Config Word Register (TXCW) and re-start auto-negotiation. However, if 20592439e4bfSJean-Christophe PLAGNIOL-VILLARD * auto-negotiation is disabled, then software will have to manually 20602439e4bfSJean-Christophe PLAGNIOL-VILLARD * configure the two flow control enable bits in the CTRL register. 20612439e4bfSJean-Christophe PLAGNIOL-VILLARD * 20622439e4bfSJean-Christophe PLAGNIOL-VILLARD * The possible values of the "fc" parameter are: 20632439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0: Flow control is completely disabled 20642439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1: Rx flow control is enabled (we can receive pause frames, but 20652439e4bfSJean-Christophe PLAGNIOL-VILLARD * not send pause frames). 20662439e4bfSJean-Christophe PLAGNIOL-VILLARD * 2: Tx flow control is enabled (we can send pause frames but we do 20672439e4bfSJean-Christophe PLAGNIOL-VILLARD * not support receiving pause frames). 20682439e4bfSJean-Christophe PLAGNIOL-VILLARD * 3: Both Rx and TX flow control (symmetric) are enabled. 20692439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 20702439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (hw->fc) { 20712439e4bfSJean-Christophe PLAGNIOL-VILLARD case e1000_fc_none: 20722439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Flow control is completely disabled by a software over-ride. */ 20732439e4bfSJean-Christophe PLAGNIOL-VILLARD txcw = (E1000_TXCW_ANE | E1000_TXCW_FD); 20742439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 20752439e4bfSJean-Christophe PLAGNIOL-VILLARD case e1000_fc_rx_pause: 20762439e4bfSJean-Christophe PLAGNIOL-VILLARD /* RX Flow control is enabled and TX Flow control is disabled by a 20772439e4bfSJean-Christophe PLAGNIOL-VILLARD * software over-ride. Since there really isn't a way to advertise 20782439e4bfSJean-Christophe PLAGNIOL-VILLARD * that we are capable of RX Pause ONLY, we will advertise that we 20792439e4bfSJean-Christophe PLAGNIOL-VILLARD * support both symmetric and asymmetric RX PAUSE. Later, we will 20802439e4bfSJean-Christophe PLAGNIOL-VILLARD * disable the adapter's ability to send PAUSE frames. 20812439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 20822439e4bfSJean-Christophe PLAGNIOL-VILLARD txcw = (E1000_TXCW_ANE | E1000_TXCW_FD | E1000_TXCW_PAUSE_MASK); 20832439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 20842439e4bfSJean-Christophe PLAGNIOL-VILLARD case e1000_fc_tx_pause: 20852439e4bfSJean-Christophe PLAGNIOL-VILLARD /* TX Flow control is enabled, and RX Flow control is disabled, by a 20862439e4bfSJean-Christophe PLAGNIOL-VILLARD * software over-ride. 20872439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 20882439e4bfSJean-Christophe PLAGNIOL-VILLARD txcw = (E1000_TXCW_ANE | E1000_TXCW_FD | E1000_TXCW_ASM_DIR); 20892439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 20902439e4bfSJean-Christophe PLAGNIOL-VILLARD case e1000_fc_full: 20912439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Flow control (both RX and TX) is enabled by a software over-ride. */ 20922439e4bfSJean-Christophe PLAGNIOL-VILLARD txcw = (E1000_TXCW_ANE | E1000_TXCW_FD | E1000_TXCW_PAUSE_MASK); 20932439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 20942439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 20952439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Flow control param set incorrectly\n"); 20962439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_CONFIG; 20972439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 20982439e4bfSJean-Christophe PLAGNIOL-VILLARD } 20992439e4bfSJean-Christophe PLAGNIOL-VILLARD 21002439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Since auto-negotiation is enabled, take the link out of reset (the link 21012439e4bfSJean-Christophe PLAGNIOL-VILLARD * will be in reset, because we previously reset the chip). This will 21022439e4bfSJean-Christophe PLAGNIOL-VILLARD * restart auto-negotiation. If auto-neogtiation is successful then the 21032439e4bfSJean-Christophe PLAGNIOL-VILLARD * link-up status bit will be set and the flow control enable bits (RFCE 21042439e4bfSJean-Christophe PLAGNIOL-VILLARD * and TFCE) will be set according to their negotiated value. 21052439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 21062439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Auto-negotiation enabled (%#x)\n", txcw); 21072439e4bfSJean-Christophe PLAGNIOL-VILLARD 21082439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, TXCW, txcw); 21092439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, CTRL, ctrl); 21102439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_FLUSH(hw); 21112439e4bfSJean-Christophe PLAGNIOL-VILLARD 21122439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->txcw = txcw; 21132439e4bfSJean-Christophe PLAGNIOL-VILLARD mdelay(1); 21142439e4bfSJean-Christophe PLAGNIOL-VILLARD 21152439e4bfSJean-Christophe PLAGNIOL-VILLARD /* If we have a signal (the cable is plugged in) then poll for a "Link-Up" 21162439e4bfSJean-Christophe PLAGNIOL-VILLARD * indication in the Device Status Register. Time-out if a link isn't 21172439e4bfSJean-Christophe PLAGNIOL-VILLARD * seen in 500 milliseconds seconds (Auto-negotiation should complete in 21182439e4bfSJean-Christophe PLAGNIOL-VILLARD * less than 500 milliseconds even if the other end is doing it in SW). 21192439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 21202439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((E1000_READ_REG(hw, CTRL) & E1000_CTRL_SWDPIN1) == signal) { 21212439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Looking for Link\n"); 21222439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < (LINK_UP_TIMEOUT / 10); i++) { 21232439e4bfSJean-Christophe PLAGNIOL-VILLARD mdelay(10); 21242439e4bfSJean-Christophe PLAGNIOL-VILLARD status = E1000_READ_REG(hw, STATUS); 21252439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & E1000_STATUS_LU) 21262439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 21272439e4bfSJean-Christophe PLAGNIOL-VILLARD } 21282439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i == (LINK_UP_TIMEOUT / 10)) { 21292439e4bfSJean-Christophe PLAGNIOL-VILLARD /* AutoNeg failed to achieve a link, so we'll call 21302439e4bfSJean-Christophe PLAGNIOL-VILLARD * e1000_check_for_link. This routine will force the link up if we 21312439e4bfSJean-Christophe PLAGNIOL-VILLARD * detect a signal. This will allow us to communicate with 21322439e4bfSJean-Christophe PLAGNIOL-VILLARD * non-autonegotiating link partners. 21332439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 21342439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Never got a valid link from auto-neg!!!\n"); 21352439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->autoneg_failed = 1; 21362439e4bfSJean-Christophe PLAGNIOL-VILLARD ret_val = e1000_check_for_link(nic); 21372439e4bfSJean-Christophe PLAGNIOL-VILLARD if (ret_val < 0) { 21382439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Error while checking for link\n"); 21392439e4bfSJean-Christophe PLAGNIOL-VILLARD return ret_val; 21402439e4bfSJean-Christophe PLAGNIOL-VILLARD } 21412439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->autoneg_failed = 0; 21422439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 21432439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->autoneg_failed = 0; 21442439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Valid Link Found\n"); 21452439e4bfSJean-Christophe PLAGNIOL-VILLARD } 21462439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 21472439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("No Signal Detected\n"); 21482439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_NOLINK; 21492439e4bfSJean-Christophe PLAGNIOL-VILLARD } 21502439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 21512439e4bfSJean-Christophe PLAGNIOL-VILLARD } 21522439e4bfSJean-Christophe PLAGNIOL-VILLARD 21532439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 2154aa070789SRoy Zang * Make sure we have a valid PHY and change PHY mode before link setup. 21552439e4bfSJean-Christophe PLAGNIOL-VILLARD * 21562439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 21572439e4bfSJean-Christophe PLAGNIOL-VILLARD ******************************************************************************/ 2158aa070789SRoy Zang static int32_t 2159aa070789SRoy Zang e1000_copper_link_preconfig(struct e1000_hw *hw) 21602439e4bfSJean-Christophe PLAGNIOL-VILLARD { 21612439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t ctrl; 21622439e4bfSJean-Christophe PLAGNIOL-VILLARD int32_t ret_val; 21632439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t phy_data; 21642439e4bfSJean-Christophe PLAGNIOL-VILLARD 21652439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGFUNC(); 21662439e4bfSJean-Christophe PLAGNIOL-VILLARD 21672439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl = E1000_READ_REG(hw, CTRL); 21682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* With 82543, we need to force speed and duplex on the MAC equal to what 21692439e4bfSJean-Christophe PLAGNIOL-VILLARD * the PHY speed and duplex configuration is. In addition, we need to 21702439e4bfSJean-Christophe PLAGNIOL-VILLARD * perform a hardware reset on the PHY to take it out of reset. 21712439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 21722439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->mac_type > e1000_82543) { 21732439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl |= E1000_CTRL_SLU; 21742439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX); 21752439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, CTRL, ctrl); 21762439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 2177aa070789SRoy Zang ctrl |= (E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX 2178aa070789SRoy Zang | E1000_CTRL_SLU); 21792439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, CTRL, ctrl); 2180aa070789SRoy Zang ret_val = e1000_phy_hw_reset(hw); 2181aa070789SRoy Zang if (ret_val) 2182aa070789SRoy Zang return ret_val; 21832439e4bfSJean-Christophe PLAGNIOL-VILLARD } 21842439e4bfSJean-Christophe PLAGNIOL-VILLARD 21852439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Make sure we have a valid PHY */ 21862439e4bfSJean-Christophe PLAGNIOL-VILLARD ret_val = e1000_detect_gig_phy(hw); 2187aa070789SRoy Zang if (ret_val) { 21882439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Error, did not detect valid phy.\n"); 21892439e4bfSJean-Christophe PLAGNIOL-VILLARD return ret_val; 21902439e4bfSJean-Christophe PLAGNIOL-VILLARD } 21912439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Phy ID = %x\n", hw->phy_id); 21922439e4bfSJean-Christophe PLAGNIOL-VILLARD 2193aa070789SRoy Zang /* Set PHY to class A mode (if necessary) */ 2194aa070789SRoy Zang ret_val = e1000_set_phy_mode(hw); 2195aa070789SRoy Zang if (ret_val) 2196aa070789SRoy Zang return ret_val; 2197aa070789SRoy Zang if ((hw->mac_type == e1000_82545_rev_3) || 2198aa070789SRoy Zang (hw->mac_type == e1000_82546_rev_3)) { 2199aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, M88E1000_PHY_SPEC_CTRL, 2200aa070789SRoy Zang &phy_data); 2201aa070789SRoy Zang phy_data |= 0x00000008; 2202aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, M88E1000_PHY_SPEC_CTRL, 2203aa070789SRoy Zang phy_data); 22042439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2205aa070789SRoy Zang 2206aa070789SRoy Zang if (hw->mac_type <= e1000_82543 || 2207aa070789SRoy Zang hw->mac_type == e1000_82541 || hw->mac_type == e1000_82547 || 2208aa070789SRoy Zang hw->mac_type == e1000_82541_rev_2 2209aa070789SRoy Zang || hw->mac_type == e1000_82547_rev_2) 2210472d5460SYork Sun hw->phy_reset_disable = false; 2211aa070789SRoy Zang 2212aa070789SRoy Zang return E1000_SUCCESS; 2213aa070789SRoy Zang } 2214aa070789SRoy Zang 2215aa070789SRoy Zang /***************************************************************************** 2216aa070789SRoy Zang * 2217aa070789SRoy Zang * This function sets the lplu state according to the active flag. When 2218aa070789SRoy Zang * activating lplu this function also disables smart speed and vise versa. 2219aa070789SRoy Zang * lplu will not be activated unless the device autonegotiation advertisment 2220aa070789SRoy Zang * meets standards of either 10 or 10/100 or 10/100/1000 at all duplexes. 2221aa070789SRoy Zang * hw: Struct containing variables accessed by shared code 2222aa070789SRoy Zang * active - true to enable lplu false to disable lplu. 2223aa070789SRoy Zang * 2224aa070789SRoy Zang * returns: - E1000_ERR_PHY if fail to read/write the PHY 2225aa070789SRoy Zang * E1000_SUCCESS at any other case. 2226aa070789SRoy Zang * 2227aa070789SRoy Zang ****************************************************************************/ 2228aa070789SRoy Zang 2229aa070789SRoy Zang static int32_t 2230472d5460SYork Sun e1000_set_d3_lplu_state(struct e1000_hw *hw, bool active) 2231aa070789SRoy Zang { 2232aa070789SRoy Zang uint32_t phy_ctrl = 0; 2233aa070789SRoy Zang int32_t ret_val; 2234aa070789SRoy Zang uint16_t phy_data; 2235aa070789SRoy Zang DEBUGFUNC(); 2236aa070789SRoy Zang 2237aa070789SRoy Zang if (hw->phy_type != e1000_phy_igp && hw->phy_type != e1000_phy_igp_2 2238aa070789SRoy Zang && hw->phy_type != e1000_phy_igp_3) 2239aa070789SRoy Zang return E1000_SUCCESS; 2240aa070789SRoy Zang 2241aa070789SRoy Zang /* During driver activity LPLU should not be used or it will attain link 2242aa070789SRoy Zang * from the lowest speeds starting from 10Mbps. The capability is used 2243aa070789SRoy Zang * for Dx transitions and states */ 2244aa070789SRoy Zang if (hw->mac_type == e1000_82541_rev_2 2245aa070789SRoy Zang || hw->mac_type == e1000_82547_rev_2) { 2246aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, IGP01E1000_GMII_FIFO, 2247aa070789SRoy Zang &phy_data); 2248aa070789SRoy Zang if (ret_val) 2249aa070789SRoy Zang return ret_val; 2250aa070789SRoy Zang } else if (hw->mac_type == e1000_ich8lan) { 2251aa070789SRoy Zang /* MAC writes into PHY register based on the state transition 2252aa070789SRoy Zang * and start auto-negotiation. SW driver can overwrite the 2253aa070789SRoy Zang * settings in CSR PHY power control E1000_PHY_CTRL register. */ 2254aa070789SRoy Zang phy_ctrl = E1000_READ_REG(hw, PHY_CTRL); 2255aa070789SRoy Zang } else { 2256aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, IGP02E1000_PHY_POWER_MGMT, 2257aa070789SRoy Zang &phy_data); 2258aa070789SRoy Zang if (ret_val) 2259aa070789SRoy Zang return ret_val; 2260aa070789SRoy Zang } 2261aa070789SRoy Zang 2262aa070789SRoy Zang if (!active) { 2263aa070789SRoy Zang if (hw->mac_type == e1000_82541_rev_2 || 2264aa070789SRoy Zang hw->mac_type == e1000_82547_rev_2) { 2265aa070789SRoy Zang phy_data &= ~IGP01E1000_GMII_FLEX_SPD; 2266aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, IGP01E1000_GMII_FIFO, 2267aa070789SRoy Zang phy_data); 2268aa070789SRoy Zang if (ret_val) 2269aa070789SRoy Zang return ret_val; 2270aa070789SRoy Zang } else { 2271aa070789SRoy Zang if (hw->mac_type == e1000_ich8lan) { 2272aa070789SRoy Zang phy_ctrl &= ~E1000_PHY_CTRL_NOND0A_LPLU; 2273aa070789SRoy Zang E1000_WRITE_REG(hw, PHY_CTRL, phy_ctrl); 2274aa070789SRoy Zang } else { 2275aa070789SRoy Zang phy_data &= ~IGP02E1000_PM_D3_LPLU; 2276aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, 2277aa070789SRoy Zang IGP02E1000_PHY_POWER_MGMT, phy_data); 2278aa070789SRoy Zang if (ret_val) 2279aa070789SRoy Zang return ret_val; 2280aa070789SRoy Zang } 2281aa070789SRoy Zang } 2282aa070789SRoy Zang 2283aa070789SRoy Zang /* LPLU and SmartSpeed are mutually exclusive. LPLU is used during 2284aa070789SRoy Zang * Dx states where the power conservation is most important. During 2285aa070789SRoy Zang * driver activity we should enable SmartSpeed, so performance is 2286aa070789SRoy Zang * maintained. */ 2287aa070789SRoy Zang if (hw->smart_speed == e1000_smart_speed_on) { 2288aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, 2289aa070789SRoy Zang IGP01E1000_PHY_PORT_CONFIG, &phy_data); 2290aa070789SRoy Zang if (ret_val) 2291aa070789SRoy Zang return ret_val; 2292aa070789SRoy Zang 2293aa070789SRoy Zang phy_data |= IGP01E1000_PSCFR_SMART_SPEED; 2294aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, 2295aa070789SRoy Zang IGP01E1000_PHY_PORT_CONFIG, phy_data); 2296aa070789SRoy Zang if (ret_val) 2297aa070789SRoy Zang return ret_val; 2298aa070789SRoy Zang } else if (hw->smart_speed == e1000_smart_speed_off) { 2299aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, 2300aa070789SRoy Zang IGP01E1000_PHY_PORT_CONFIG, &phy_data); 2301aa070789SRoy Zang if (ret_val) 2302aa070789SRoy Zang return ret_val; 2303aa070789SRoy Zang 2304aa070789SRoy Zang phy_data &= ~IGP01E1000_PSCFR_SMART_SPEED; 2305aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, 2306aa070789SRoy Zang IGP01E1000_PHY_PORT_CONFIG, phy_data); 2307aa070789SRoy Zang if (ret_val) 2308aa070789SRoy Zang return ret_val; 2309aa070789SRoy Zang } 2310aa070789SRoy Zang 2311aa070789SRoy Zang } else if ((hw->autoneg_advertised == AUTONEG_ADVERTISE_SPEED_DEFAULT) 2312aa070789SRoy Zang || (hw->autoneg_advertised == AUTONEG_ADVERTISE_10_ALL) || 2313aa070789SRoy Zang (hw->autoneg_advertised == AUTONEG_ADVERTISE_10_100_ALL)) { 2314aa070789SRoy Zang 2315aa070789SRoy Zang if (hw->mac_type == e1000_82541_rev_2 || 2316aa070789SRoy Zang hw->mac_type == e1000_82547_rev_2) { 2317aa070789SRoy Zang phy_data |= IGP01E1000_GMII_FLEX_SPD; 2318aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, 2319aa070789SRoy Zang IGP01E1000_GMII_FIFO, phy_data); 2320aa070789SRoy Zang if (ret_val) 2321aa070789SRoy Zang return ret_val; 2322aa070789SRoy Zang } else { 2323aa070789SRoy Zang if (hw->mac_type == e1000_ich8lan) { 2324aa070789SRoy Zang phy_ctrl |= E1000_PHY_CTRL_NOND0A_LPLU; 2325aa070789SRoy Zang E1000_WRITE_REG(hw, PHY_CTRL, phy_ctrl); 2326aa070789SRoy Zang } else { 2327aa070789SRoy Zang phy_data |= IGP02E1000_PM_D3_LPLU; 2328aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, 2329aa070789SRoy Zang IGP02E1000_PHY_POWER_MGMT, phy_data); 2330aa070789SRoy Zang if (ret_val) 2331aa070789SRoy Zang return ret_val; 2332aa070789SRoy Zang } 2333aa070789SRoy Zang } 2334aa070789SRoy Zang 2335aa070789SRoy Zang /* When LPLU is enabled we should disable SmartSpeed */ 2336aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, IGP01E1000_PHY_PORT_CONFIG, 2337aa070789SRoy Zang &phy_data); 2338aa070789SRoy Zang if (ret_val) 2339aa070789SRoy Zang return ret_val; 2340aa070789SRoy Zang 2341aa070789SRoy Zang phy_data &= ~IGP01E1000_PSCFR_SMART_SPEED; 2342aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, IGP01E1000_PHY_PORT_CONFIG, 2343aa070789SRoy Zang phy_data); 2344aa070789SRoy Zang if (ret_val) 2345aa070789SRoy Zang return ret_val; 2346aa070789SRoy Zang } 2347aa070789SRoy Zang return E1000_SUCCESS; 2348aa070789SRoy Zang } 2349aa070789SRoy Zang 2350aa070789SRoy Zang /***************************************************************************** 2351aa070789SRoy Zang * 2352aa070789SRoy Zang * This function sets the lplu d0 state according to the active flag. When 2353aa070789SRoy Zang * activating lplu this function also disables smart speed and vise versa. 2354aa070789SRoy Zang * lplu will not be activated unless the device autonegotiation advertisment 2355aa070789SRoy Zang * meets standards of either 10 or 10/100 or 10/100/1000 at all duplexes. 2356aa070789SRoy Zang * hw: Struct containing variables accessed by shared code 2357aa070789SRoy Zang * active - true to enable lplu false to disable lplu. 2358aa070789SRoy Zang * 2359aa070789SRoy Zang * returns: - E1000_ERR_PHY if fail to read/write the PHY 2360aa070789SRoy Zang * E1000_SUCCESS at any other case. 2361aa070789SRoy Zang * 2362aa070789SRoy Zang ****************************************************************************/ 2363aa070789SRoy Zang 2364aa070789SRoy Zang static int32_t 2365472d5460SYork Sun e1000_set_d0_lplu_state(struct e1000_hw *hw, bool active) 2366aa070789SRoy Zang { 2367aa070789SRoy Zang uint32_t phy_ctrl = 0; 2368aa070789SRoy Zang int32_t ret_val; 2369aa070789SRoy Zang uint16_t phy_data; 2370aa070789SRoy Zang DEBUGFUNC(); 2371aa070789SRoy Zang 2372aa070789SRoy Zang if (hw->mac_type <= e1000_82547_rev_2) 2373aa070789SRoy Zang return E1000_SUCCESS; 2374aa070789SRoy Zang 2375aa070789SRoy Zang if (hw->mac_type == e1000_ich8lan) { 2376aa070789SRoy Zang phy_ctrl = E1000_READ_REG(hw, PHY_CTRL); 237795186063SMarek Vasut } else if (hw->mac_type == e1000_igb) { 237895186063SMarek Vasut phy_ctrl = E1000_READ_REG(hw, I210_PHY_CTRL); 2379aa070789SRoy Zang } else { 2380aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, IGP02E1000_PHY_POWER_MGMT, 2381aa070789SRoy Zang &phy_data); 2382aa070789SRoy Zang if (ret_val) 2383aa070789SRoy Zang return ret_val; 2384aa070789SRoy Zang } 2385aa070789SRoy Zang 2386aa070789SRoy Zang if (!active) { 2387aa070789SRoy Zang if (hw->mac_type == e1000_ich8lan) { 2388aa070789SRoy Zang phy_ctrl &= ~E1000_PHY_CTRL_D0A_LPLU; 2389aa070789SRoy Zang E1000_WRITE_REG(hw, PHY_CTRL, phy_ctrl); 239095186063SMarek Vasut } else if (hw->mac_type == e1000_igb) { 239195186063SMarek Vasut phy_ctrl &= ~E1000_PHY_CTRL_D0A_LPLU; 239295186063SMarek Vasut E1000_WRITE_REG(hw, I210_PHY_CTRL, phy_ctrl); 2393aa070789SRoy Zang } else { 2394aa070789SRoy Zang phy_data &= ~IGP02E1000_PM_D0_LPLU; 2395aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, 2396aa070789SRoy Zang IGP02E1000_PHY_POWER_MGMT, phy_data); 2397aa070789SRoy Zang if (ret_val) 2398aa070789SRoy Zang return ret_val; 2399aa070789SRoy Zang } 2400aa070789SRoy Zang 240195186063SMarek Vasut if (hw->mac_type == e1000_igb) 240295186063SMarek Vasut return E1000_SUCCESS; 240395186063SMarek Vasut 2404aa070789SRoy Zang /* LPLU and SmartSpeed are mutually exclusive. LPLU is used during 2405aa070789SRoy Zang * Dx states where the power conservation is most important. During 2406aa070789SRoy Zang * driver activity we should enable SmartSpeed, so performance is 2407aa070789SRoy Zang * maintained. */ 2408aa070789SRoy Zang if (hw->smart_speed == e1000_smart_speed_on) { 2409aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, 2410aa070789SRoy Zang IGP01E1000_PHY_PORT_CONFIG, &phy_data); 2411aa070789SRoy Zang if (ret_val) 2412aa070789SRoy Zang return ret_val; 2413aa070789SRoy Zang 2414aa070789SRoy Zang phy_data |= IGP01E1000_PSCFR_SMART_SPEED; 2415aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, 2416aa070789SRoy Zang IGP01E1000_PHY_PORT_CONFIG, phy_data); 2417aa070789SRoy Zang if (ret_val) 2418aa070789SRoy Zang return ret_val; 2419aa070789SRoy Zang } else if (hw->smart_speed == e1000_smart_speed_off) { 2420aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, 2421aa070789SRoy Zang IGP01E1000_PHY_PORT_CONFIG, &phy_data); 2422aa070789SRoy Zang if (ret_val) 2423aa070789SRoy Zang return ret_val; 2424aa070789SRoy Zang 2425aa070789SRoy Zang phy_data &= ~IGP01E1000_PSCFR_SMART_SPEED; 2426aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, 2427aa070789SRoy Zang IGP01E1000_PHY_PORT_CONFIG, phy_data); 2428aa070789SRoy Zang if (ret_val) 2429aa070789SRoy Zang return ret_val; 2430aa070789SRoy Zang } 2431aa070789SRoy Zang 2432aa070789SRoy Zang 2433aa070789SRoy Zang } else { 2434aa070789SRoy Zang 2435aa070789SRoy Zang if (hw->mac_type == e1000_ich8lan) { 2436aa070789SRoy Zang phy_ctrl |= E1000_PHY_CTRL_D0A_LPLU; 2437aa070789SRoy Zang E1000_WRITE_REG(hw, PHY_CTRL, phy_ctrl); 243895186063SMarek Vasut } else if (hw->mac_type == e1000_igb) { 243995186063SMarek Vasut phy_ctrl |= E1000_PHY_CTRL_D0A_LPLU; 244095186063SMarek Vasut E1000_WRITE_REG(hw, I210_PHY_CTRL, phy_ctrl); 2441aa070789SRoy Zang } else { 2442aa070789SRoy Zang phy_data |= IGP02E1000_PM_D0_LPLU; 2443aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, 2444aa070789SRoy Zang IGP02E1000_PHY_POWER_MGMT, phy_data); 2445aa070789SRoy Zang if (ret_val) 2446aa070789SRoy Zang return ret_val; 2447aa070789SRoy Zang } 2448aa070789SRoy Zang 244995186063SMarek Vasut if (hw->mac_type == e1000_igb) 245095186063SMarek Vasut return E1000_SUCCESS; 245195186063SMarek Vasut 2452aa070789SRoy Zang /* When LPLU is enabled we should disable SmartSpeed */ 2453aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, 2454aa070789SRoy Zang IGP01E1000_PHY_PORT_CONFIG, &phy_data); 2455aa070789SRoy Zang if (ret_val) 2456aa070789SRoy Zang return ret_val; 2457aa070789SRoy Zang 2458aa070789SRoy Zang phy_data &= ~IGP01E1000_PSCFR_SMART_SPEED; 2459aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, 2460aa070789SRoy Zang IGP01E1000_PHY_PORT_CONFIG, phy_data); 2461aa070789SRoy Zang if (ret_val) 2462aa070789SRoy Zang return ret_val; 2463aa070789SRoy Zang 2464aa070789SRoy Zang } 2465aa070789SRoy Zang return E1000_SUCCESS; 2466aa070789SRoy Zang } 2467aa070789SRoy Zang 2468aa070789SRoy Zang /******************************************************************** 2469aa070789SRoy Zang * Copper link setup for e1000_phy_igp series. 2470aa070789SRoy Zang * 2471aa070789SRoy Zang * hw - Struct containing variables accessed by shared code 2472aa070789SRoy Zang *********************************************************************/ 2473aa070789SRoy Zang static int32_t 2474aa070789SRoy Zang e1000_copper_link_igp_setup(struct e1000_hw *hw) 2475aa070789SRoy Zang { 2476aa070789SRoy Zang uint32_t led_ctrl; 2477aa070789SRoy Zang int32_t ret_val; 2478aa070789SRoy Zang uint16_t phy_data; 2479aa070789SRoy Zang 2480f81ecb5dSTimur Tabi DEBUGFUNC(); 2481aa070789SRoy Zang 2482aa070789SRoy Zang if (hw->phy_reset_disable) 2483aa070789SRoy Zang return E1000_SUCCESS; 2484aa070789SRoy Zang 2485aa070789SRoy Zang ret_val = e1000_phy_reset(hw); 2486aa070789SRoy Zang if (ret_val) { 2487aa070789SRoy Zang DEBUGOUT("Error Resetting the PHY\n"); 2488aa070789SRoy Zang return ret_val; 2489aa070789SRoy Zang } 2490aa070789SRoy Zang 2491aa070789SRoy Zang /* Wait 15ms for MAC to configure PHY from eeprom settings */ 2492aa070789SRoy Zang mdelay(15); 2493aa070789SRoy Zang if (hw->mac_type != e1000_ich8lan) { 2494aa070789SRoy Zang /* Configure activity LED after PHY reset */ 2495aa070789SRoy Zang led_ctrl = E1000_READ_REG(hw, LEDCTL); 2496aa070789SRoy Zang led_ctrl &= IGP_ACTIVITY_LED_MASK; 2497aa070789SRoy Zang led_ctrl |= (IGP_ACTIVITY_LED_ENABLE | IGP_LED3_MODE); 2498aa070789SRoy Zang E1000_WRITE_REG(hw, LEDCTL, led_ctrl); 2499aa070789SRoy Zang } 2500aa070789SRoy Zang 2501aa070789SRoy Zang /* The NVM settings will configure LPLU in D3 for IGP2 and IGP3 PHYs */ 2502aa070789SRoy Zang if (hw->phy_type == e1000_phy_igp) { 2503aa070789SRoy Zang /* disable lplu d3 during driver init */ 2504472d5460SYork Sun ret_val = e1000_set_d3_lplu_state(hw, false); 2505aa070789SRoy Zang if (ret_val) { 2506aa070789SRoy Zang DEBUGOUT("Error Disabling LPLU D3\n"); 2507aa070789SRoy Zang return ret_val; 2508aa070789SRoy Zang } 2509aa070789SRoy Zang } 2510aa070789SRoy Zang 2511aa070789SRoy Zang /* disable lplu d0 during driver init */ 2512472d5460SYork Sun ret_val = e1000_set_d0_lplu_state(hw, false); 2513aa070789SRoy Zang if (ret_val) { 2514aa070789SRoy Zang DEBUGOUT("Error Disabling LPLU D0\n"); 2515aa070789SRoy Zang return ret_val; 2516aa070789SRoy Zang } 2517aa070789SRoy Zang /* Configure mdi-mdix settings */ 2518aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, IGP01E1000_PHY_PORT_CTRL, &phy_data); 2519aa070789SRoy Zang if (ret_val) 2520aa070789SRoy Zang return ret_val; 2521aa070789SRoy Zang 2522aa070789SRoy Zang if ((hw->mac_type == e1000_82541) || (hw->mac_type == e1000_82547)) { 2523aa070789SRoy Zang hw->dsp_config_state = e1000_dsp_config_disabled; 2524aa070789SRoy Zang /* Force MDI for earlier revs of the IGP PHY */ 2525aa070789SRoy Zang phy_data &= ~(IGP01E1000_PSCR_AUTO_MDIX 2526aa070789SRoy Zang | IGP01E1000_PSCR_FORCE_MDI_MDIX); 2527aa070789SRoy Zang hw->mdix = 1; 2528aa070789SRoy Zang 2529aa070789SRoy Zang } else { 2530aa070789SRoy Zang hw->dsp_config_state = e1000_dsp_config_enabled; 2531aa070789SRoy Zang phy_data &= ~IGP01E1000_PSCR_AUTO_MDIX; 2532aa070789SRoy Zang 2533aa070789SRoy Zang switch (hw->mdix) { 2534aa070789SRoy Zang case 1: 2535aa070789SRoy Zang phy_data &= ~IGP01E1000_PSCR_FORCE_MDI_MDIX; 2536aa070789SRoy Zang break; 2537aa070789SRoy Zang case 2: 2538aa070789SRoy Zang phy_data |= IGP01E1000_PSCR_FORCE_MDI_MDIX; 2539aa070789SRoy Zang break; 2540aa070789SRoy Zang case 0: 2541aa070789SRoy Zang default: 2542aa070789SRoy Zang phy_data |= IGP01E1000_PSCR_AUTO_MDIX; 2543aa070789SRoy Zang break; 2544aa070789SRoy Zang } 2545aa070789SRoy Zang } 2546aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, IGP01E1000_PHY_PORT_CTRL, phy_data); 2547aa070789SRoy Zang if (ret_val) 2548aa070789SRoy Zang return ret_val; 2549aa070789SRoy Zang 2550aa070789SRoy Zang /* set auto-master slave resolution settings */ 2551aa070789SRoy Zang if (hw->autoneg) { 2552aa070789SRoy Zang e1000_ms_type phy_ms_setting = hw->master_slave; 2553aa070789SRoy Zang 2554aa070789SRoy Zang if (hw->ffe_config_state == e1000_ffe_config_active) 2555aa070789SRoy Zang hw->ffe_config_state = e1000_ffe_config_enabled; 2556aa070789SRoy Zang 2557aa070789SRoy Zang if (hw->dsp_config_state == e1000_dsp_config_activated) 2558aa070789SRoy Zang hw->dsp_config_state = e1000_dsp_config_enabled; 2559aa070789SRoy Zang 2560aa070789SRoy Zang /* when autonegotiation advertisment is only 1000Mbps then we 2561aa070789SRoy Zang * should disable SmartSpeed and enable Auto MasterSlave 2562aa070789SRoy Zang * resolution as hardware default. */ 2563aa070789SRoy Zang if (hw->autoneg_advertised == ADVERTISE_1000_FULL) { 2564aa070789SRoy Zang /* Disable SmartSpeed */ 2565aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, 2566aa070789SRoy Zang IGP01E1000_PHY_PORT_CONFIG, &phy_data); 2567aa070789SRoy Zang if (ret_val) 2568aa070789SRoy Zang return ret_val; 2569aa070789SRoy Zang phy_data &= ~IGP01E1000_PSCFR_SMART_SPEED; 2570aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, 2571aa070789SRoy Zang IGP01E1000_PHY_PORT_CONFIG, phy_data); 2572aa070789SRoy Zang if (ret_val) 2573aa070789SRoy Zang return ret_val; 2574aa070789SRoy Zang /* Set auto Master/Slave resolution process */ 2575aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, PHY_1000T_CTRL, 2576aa070789SRoy Zang &phy_data); 2577aa070789SRoy Zang if (ret_val) 2578aa070789SRoy Zang return ret_val; 2579aa070789SRoy Zang phy_data &= ~CR_1000T_MS_ENABLE; 2580aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, PHY_1000T_CTRL, 2581aa070789SRoy Zang phy_data); 2582aa070789SRoy Zang if (ret_val) 2583aa070789SRoy Zang return ret_val; 2584aa070789SRoy Zang } 2585aa070789SRoy Zang 2586aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, PHY_1000T_CTRL, &phy_data); 2587aa070789SRoy Zang if (ret_val) 2588aa070789SRoy Zang return ret_val; 2589aa070789SRoy Zang 2590aa070789SRoy Zang /* load defaults for future use */ 2591aa070789SRoy Zang hw->original_master_slave = (phy_data & CR_1000T_MS_ENABLE) ? 2592aa070789SRoy Zang ((phy_data & CR_1000T_MS_VALUE) ? 2593aa070789SRoy Zang e1000_ms_force_master : 2594aa070789SRoy Zang e1000_ms_force_slave) : 2595aa070789SRoy Zang e1000_ms_auto; 2596aa070789SRoy Zang 2597aa070789SRoy Zang switch (phy_ms_setting) { 2598aa070789SRoy Zang case e1000_ms_force_master: 2599aa070789SRoy Zang phy_data |= (CR_1000T_MS_ENABLE | CR_1000T_MS_VALUE); 2600aa070789SRoy Zang break; 2601aa070789SRoy Zang case e1000_ms_force_slave: 2602aa070789SRoy Zang phy_data |= CR_1000T_MS_ENABLE; 2603aa070789SRoy Zang phy_data &= ~(CR_1000T_MS_VALUE); 2604aa070789SRoy Zang break; 2605aa070789SRoy Zang case e1000_ms_auto: 2606aa070789SRoy Zang phy_data &= ~CR_1000T_MS_ENABLE; 2607aa070789SRoy Zang default: 2608aa070789SRoy Zang break; 2609aa070789SRoy Zang } 2610aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, PHY_1000T_CTRL, phy_data); 2611aa070789SRoy Zang if (ret_val) 2612aa070789SRoy Zang return ret_val; 2613aa070789SRoy Zang } 2614aa070789SRoy Zang 2615aa070789SRoy Zang return E1000_SUCCESS; 2616aa070789SRoy Zang } 2617aa070789SRoy Zang 2618aa070789SRoy Zang /***************************************************************************** 2619aa070789SRoy Zang * This function checks the mode of the firmware. 2620aa070789SRoy Zang * 2621472d5460SYork Sun * returns - true when the mode is IAMT or false. 2622aa070789SRoy Zang ****************************************************************************/ 2623472d5460SYork Sun bool 2624aa070789SRoy Zang e1000_check_mng_mode(struct e1000_hw *hw) 2625aa070789SRoy Zang { 2626aa070789SRoy Zang uint32_t fwsm; 2627aa070789SRoy Zang DEBUGFUNC(); 2628aa070789SRoy Zang 2629aa070789SRoy Zang fwsm = E1000_READ_REG(hw, FWSM); 2630aa070789SRoy Zang 2631aa070789SRoy Zang if (hw->mac_type == e1000_ich8lan) { 2632aa070789SRoy Zang if ((fwsm & E1000_FWSM_MODE_MASK) == 2633aa070789SRoy Zang (E1000_MNG_ICH_IAMT_MODE << E1000_FWSM_MODE_SHIFT)) 2634472d5460SYork Sun return true; 2635aa070789SRoy Zang } else if ((fwsm & E1000_FWSM_MODE_MASK) == 2636aa070789SRoy Zang (E1000_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT)) 2637472d5460SYork Sun return true; 2638aa070789SRoy Zang 2639472d5460SYork Sun return false; 2640aa070789SRoy Zang } 2641aa070789SRoy Zang 2642aa070789SRoy Zang static int32_t 2643aa070789SRoy Zang e1000_write_kmrn_reg(struct e1000_hw *hw, uint32_t reg_addr, uint16_t data) 2644aa070789SRoy Zang { 2645987b43a1SKyle Moffett uint16_t swfw = E1000_SWFW_PHY0_SM; 2646aa070789SRoy Zang uint32_t reg_val; 2647aa070789SRoy Zang DEBUGFUNC(); 2648aa070789SRoy Zang 2649987b43a1SKyle Moffett if (e1000_is_second_port(hw)) 2650aa070789SRoy Zang swfw = E1000_SWFW_PHY1_SM; 2651987b43a1SKyle Moffett 2652aa070789SRoy Zang if (e1000_swfw_sync_acquire(hw, swfw)) 2653aa070789SRoy Zang return -E1000_ERR_SWFW_SYNC; 2654aa070789SRoy Zang 2655aa070789SRoy Zang reg_val = ((reg_addr << E1000_KUMCTRLSTA_OFFSET_SHIFT) 2656aa070789SRoy Zang & E1000_KUMCTRLSTA_OFFSET) | data; 2657aa070789SRoy Zang E1000_WRITE_REG(hw, KUMCTRLSTA, reg_val); 2658aa070789SRoy Zang udelay(2); 2659aa070789SRoy Zang 2660aa070789SRoy Zang return E1000_SUCCESS; 2661aa070789SRoy Zang } 2662aa070789SRoy Zang 2663aa070789SRoy Zang static int32_t 2664aa070789SRoy Zang e1000_read_kmrn_reg(struct e1000_hw *hw, uint32_t reg_addr, uint16_t *data) 2665aa070789SRoy Zang { 2666987b43a1SKyle Moffett uint16_t swfw = E1000_SWFW_PHY0_SM; 2667aa070789SRoy Zang uint32_t reg_val; 2668aa070789SRoy Zang DEBUGFUNC(); 2669aa070789SRoy Zang 2670987b43a1SKyle Moffett if (e1000_is_second_port(hw)) 2671aa070789SRoy Zang swfw = E1000_SWFW_PHY1_SM; 2672987b43a1SKyle Moffett 267395186063SMarek Vasut if (e1000_swfw_sync_acquire(hw, swfw)) { 267495186063SMarek Vasut debug("%s[%i]\n", __func__, __LINE__); 2675aa070789SRoy Zang return -E1000_ERR_SWFW_SYNC; 267695186063SMarek Vasut } 2677aa070789SRoy Zang 2678aa070789SRoy Zang /* Write register address */ 2679aa070789SRoy Zang reg_val = ((reg_addr << E1000_KUMCTRLSTA_OFFSET_SHIFT) & 2680aa070789SRoy Zang E1000_KUMCTRLSTA_OFFSET) | E1000_KUMCTRLSTA_REN; 2681aa070789SRoy Zang E1000_WRITE_REG(hw, KUMCTRLSTA, reg_val); 2682aa070789SRoy Zang udelay(2); 2683aa070789SRoy Zang 2684aa070789SRoy Zang /* Read the data returned */ 2685aa070789SRoy Zang reg_val = E1000_READ_REG(hw, KUMCTRLSTA); 2686aa070789SRoy Zang *data = (uint16_t)reg_val; 2687aa070789SRoy Zang 2688aa070789SRoy Zang return E1000_SUCCESS; 2689aa070789SRoy Zang } 2690aa070789SRoy Zang 2691aa070789SRoy Zang /******************************************************************** 2692aa070789SRoy Zang * Copper link setup for e1000_phy_gg82563 series. 2693aa070789SRoy Zang * 2694aa070789SRoy Zang * hw - Struct containing variables accessed by shared code 2695aa070789SRoy Zang *********************************************************************/ 2696aa070789SRoy Zang static int32_t 2697aa070789SRoy Zang e1000_copper_link_ggp_setup(struct e1000_hw *hw) 2698aa070789SRoy Zang { 2699aa070789SRoy Zang int32_t ret_val; 2700aa070789SRoy Zang uint16_t phy_data; 2701aa070789SRoy Zang uint32_t reg_data; 2702aa070789SRoy Zang 2703aa070789SRoy Zang DEBUGFUNC(); 2704aa070789SRoy Zang 2705aa070789SRoy Zang if (!hw->phy_reset_disable) { 2706aa070789SRoy Zang /* Enable CRS on TX for half-duplex operation. */ 2707aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, 2708aa070789SRoy Zang GG82563_PHY_MAC_SPEC_CTRL, &phy_data); 2709aa070789SRoy Zang if (ret_val) 2710aa070789SRoy Zang return ret_val; 2711aa070789SRoy Zang 2712aa070789SRoy Zang phy_data |= GG82563_MSCR_ASSERT_CRS_ON_TX; 2713aa070789SRoy Zang /* Use 25MHz for both link down and 1000BASE-T for Tx clock */ 2714aa070789SRoy Zang phy_data |= GG82563_MSCR_TX_CLK_1000MBPS_25MHZ; 2715aa070789SRoy Zang 2716aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, 2717aa070789SRoy Zang GG82563_PHY_MAC_SPEC_CTRL, phy_data); 2718aa070789SRoy Zang if (ret_val) 2719aa070789SRoy Zang return ret_val; 2720aa070789SRoy Zang 2721aa070789SRoy Zang /* Options: 2722aa070789SRoy Zang * MDI/MDI-X = 0 (default) 2723aa070789SRoy Zang * 0 - Auto for all speeds 2724aa070789SRoy Zang * 1 - MDI mode 2725aa070789SRoy Zang * 2 - MDI-X mode 2726aa070789SRoy Zang * 3 - Auto for 1000Base-T only (MDI-X for 10/100Base-T modes) 2727aa070789SRoy Zang */ 2728aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, 2729aa070789SRoy Zang GG82563_PHY_SPEC_CTRL, &phy_data); 2730aa070789SRoy Zang if (ret_val) 2731aa070789SRoy Zang return ret_val; 2732aa070789SRoy Zang 2733aa070789SRoy Zang phy_data &= ~GG82563_PSCR_CROSSOVER_MODE_MASK; 2734aa070789SRoy Zang 2735aa070789SRoy Zang switch (hw->mdix) { 2736aa070789SRoy Zang case 1: 2737aa070789SRoy Zang phy_data |= GG82563_PSCR_CROSSOVER_MODE_MDI; 2738aa070789SRoy Zang break; 2739aa070789SRoy Zang case 2: 2740aa070789SRoy Zang phy_data |= GG82563_PSCR_CROSSOVER_MODE_MDIX; 2741aa070789SRoy Zang break; 2742aa070789SRoy Zang case 0: 2743aa070789SRoy Zang default: 2744aa070789SRoy Zang phy_data |= GG82563_PSCR_CROSSOVER_MODE_AUTO; 2745aa070789SRoy Zang break; 2746aa070789SRoy Zang } 2747aa070789SRoy Zang 2748aa070789SRoy Zang /* Options: 2749aa070789SRoy Zang * disable_polarity_correction = 0 (default) 2750aa070789SRoy Zang * Automatic Correction for Reversed Cable Polarity 2751aa070789SRoy Zang * 0 - Disabled 2752aa070789SRoy Zang * 1 - Enabled 2753aa070789SRoy Zang */ 2754aa070789SRoy Zang phy_data &= ~GG82563_PSCR_POLARITY_REVERSAL_DISABLE; 2755aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, 2756aa070789SRoy Zang GG82563_PHY_SPEC_CTRL, phy_data); 2757aa070789SRoy Zang 2758aa070789SRoy Zang if (ret_val) 2759aa070789SRoy Zang return ret_val; 2760aa070789SRoy Zang 2761aa070789SRoy Zang /* SW Reset the PHY so all changes take effect */ 2762aa070789SRoy Zang ret_val = e1000_phy_reset(hw); 2763aa070789SRoy Zang if (ret_val) { 2764aa070789SRoy Zang DEBUGOUT("Error Resetting the PHY\n"); 2765aa070789SRoy Zang return ret_val; 2766aa070789SRoy Zang } 2767aa070789SRoy Zang } /* phy_reset_disable */ 2768aa070789SRoy Zang 2769aa070789SRoy Zang if (hw->mac_type == e1000_80003es2lan) { 2770aa070789SRoy Zang /* Bypass RX and TX FIFO's */ 2771aa070789SRoy Zang ret_val = e1000_write_kmrn_reg(hw, 2772aa070789SRoy Zang E1000_KUMCTRLSTA_OFFSET_FIFO_CTRL, 2773aa070789SRoy Zang E1000_KUMCTRLSTA_FIFO_CTRL_RX_BYPASS 2774aa070789SRoy Zang | E1000_KUMCTRLSTA_FIFO_CTRL_TX_BYPASS); 2775aa070789SRoy Zang if (ret_val) 2776aa070789SRoy Zang return ret_val; 2777aa070789SRoy Zang 2778aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, 2779aa070789SRoy Zang GG82563_PHY_SPEC_CTRL_2, &phy_data); 2780aa070789SRoy Zang if (ret_val) 2781aa070789SRoy Zang return ret_val; 2782aa070789SRoy Zang 2783aa070789SRoy Zang phy_data &= ~GG82563_PSCR2_REVERSE_AUTO_NEG; 2784aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, 2785aa070789SRoy Zang GG82563_PHY_SPEC_CTRL_2, phy_data); 2786aa070789SRoy Zang 2787aa070789SRoy Zang if (ret_val) 2788aa070789SRoy Zang return ret_val; 2789aa070789SRoy Zang 2790aa070789SRoy Zang reg_data = E1000_READ_REG(hw, CTRL_EXT); 2791aa070789SRoy Zang reg_data &= ~(E1000_CTRL_EXT_LINK_MODE_MASK); 2792aa070789SRoy Zang E1000_WRITE_REG(hw, CTRL_EXT, reg_data); 2793aa070789SRoy Zang 2794aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, 2795aa070789SRoy Zang GG82563_PHY_PWR_MGMT_CTRL, &phy_data); 2796aa070789SRoy Zang if (ret_val) 2797aa070789SRoy Zang return ret_val; 2798aa070789SRoy Zang 2799aa070789SRoy Zang /* Do not init these registers when the HW is in IAMT mode, since the 2800aa070789SRoy Zang * firmware will have already initialized them. We only initialize 2801aa070789SRoy Zang * them if the HW is not in IAMT mode. 2802aa070789SRoy Zang */ 2803472d5460SYork Sun if (e1000_check_mng_mode(hw) == false) { 2804aa070789SRoy Zang /* Enable Electrical Idle on the PHY */ 2805aa070789SRoy Zang phy_data |= GG82563_PMCR_ENABLE_ELECTRICAL_IDLE; 2806aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, 2807aa070789SRoy Zang GG82563_PHY_PWR_MGMT_CTRL, phy_data); 2808aa070789SRoy Zang if (ret_val) 2809aa070789SRoy Zang return ret_val; 2810aa070789SRoy Zang 2811aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, 2812aa070789SRoy Zang GG82563_PHY_KMRN_MODE_CTRL, &phy_data); 2813aa070789SRoy Zang if (ret_val) 2814aa070789SRoy Zang return ret_val; 2815aa070789SRoy Zang 2816aa070789SRoy Zang phy_data &= ~GG82563_KMCR_PASS_FALSE_CARRIER; 2817aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, 2818aa070789SRoy Zang GG82563_PHY_KMRN_MODE_CTRL, phy_data); 2819aa070789SRoy Zang 2820aa070789SRoy Zang if (ret_val) 2821aa070789SRoy Zang return ret_val; 2822aa070789SRoy Zang } 2823aa070789SRoy Zang 2824aa070789SRoy Zang /* Workaround: Disable padding in Kumeran interface in the MAC 2825aa070789SRoy Zang * and in the PHY to avoid CRC errors. 2826aa070789SRoy Zang */ 2827aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, 2828aa070789SRoy Zang GG82563_PHY_INBAND_CTRL, &phy_data); 2829aa070789SRoy Zang if (ret_val) 2830aa070789SRoy Zang return ret_val; 2831aa070789SRoy Zang phy_data |= GG82563_ICR_DIS_PADDING; 2832aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, 2833aa070789SRoy Zang GG82563_PHY_INBAND_CTRL, phy_data); 2834aa070789SRoy Zang if (ret_val) 2835aa070789SRoy Zang return ret_val; 2836aa070789SRoy Zang } 2837aa070789SRoy Zang return E1000_SUCCESS; 2838aa070789SRoy Zang } 2839aa070789SRoy Zang 2840aa070789SRoy Zang /******************************************************************** 2841aa070789SRoy Zang * Copper link setup for e1000_phy_m88 series. 2842aa070789SRoy Zang * 2843aa070789SRoy Zang * hw - Struct containing variables accessed by shared code 2844aa070789SRoy Zang *********************************************************************/ 2845aa070789SRoy Zang static int32_t 2846aa070789SRoy Zang e1000_copper_link_mgp_setup(struct e1000_hw *hw) 2847aa070789SRoy Zang { 2848aa070789SRoy Zang int32_t ret_val; 2849aa070789SRoy Zang uint16_t phy_data; 2850aa070789SRoy Zang 2851aa070789SRoy Zang DEBUGFUNC(); 2852aa070789SRoy Zang 2853aa070789SRoy Zang if (hw->phy_reset_disable) 2854aa070789SRoy Zang return E1000_SUCCESS; 2855aa070789SRoy Zang 2856aa070789SRoy Zang /* Enable CRS on TX. This must be set for half-duplex operation. */ 2857aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, M88E1000_PHY_SPEC_CTRL, &phy_data); 2858aa070789SRoy Zang if (ret_val) 2859aa070789SRoy Zang return ret_val; 2860aa070789SRoy Zang 28612439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_data |= M88E1000_PSCR_ASSERT_CRS_ON_TX; 28622439e4bfSJean-Christophe PLAGNIOL-VILLARD 28632439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Options: 28642439e4bfSJean-Christophe PLAGNIOL-VILLARD * MDI/MDI-X = 0 (default) 28652439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0 - Auto for all speeds 28662439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1 - MDI mode 28672439e4bfSJean-Christophe PLAGNIOL-VILLARD * 2 - MDI-X mode 28682439e4bfSJean-Christophe PLAGNIOL-VILLARD * 3 - Auto for 1000Base-T only (MDI-X for 10/100Base-T modes) 28692439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 28702439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_data &= ~M88E1000_PSCR_AUTO_X_MODE; 2871aa070789SRoy Zang 28722439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (hw->mdix) { 28732439e4bfSJean-Christophe PLAGNIOL-VILLARD case 1: 28742439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_data |= M88E1000_PSCR_MDI_MANUAL_MODE; 28752439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 28762439e4bfSJean-Christophe PLAGNIOL-VILLARD case 2: 28772439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_data |= M88E1000_PSCR_MDIX_MANUAL_MODE; 28782439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 28792439e4bfSJean-Christophe PLAGNIOL-VILLARD case 3: 28802439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_data |= M88E1000_PSCR_AUTO_X_1000T; 28812439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 28822439e4bfSJean-Christophe PLAGNIOL-VILLARD case 0: 28832439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 28842439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_data |= M88E1000_PSCR_AUTO_X_MODE; 28852439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 28862439e4bfSJean-Christophe PLAGNIOL-VILLARD } 28872439e4bfSJean-Christophe PLAGNIOL-VILLARD 28882439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Options: 28892439e4bfSJean-Christophe PLAGNIOL-VILLARD * disable_polarity_correction = 0 (default) 28902439e4bfSJean-Christophe PLAGNIOL-VILLARD * Automatic Correction for Reversed Cable Polarity 28912439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0 - Disabled 28922439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1 - Enabled 28932439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 28942439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_data &= ~M88E1000_PSCR_POLARITY_REVERSAL; 2895aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, M88E1000_PHY_SPEC_CTRL, phy_data); 2896aa070789SRoy Zang if (ret_val) 2897aa070789SRoy Zang return ret_val; 28982439e4bfSJean-Christophe PLAGNIOL-VILLARD 2899aa070789SRoy Zang if (hw->phy_revision < M88E1011_I_REV_4) { 29002439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Force TX_CLK in the Extended PHY Specific Control Register 29012439e4bfSJean-Christophe PLAGNIOL-VILLARD * to 25MHz clock. 29022439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 2903aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, 2904aa070789SRoy Zang M88E1000_EXT_PHY_SPEC_CTRL, &phy_data); 2905aa070789SRoy Zang if (ret_val) 2906aa070789SRoy Zang return ret_val; 2907aa070789SRoy Zang 29082439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_data |= M88E1000_EPSCR_TX_CLK_25; 2909aa070789SRoy Zang 2910aa070789SRoy Zang if ((hw->phy_revision == E1000_REVISION_2) && 2911aa070789SRoy Zang (hw->phy_id == M88E1111_I_PHY_ID)) { 2912aa070789SRoy Zang /* Vidalia Phy, set the downshift counter to 5x */ 2913aa070789SRoy Zang phy_data &= ~(M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK); 2914aa070789SRoy Zang phy_data |= M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X; 2915aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, 2916aa070789SRoy Zang M88E1000_EXT_PHY_SPEC_CTRL, phy_data); 2917aa070789SRoy Zang if (ret_val) 2918aa070789SRoy Zang return ret_val; 2919aa070789SRoy Zang } else { 29202439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure Master and Slave downshift values */ 2921aa070789SRoy Zang phy_data &= ~(M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 2922aa070789SRoy Zang | M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK); 2923aa070789SRoy Zang phy_data |= (M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 2924aa070789SRoy Zang | M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X); 2925aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, 2926aa070789SRoy Zang M88E1000_EXT_PHY_SPEC_CTRL, phy_data); 2927aa070789SRoy Zang if (ret_val) 2928aa070789SRoy Zang return ret_val; 2929aa070789SRoy Zang } 29302439e4bfSJean-Christophe PLAGNIOL-VILLARD } 29312439e4bfSJean-Christophe PLAGNIOL-VILLARD 29322439e4bfSJean-Christophe PLAGNIOL-VILLARD /* SW Reset the PHY so all changes take effect */ 29332439e4bfSJean-Christophe PLAGNIOL-VILLARD ret_val = e1000_phy_reset(hw); 2934aa070789SRoy Zang if (ret_val) { 29352439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Error Resetting the PHY\n"); 29362439e4bfSJean-Christophe PLAGNIOL-VILLARD return ret_val; 29372439e4bfSJean-Christophe PLAGNIOL-VILLARD } 29382439e4bfSJean-Christophe PLAGNIOL-VILLARD 2939aa070789SRoy Zang return E1000_SUCCESS; 2940aa070789SRoy Zang } 29412439e4bfSJean-Christophe PLAGNIOL-VILLARD 2942aa070789SRoy Zang /******************************************************************** 2943aa070789SRoy Zang * Setup auto-negotiation and flow control advertisements, 2944aa070789SRoy Zang * and then perform auto-negotiation. 2945aa070789SRoy Zang * 2946aa070789SRoy Zang * hw - Struct containing variables accessed by shared code 2947aa070789SRoy Zang *********************************************************************/ 2948aa070789SRoy Zang static int32_t 2949aa070789SRoy Zang e1000_copper_link_autoneg(struct e1000_hw *hw) 2950aa070789SRoy Zang { 2951aa070789SRoy Zang int32_t ret_val; 2952aa070789SRoy Zang uint16_t phy_data; 2953aa070789SRoy Zang 2954aa070789SRoy Zang DEBUGFUNC(); 2955aa070789SRoy Zang 29562439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Perform some bounds checking on the hw->autoneg_advertised 29572439e4bfSJean-Christophe PLAGNIOL-VILLARD * parameter. If this variable is zero, then set it to the default. 29582439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 29592439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->autoneg_advertised &= AUTONEG_ADVERTISE_SPEED_DEFAULT; 29602439e4bfSJean-Christophe PLAGNIOL-VILLARD 29612439e4bfSJean-Christophe PLAGNIOL-VILLARD /* If autoneg_advertised is zero, we assume it was not defaulted 29622439e4bfSJean-Christophe PLAGNIOL-VILLARD * by the calling code so we set to advertise full capability. 29632439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 29642439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->autoneg_advertised == 0) 29652439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->autoneg_advertised = AUTONEG_ADVERTISE_SPEED_DEFAULT; 29662439e4bfSJean-Christophe PLAGNIOL-VILLARD 2967aa070789SRoy Zang /* IFE phy only supports 10/100 */ 2968aa070789SRoy Zang if (hw->phy_type == e1000_phy_ife) 2969aa070789SRoy Zang hw->autoneg_advertised &= AUTONEG_ADVERTISE_10_100_ALL; 2970aa070789SRoy Zang 29712439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Reconfiguring auto-neg advertisement params\n"); 29722439e4bfSJean-Christophe PLAGNIOL-VILLARD ret_val = e1000_phy_setup_autoneg(hw); 2973aa070789SRoy Zang if (ret_val) { 29742439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Error Setting up Auto-Negotiation\n"); 29752439e4bfSJean-Christophe PLAGNIOL-VILLARD return ret_val; 29762439e4bfSJean-Christophe PLAGNIOL-VILLARD } 29772439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Restarting Auto-Neg\n"); 29782439e4bfSJean-Christophe PLAGNIOL-VILLARD 29792439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Restart auto-negotiation by setting the Auto Neg Enable bit and 29802439e4bfSJean-Christophe PLAGNIOL-VILLARD * the Auto Neg Restart bit in the PHY control register. 29812439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 2982aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, PHY_CTRL, &phy_data); 2983aa070789SRoy Zang if (ret_val) 2984aa070789SRoy Zang return ret_val; 2985aa070789SRoy Zang 29862439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_data |= (MII_CR_AUTO_NEG_EN | MII_CR_RESTART_AUTO_NEG); 2987aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, PHY_CTRL, phy_data); 2988aa070789SRoy Zang if (ret_val) 2989aa070789SRoy Zang return ret_val; 2990aa070789SRoy Zang 29912439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Does the user want to wait for Auto-Neg to complete here, or 29922439e4bfSJean-Christophe PLAGNIOL-VILLARD * check at a later time (for example, callback routine). 29932439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 29942439e4bfSJean-Christophe PLAGNIOL-VILLARD /* If we do not wait for autonegtation to complete I 29952439e4bfSJean-Christophe PLAGNIOL-VILLARD * do not see a valid link status. 2996aa070789SRoy Zang * wait_autoneg_complete = 1 . 29972439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 2998aa070789SRoy Zang if (hw->wait_autoneg_complete) { 29992439e4bfSJean-Christophe PLAGNIOL-VILLARD ret_val = e1000_wait_autoneg(hw); 3000aa070789SRoy Zang if (ret_val) { 3001aa070789SRoy Zang DEBUGOUT("Error while waiting for autoneg" 3002aa070789SRoy Zang "to complete\n"); 30032439e4bfSJean-Christophe PLAGNIOL-VILLARD return ret_val; 30042439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3005aa070789SRoy Zang } 30062439e4bfSJean-Christophe PLAGNIOL-VILLARD 3007472d5460SYork Sun hw->get_link_status = true; 3008aa070789SRoy Zang 3009aa070789SRoy Zang return E1000_SUCCESS; 30102439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3011aa070789SRoy Zang 3012aa070789SRoy Zang /****************************************************************************** 3013aa070789SRoy Zang * Config the MAC and the PHY after link is up. 30142439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1) Set up the MAC to the current PHY speed/duplex 30152439e4bfSJean-Christophe PLAGNIOL-VILLARD * if we are on 82543. If we 30162439e4bfSJean-Christophe PLAGNIOL-VILLARD * are on newer silicon, we only need to configure 30172439e4bfSJean-Christophe PLAGNIOL-VILLARD * collision distance in the Transmit Control Register. 30182439e4bfSJean-Christophe PLAGNIOL-VILLARD * 2) Set up flow control on the MAC to that established with 30192439e4bfSJean-Christophe PLAGNIOL-VILLARD * the link partner. 3020aa070789SRoy Zang * 3) Config DSP to improve Gigabit link quality for some PHY revisions. 3021aa070789SRoy Zang * 3022aa070789SRoy Zang * hw - Struct containing variables accessed by shared code 3023aa070789SRoy Zang ******************************************************************************/ 3024aa070789SRoy Zang static int32_t 3025aa070789SRoy Zang e1000_copper_link_postconfig(struct e1000_hw *hw) 3026aa070789SRoy Zang { 3027aa070789SRoy Zang int32_t ret_val; 3028aa070789SRoy Zang DEBUGFUNC(); 3029aa070789SRoy Zang 30302439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->mac_type >= e1000_82544) { 30312439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_config_collision_dist(hw); 30322439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 30332439e4bfSJean-Christophe PLAGNIOL-VILLARD ret_val = e1000_config_mac_to_phy(hw); 3034aa070789SRoy Zang if (ret_val) { 3035aa070789SRoy Zang DEBUGOUT("Error configuring MAC to PHY settings\n"); 30362439e4bfSJean-Christophe PLAGNIOL-VILLARD return ret_val; 30372439e4bfSJean-Christophe PLAGNIOL-VILLARD } 30382439e4bfSJean-Christophe PLAGNIOL-VILLARD } 30392439e4bfSJean-Christophe PLAGNIOL-VILLARD ret_val = e1000_config_fc_after_link_up(hw); 3040aa070789SRoy Zang if (ret_val) { 30412439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Error Configuring Flow Control\n"); 30422439e4bfSJean-Christophe PLAGNIOL-VILLARD return ret_val; 30432439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3044aa070789SRoy Zang return E1000_SUCCESS; 3045aa070789SRoy Zang } 3046aa070789SRoy Zang 3047aa070789SRoy Zang /****************************************************************************** 3048aa070789SRoy Zang * Detects which PHY is present and setup the speed and duplex 3049aa070789SRoy Zang * 3050aa070789SRoy Zang * hw - Struct containing variables accessed by shared code 3051aa070789SRoy Zang ******************************************************************************/ 3052aa070789SRoy Zang static int 3053aa070789SRoy Zang e1000_setup_copper_link(struct eth_device *nic) 3054aa070789SRoy Zang { 3055aa070789SRoy Zang struct e1000_hw *hw = nic->priv; 3056aa070789SRoy Zang int32_t ret_val; 3057aa070789SRoy Zang uint16_t i; 3058aa070789SRoy Zang uint16_t phy_data; 3059aa070789SRoy Zang uint16_t reg_data; 3060aa070789SRoy Zang 3061aa070789SRoy Zang DEBUGFUNC(); 3062aa070789SRoy Zang 3063aa070789SRoy Zang switch (hw->mac_type) { 3064aa070789SRoy Zang case e1000_80003es2lan: 3065aa070789SRoy Zang case e1000_ich8lan: 3066aa070789SRoy Zang /* Set the mac to wait the maximum time between each 3067aa070789SRoy Zang * iteration and increase the max iterations when 3068aa070789SRoy Zang * polling the phy; this fixes erroneous timeouts at 10Mbps. */ 3069aa070789SRoy Zang ret_val = e1000_write_kmrn_reg(hw, 3070aa070789SRoy Zang GG82563_REG(0x34, 4), 0xFFFF); 3071aa070789SRoy Zang if (ret_val) 3072aa070789SRoy Zang return ret_val; 3073aa070789SRoy Zang ret_val = e1000_read_kmrn_reg(hw, 3074aa070789SRoy Zang GG82563_REG(0x34, 9), ®_data); 3075aa070789SRoy Zang if (ret_val) 3076aa070789SRoy Zang return ret_val; 3077aa070789SRoy Zang reg_data |= 0x3F; 3078aa070789SRoy Zang ret_val = e1000_write_kmrn_reg(hw, 3079aa070789SRoy Zang GG82563_REG(0x34, 9), reg_data); 3080aa070789SRoy Zang if (ret_val) 3081aa070789SRoy Zang return ret_val; 3082aa070789SRoy Zang default: 3083aa070789SRoy Zang break; 3084aa070789SRoy Zang } 3085aa070789SRoy Zang 3086aa070789SRoy Zang /* Check if it is a valid PHY and set PHY mode if necessary. */ 3087aa070789SRoy Zang ret_val = e1000_copper_link_preconfig(hw); 3088aa070789SRoy Zang if (ret_val) 3089aa070789SRoy Zang return ret_val; 3090aa070789SRoy Zang switch (hw->mac_type) { 3091aa070789SRoy Zang case e1000_80003es2lan: 3092aa070789SRoy Zang /* Kumeran registers are written-only */ 3093aa070789SRoy Zang reg_data = 3094aa070789SRoy Zang E1000_KUMCTRLSTA_INB_CTRL_LINK_STATUS_TX_TIMEOUT_DEFAULT; 3095aa070789SRoy Zang reg_data |= E1000_KUMCTRLSTA_INB_CTRL_DIS_PADDING; 3096aa070789SRoy Zang ret_val = e1000_write_kmrn_reg(hw, 3097aa070789SRoy Zang E1000_KUMCTRLSTA_OFFSET_INB_CTRL, reg_data); 3098aa070789SRoy Zang if (ret_val) 3099aa070789SRoy Zang return ret_val; 3100aa070789SRoy Zang break; 3101aa070789SRoy Zang default: 3102aa070789SRoy Zang break; 3103aa070789SRoy Zang } 3104aa070789SRoy Zang 3105aa070789SRoy Zang if (hw->phy_type == e1000_phy_igp || 3106aa070789SRoy Zang hw->phy_type == e1000_phy_igp_3 || 3107aa070789SRoy Zang hw->phy_type == e1000_phy_igp_2) { 3108aa070789SRoy Zang ret_val = e1000_copper_link_igp_setup(hw); 3109aa070789SRoy Zang if (ret_val) 3110aa070789SRoy Zang return ret_val; 311195186063SMarek Vasut } else if (hw->phy_type == e1000_phy_m88 || 311295186063SMarek Vasut hw->phy_type == e1000_phy_igb) { 3113aa070789SRoy Zang ret_val = e1000_copper_link_mgp_setup(hw); 3114aa070789SRoy Zang if (ret_val) 3115aa070789SRoy Zang return ret_val; 3116aa070789SRoy Zang } else if (hw->phy_type == e1000_phy_gg82563) { 3117aa070789SRoy Zang ret_val = e1000_copper_link_ggp_setup(hw); 3118aa070789SRoy Zang if (ret_val) 3119aa070789SRoy Zang return ret_val; 3120aa070789SRoy Zang } 3121aa070789SRoy Zang 3122aa070789SRoy Zang /* always auto */ 3123aa070789SRoy Zang /* Setup autoneg and flow control advertisement 3124aa070789SRoy Zang * and perform autonegotiation */ 3125aa070789SRoy Zang ret_val = e1000_copper_link_autoneg(hw); 3126aa070789SRoy Zang if (ret_val) 3127aa070789SRoy Zang return ret_val; 3128aa070789SRoy Zang 3129aa070789SRoy Zang /* Check link status. Wait up to 100 microseconds for link to become 3130aa070789SRoy Zang * valid. 3131aa070789SRoy Zang */ 3132aa070789SRoy Zang for (i = 0; i < 10; i++) { 3133aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, PHY_STATUS, &phy_data); 3134aa070789SRoy Zang if (ret_val) 3135aa070789SRoy Zang return ret_val; 3136aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, PHY_STATUS, &phy_data); 3137aa070789SRoy Zang if (ret_val) 3138aa070789SRoy Zang return ret_val; 3139aa070789SRoy Zang 3140aa070789SRoy Zang if (phy_data & MII_SR_LINK_STATUS) { 3141aa070789SRoy Zang /* Config the MAC and PHY after link is up */ 3142aa070789SRoy Zang ret_val = e1000_copper_link_postconfig(hw); 3143aa070789SRoy Zang if (ret_val) 3144aa070789SRoy Zang return ret_val; 3145aa070789SRoy Zang 31462439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Valid link established!!!\n"); 3147aa070789SRoy Zang return E1000_SUCCESS; 31482439e4bfSJean-Christophe PLAGNIOL-VILLARD } 31492439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 31502439e4bfSJean-Christophe PLAGNIOL-VILLARD } 31512439e4bfSJean-Christophe PLAGNIOL-VILLARD 31522439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Unable to establish link!!!\n"); 3153aa070789SRoy Zang return E1000_SUCCESS; 31542439e4bfSJean-Christophe PLAGNIOL-VILLARD } 31552439e4bfSJean-Christophe PLAGNIOL-VILLARD 31562439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 31572439e4bfSJean-Christophe PLAGNIOL-VILLARD * Configures PHY autoneg and flow control advertisement settings 31582439e4bfSJean-Christophe PLAGNIOL-VILLARD * 31592439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 31602439e4bfSJean-Christophe PLAGNIOL-VILLARD ******************************************************************************/ 3161aa070789SRoy Zang int32_t 31622439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_phy_setup_autoneg(struct e1000_hw *hw) 31632439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3164aa070789SRoy Zang int32_t ret_val; 31652439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t mii_autoneg_adv_reg; 31662439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t mii_1000t_ctrl_reg; 31672439e4bfSJean-Christophe PLAGNIOL-VILLARD 31682439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGFUNC(); 31692439e4bfSJean-Christophe PLAGNIOL-VILLARD 31702439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the MII Auto-Neg Advertisement Register (Address 4). */ 3171aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, PHY_AUTONEG_ADV, &mii_autoneg_adv_reg); 3172aa070789SRoy Zang if (ret_val) 3173aa070789SRoy Zang return ret_val; 31742439e4bfSJean-Christophe PLAGNIOL-VILLARD 3175aa070789SRoy Zang if (hw->phy_type != e1000_phy_ife) { 31762439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the MII 1000Base-T Control Register (Address 9). */ 3177aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, PHY_1000T_CTRL, 3178aa070789SRoy Zang &mii_1000t_ctrl_reg); 3179aa070789SRoy Zang if (ret_val) 3180aa070789SRoy Zang return ret_val; 3181aa070789SRoy Zang } else 3182aa070789SRoy Zang mii_1000t_ctrl_reg = 0; 31832439e4bfSJean-Christophe PLAGNIOL-VILLARD 31842439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Need to parse both autoneg_advertised and fc and set up 31852439e4bfSJean-Christophe PLAGNIOL-VILLARD * the appropriate PHY registers. First we will parse for 31862439e4bfSJean-Christophe PLAGNIOL-VILLARD * autoneg_advertised software override. Since we can advertise 31872439e4bfSJean-Christophe PLAGNIOL-VILLARD * a plethora of combinations, we need to check each bit 31882439e4bfSJean-Christophe PLAGNIOL-VILLARD * individually. 31892439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 31902439e4bfSJean-Christophe PLAGNIOL-VILLARD 31912439e4bfSJean-Christophe PLAGNIOL-VILLARD /* First we clear all the 10/100 mb speed bits in the Auto-Neg 31922439e4bfSJean-Christophe PLAGNIOL-VILLARD * Advertisement Register (Address 4) and the 1000 mb speed bits in 31932439e4bfSJean-Christophe PLAGNIOL-VILLARD * the 1000Base-T Control Register (Address 9). 31942439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 31952439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_autoneg_adv_reg &= ~REG4_SPEED_MASK; 31962439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_1000t_ctrl_reg &= ~REG9_SPEED_MASK; 31972439e4bfSJean-Christophe PLAGNIOL-VILLARD 31982439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("autoneg_advertised %x\n", hw->autoneg_advertised); 31992439e4bfSJean-Christophe PLAGNIOL-VILLARD 32002439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Do we want to advertise 10 Mb Half Duplex? */ 32012439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->autoneg_advertised & ADVERTISE_10_HALF) { 32022439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Advertise 10mb Half duplex\n"); 32032439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_autoneg_adv_reg |= NWAY_AR_10T_HD_CAPS; 32042439e4bfSJean-Christophe PLAGNIOL-VILLARD } 32052439e4bfSJean-Christophe PLAGNIOL-VILLARD 32062439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Do we want to advertise 10 Mb Full Duplex? */ 32072439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->autoneg_advertised & ADVERTISE_10_FULL) { 32082439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Advertise 10mb Full duplex\n"); 32092439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_autoneg_adv_reg |= NWAY_AR_10T_FD_CAPS; 32102439e4bfSJean-Christophe PLAGNIOL-VILLARD } 32112439e4bfSJean-Christophe PLAGNIOL-VILLARD 32122439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Do we want to advertise 100 Mb Half Duplex? */ 32132439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->autoneg_advertised & ADVERTISE_100_HALF) { 32142439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Advertise 100mb Half duplex\n"); 32152439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_autoneg_adv_reg |= NWAY_AR_100TX_HD_CAPS; 32162439e4bfSJean-Christophe PLAGNIOL-VILLARD } 32172439e4bfSJean-Christophe PLAGNIOL-VILLARD 32182439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Do we want to advertise 100 Mb Full Duplex? */ 32192439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->autoneg_advertised & ADVERTISE_100_FULL) { 32202439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Advertise 100mb Full duplex\n"); 32212439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_autoneg_adv_reg |= NWAY_AR_100TX_FD_CAPS; 32222439e4bfSJean-Christophe PLAGNIOL-VILLARD } 32232439e4bfSJean-Christophe PLAGNIOL-VILLARD 32242439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We do not allow the Phy to advertise 1000 Mb Half Duplex */ 32252439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->autoneg_advertised & ADVERTISE_1000_HALF) { 32262439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT 32272439e4bfSJean-Christophe PLAGNIOL-VILLARD ("Advertise 1000mb Half duplex requested, request denied!\n"); 32282439e4bfSJean-Christophe PLAGNIOL-VILLARD } 32292439e4bfSJean-Christophe PLAGNIOL-VILLARD 32302439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Do we want to advertise 1000 Mb Full Duplex? */ 32312439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->autoneg_advertised & ADVERTISE_1000_FULL) { 32322439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Advertise 1000mb Full duplex\n"); 32332439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_1000t_ctrl_reg |= CR_1000T_FD_CAPS; 32342439e4bfSJean-Christophe PLAGNIOL-VILLARD } 32352439e4bfSJean-Christophe PLAGNIOL-VILLARD 32362439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check for a software override of the flow control settings, and 32372439e4bfSJean-Christophe PLAGNIOL-VILLARD * setup the PHY advertisement registers accordingly. If 32382439e4bfSJean-Christophe PLAGNIOL-VILLARD * auto-negotiation is enabled, then software will have to set the 32392439e4bfSJean-Christophe PLAGNIOL-VILLARD * "PAUSE" bits to the correct value in the Auto-Negotiation 32402439e4bfSJean-Christophe PLAGNIOL-VILLARD * Advertisement Register (PHY_AUTONEG_ADV) and re-start auto-negotiation. 32412439e4bfSJean-Christophe PLAGNIOL-VILLARD * 32422439e4bfSJean-Christophe PLAGNIOL-VILLARD * The possible values of the "fc" parameter are: 32432439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0: Flow control is completely disabled 32442439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1: Rx flow control is enabled (we can receive pause frames 32452439e4bfSJean-Christophe PLAGNIOL-VILLARD * but not send pause frames). 32462439e4bfSJean-Christophe PLAGNIOL-VILLARD * 2: Tx flow control is enabled (we can send pause frames 32472439e4bfSJean-Christophe PLAGNIOL-VILLARD * but we do not support receiving pause frames). 32482439e4bfSJean-Christophe PLAGNIOL-VILLARD * 3: Both Rx and TX flow control (symmetric) are enabled. 32492439e4bfSJean-Christophe PLAGNIOL-VILLARD * other: No software override. The flow control configuration 32502439e4bfSJean-Christophe PLAGNIOL-VILLARD * in the EEPROM is used. 32512439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 32522439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (hw->fc) { 32532439e4bfSJean-Christophe PLAGNIOL-VILLARD case e1000_fc_none: /* 0 */ 32542439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Flow control (RX & TX) is completely disabled by a 32552439e4bfSJean-Christophe PLAGNIOL-VILLARD * software over-ride. 32562439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 32572439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_autoneg_adv_reg &= ~(NWAY_AR_ASM_DIR | NWAY_AR_PAUSE); 32582439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 32592439e4bfSJean-Christophe PLAGNIOL-VILLARD case e1000_fc_rx_pause: /* 1 */ 32602439e4bfSJean-Christophe PLAGNIOL-VILLARD /* RX Flow control is enabled, and TX Flow control is 32612439e4bfSJean-Christophe PLAGNIOL-VILLARD * disabled, by a software over-ride. 32622439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 32632439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Since there really isn't a way to advertise that we are 32642439e4bfSJean-Christophe PLAGNIOL-VILLARD * capable of RX Pause ONLY, we will advertise that we 32652439e4bfSJean-Christophe PLAGNIOL-VILLARD * support both symmetric and asymmetric RX PAUSE. Later 32662439e4bfSJean-Christophe PLAGNIOL-VILLARD * (in e1000_config_fc_after_link_up) we will disable the 32672439e4bfSJean-Christophe PLAGNIOL-VILLARD *hw's ability to send PAUSE frames. 32682439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 32692439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_autoneg_adv_reg |= (NWAY_AR_ASM_DIR | NWAY_AR_PAUSE); 32702439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 32712439e4bfSJean-Christophe PLAGNIOL-VILLARD case e1000_fc_tx_pause: /* 2 */ 32722439e4bfSJean-Christophe PLAGNIOL-VILLARD /* TX Flow control is enabled, and RX Flow control is 32732439e4bfSJean-Christophe PLAGNIOL-VILLARD * disabled, by a software over-ride. 32742439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 32752439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_autoneg_adv_reg |= NWAY_AR_ASM_DIR; 32762439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_autoneg_adv_reg &= ~NWAY_AR_PAUSE; 32772439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 32782439e4bfSJean-Christophe PLAGNIOL-VILLARD case e1000_fc_full: /* 3 */ 32792439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Flow control (both RX and TX) is enabled by a software 32802439e4bfSJean-Christophe PLAGNIOL-VILLARD * over-ride. 32812439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 32822439e4bfSJean-Christophe PLAGNIOL-VILLARD mii_autoneg_adv_reg |= (NWAY_AR_ASM_DIR | NWAY_AR_PAUSE); 32832439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 32842439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 32852439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Flow control param set incorrectly\n"); 32862439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_CONFIG; 32872439e4bfSJean-Christophe PLAGNIOL-VILLARD } 32882439e4bfSJean-Christophe PLAGNIOL-VILLARD 3289aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, PHY_AUTONEG_ADV, mii_autoneg_adv_reg); 3290aa070789SRoy Zang if (ret_val) 3291aa070789SRoy Zang return ret_val; 32922439e4bfSJean-Christophe PLAGNIOL-VILLARD 32932439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Auto-Neg Advertising %x\n", mii_autoneg_adv_reg); 32942439e4bfSJean-Christophe PLAGNIOL-VILLARD 3295aa070789SRoy Zang if (hw->phy_type != e1000_phy_ife) { 3296aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, PHY_1000T_CTRL, 3297aa070789SRoy Zang mii_1000t_ctrl_reg); 3298aa070789SRoy Zang if (ret_val) 3299aa070789SRoy Zang return ret_val; 33002439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3301aa070789SRoy Zang 3302aa070789SRoy Zang return E1000_SUCCESS; 33032439e4bfSJean-Christophe PLAGNIOL-VILLARD } 33042439e4bfSJean-Christophe PLAGNIOL-VILLARD 33052439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 33062439e4bfSJean-Christophe PLAGNIOL-VILLARD * Sets the collision distance in the Transmit Control register 33072439e4bfSJean-Christophe PLAGNIOL-VILLARD * 33082439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 33092439e4bfSJean-Christophe PLAGNIOL-VILLARD * 33102439e4bfSJean-Christophe PLAGNIOL-VILLARD * Link should have been established previously. Reads the speed and duplex 33112439e4bfSJean-Christophe PLAGNIOL-VILLARD * information from the Device Status register. 33122439e4bfSJean-Christophe PLAGNIOL-VILLARD ******************************************************************************/ 33132439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 33142439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_config_collision_dist(struct e1000_hw *hw) 33152439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3316aa070789SRoy Zang uint32_t tctl, coll_dist; 3317aa070789SRoy Zang 3318aa070789SRoy Zang DEBUGFUNC(); 3319aa070789SRoy Zang 3320aa070789SRoy Zang if (hw->mac_type < e1000_82543) 3321aa070789SRoy Zang coll_dist = E1000_COLLISION_DISTANCE_82542; 3322aa070789SRoy Zang else 3323aa070789SRoy Zang coll_dist = E1000_COLLISION_DISTANCE; 33242439e4bfSJean-Christophe PLAGNIOL-VILLARD 33252439e4bfSJean-Christophe PLAGNIOL-VILLARD tctl = E1000_READ_REG(hw, TCTL); 33262439e4bfSJean-Christophe PLAGNIOL-VILLARD 33272439e4bfSJean-Christophe PLAGNIOL-VILLARD tctl &= ~E1000_TCTL_COLD; 3328aa070789SRoy Zang tctl |= coll_dist << E1000_COLD_SHIFT; 33292439e4bfSJean-Christophe PLAGNIOL-VILLARD 33302439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, TCTL, tctl); 33312439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_FLUSH(hw); 33322439e4bfSJean-Christophe PLAGNIOL-VILLARD } 33332439e4bfSJean-Christophe PLAGNIOL-VILLARD 33342439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 33352439e4bfSJean-Christophe PLAGNIOL-VILLARD * Sets MAC speed and duplex settings to reflect the those in the PHY 33362439e4bfSJean-Christophe PLAGNIOL-VILLARD * 33372439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 33382439e4bfSJean-Christophe PLAGNIOL-VILLARD * mii_reg - data to write to the MII control register 33392439e4bfSJean-Christophe PLAGNIOL-VILLARD * 33402439e4bfSJean-Christophe PLAGNIOL-VILLARD * The contents of the PHY register containing the needed information need to 33412439e4bfSJean-Christophe PLAGNIOL-VILLARD * be passed in. 33422439e4bfSJean-Christophe PLAGNIOL-VILLARD ******************************************************************************/ 33432439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 33442439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_config_mac_to_phy(struct e1000_hw *hw) 33452439e4bfSJean-Christophe PLAGNIOL-VILLARD { 33462439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t ctrl; 33472439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t phy_data; 33482439e4bfSJean-Christophe PLAGNIOL-VILLARD 33492439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGFUNC(); 33502439e4bfSJean-Christophe PLAGNIOL-VILLARD 33512439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Device Control Register and set the bits to Force Speed 33522439e4bfSJean-Christophe PLAGNIOL-VILLARD * and Duplex. 33532439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 33542439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl = E1000_READ_REG(hw, CTRL); 33552439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl |= (E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX); 335695186063SMarek Vasut ctrl &= ~(E1000_CTRL_ILOS); 335795186063SMarek Vasut ctrl |= (E1000_CTRL_SPD_SEL); 33582439e4bfSJean-Christophe PLAGNIOL-VILLARD 33592439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set up duplex in the Device Control and Transmit Control 33602439e4bfSJean-Christophe PLAGNIOL-VILLARD * registers depending on negotiated values. 33612439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 33622439e4bfSJean-Christophe PLAGNIOL-VILLARD if (e1000_read_phy_reg(hw, M88E1000_PHY_SPEC_STATUS, &phy_data) < 0) { 33632439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("PHY Read Error\n"); 33642439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_PHY; 33652439e4bfSJean-Christophe PLAGNIOL-VILLARD } 33662439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phy_data & M88E1000_PSSR_DPLX) 33672439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl |= E1000_CTRL_FD; 33682439e4bfSJean-Christophe PLAGNIOL-VILLARD else 33692439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl &= ~E1000_CTRL_FD; 33702439e4bfSJean-Christophe PLAGNIOL-VILLARD 33712439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_config_collision_dist(hw); 33722439e4bfSJean-Christophe PLAGNIOL-VILLARD 33732439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set up speed in the Device Control register depending on 33742439e4bfSJean-Christophe PLAGNIOL-VILLARD * negotiated values. 33752439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 33762439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((phy_data & M88E1000_PSSR_SPEED) == M88E1000_PSSR_1000MBS) 33772439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl |= E1000_CTRL_SPD_1000; 33782439e4bfSJean-Christophe PLAGNIOL-VILLARD else if ((phy_data & M88E1000_PSSR_SPEED) == M88E1000_PSSR_100MBS) 33792439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl |= E1000_CTRL_SPD_100; 33802439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Write the configured values back to the Device Control Reg. */ 33812439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, CTRL, ctrl); 33822439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 33832439e4bfSJean-Christophe PLAGNIOL-VILLARD } 33842439e4bfSJean-Christophe PLAGNIOL-VILLARD 33852439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 33862439e4bfSJean-Christophe PLAGNIOL-VILLARD * Forces the MAC's flow control settings. 33872439e4bfSJean-Christophe PLAGNIOL-VILLARD * 33882439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 33892439e4bfSJean-Christophe PLAGNIOL-VILLARD * 33902439e4bfSJean-Christophe PLAGNIOL-VILLARD * Sets the TFCE and RFCE bits in the device control register to reflect 33912439e4bfSJean-Christophe PLAGNIOL-VILLARD * the adapter settings. TFCE and RFCE need to be explicitly set by 33922439e4bfSJean-Christophe PLAGNIOL-VILLARD * software when a Copper PHY is used because autonegotiation is managed 33932439e4bfSJean-Christophe PLAGNIOL-VILLARD * by the PHY rather than the MAC. Software must also configure these 33942439e4bfSJean-Christophe PLAGNIOL-VILLARD * bits when link is forced on a fiber connection. 33952439e4bfSJean-Christophe PLAGNIOL-VILLARD *****************************************************************************/ 33962439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 33972439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_force_mac_fc(struct e1000_hw *hw) 33982439e4bfSJean-Christophe PLAGNIOL-VILLARD { 33992439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t ctrl; 34002439e4bfSJean-Christophe PLAGNIOL-VILLARD 34012439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGFUNC(); 34022439e4bfSJean-Christophe PLAGNIOL-VILLARD 34032439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Get the current configuration of the Device Control Register */ 34042439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl = E1000_READ_REG(hw, CTRL); 34052439e4bfSJean-Christophe PLAGNIOL-VILLARD 34062439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Because we didn't get link via the internal auto-negotiation 34072439e4bfSJean-Christophe PLAGNIOL-VILLARD * mechanism (we either forced link or we got link via PHY 34082439e4bfSJean-Christophe PLAGNIOL-VILLARD * auto-neg), we have to manually enable/disable transmit an 34092439e4bfSJean-Christophe PLAGNIOL-VILLARD * receive flow control. 34102439e4bfSJean-Christophe PLAGNIOL-VILLARD * 34112439e4bfSJean-Christophe PLAGNIOL-VILLARD * The "Case" statement below enables/disable flow control 34122439e4bfSJean-Christophe PLAGNIOL-VILLARD * according to the "hw->fc" parameter. 34132439e4bfSJean-Christophe PLAGNIOL-VILLARD * 34142439e4bfSJean-Christophe PLAGNIOL-VILLARD * The possible values of the "fc" parameter are: 34152439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0: Flow control is completely disabled 34162439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1: Rx flow control is enabled (we can receive pause 34172439e4bfSJean-Christophe PLAGNIOL-VILLARD * frames but not send pause frames). 34182439e4bfSJean-Christophe PLAGNIOL-VILLARD * 2: Tx flow control is enabled (we can send pause frames 34192439e4bfSJean-Christophe PLAGNIOL-VILLARD * frames but we do not receive pause frames). 34202439e4bfSJean-Christophe PLAGNIOL-VILLARD * 3: Both Rx and TX flow control (symmetric) is enabled. 34212439e4bfSJean-Christophe PLAGNIOL-VILLARD * other: No other values should be possible at this point. 34222439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 34232439e4bfSJean-Christophe PLAGNIOL-VILLARD 34242439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (hw->fc) { 34252439e4bfSJean-Christophe PLAGNIOL-VILLARD case e1000_fc_none: 34262439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl &= (~(E1000_CTRL_TFCE | E1000_CTRL_RFCE)); 34272439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 34282439e4bfSJean-Christophe PLAGNIOL-VILLARD case e1000_fc_rx_pause: 34292439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl &= (~E1000_CTRL_TFCE); 34302439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl |= E1000_CTRL_RFCE; 34312439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 34322439e4bfSJean-Christophe PLAGNIOL-VILLARD case e1000_fc_tx_pause: 34332439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl &= (~E1000_CTRL_RFCE); 34342439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl |= E1000_CTRL_TFCE; 34352439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 34362439e4bfSJean-Christophe PLAGNIOL-VILLARD case e1000_fc_full: 34372439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl |= (E1000_CTRL_TFCE | E1000_CTRL_RFCE); 34382439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 34392439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 34402439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Flow control param set incorrectly\n"); 34412439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_CONFIG; 34422439e4bfSJean-Christophe PLAGNIOL-VILLARD } 34432439e4bfSJean-Christophe PLAGNIOL-VILLARD 34442439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Disable TX Flow Control for 82542 (rev 2.0) */ 34452439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->mac_type == e1000_82542_rev2_0) 34462439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl &= (~E1000_CTRL_TFCE); 34472439e4bfSJean-Christophe PLAGNIOL-VILLARD 34482439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, CTRL, ctrl); 34492439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 34502439e4bfSJean-Christophe PLAGNIOL-VILLARD } 34512439e4bfSJean-Christophe PLAGNIOL-VILLARD 34522439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 34532439e4bfSJean-Christophe PLAGNIOL-VILLARD * Configures flow control settings after link is established 34542439e4bfSJean-Christophe PLAGNIOL-VILLARD * 34552439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 34562439e4bfSJean-Christophe PLAGNIOL-VILLARD * 34572439e4bfSJean-Christophe PLAGNIOL-VILLARD * Should be called immediately after a valid link has been established. 34582439e4bfSJean-Christophe PLAGNIOL-VILLARD * Forces MAC flow control settings if link was forced. When in MII/GMII mode 34592439e4bfSJean-Christophe PLAGNIOL-VILLARD * and autonegotiation is enabled, the MAC flow control settings will be set 34602439e4bfSJean-Christophe PLAGNIOL-VILLARD * based on the flow control negotiated by the PHY. In TBI mode, the TFCE 34612439e4bfSJean-Christophe PLAGNIOL-VILLARD * and RFCE bits will be automaticaly set to the negotiated flow control mode. 34622439e4bfSJean-Christophe PLAGNIOL-VILLARD *****************************************************************************/ 3463aa070789SRoy Zang static int32_t 34642439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_config_fc_after_link_up(struct e1000_hw *hw) 34652439e4bfSJean-Christophe PLAGNIOL-VILLARD { 34662439e4bfSJean-Christophe PLAGNIOL-VILLARD int32_t ret_val; 34672439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t mii_status_reg; 34682439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t mii_nway_adv_reg; 34692439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t mii_nway_lp_ability_reg; 34702439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t speed; 34712439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t duplex; 34722439e4bfSJean-Christophe PLAGNIOL-VILLARD 34732439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGFUNC(); 34742439e4bfSJean-Christophe PLAGNIOL-VILLARD 34752439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check for the case where we have fiber media and auto-neg failed 34762439e4bfSJean-Christophe PLAGNIOL-VILLARD * so we had to force link. In this case, we need to force the 34772439e4bfSJean-Christophe PLAGNIOL-VILLARD * configuration of the MAC to match the "fc" parameter. 34782439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 3479aa070789SRoy Zang if (((hw->media_type == e1000_media_type_fiber) && (hw->autoneg_failed)) 3480aa070789SRoy Zang || ((hw->media_type == e1000_media_type_internal_serdes) 3481aa070789SRoy Zang && (hw->autoneg_failed)) 3482aa070789SRoy Zang || ((hw->media_type == e1000_media_type_copper) 3483aa070789SRoy Zang && (!hw->autoneg))) { 34842439e4bfSJean-Christophe PLAGNIOL-VILLARD ret_val = e1000_force_mac_fc(hw); 34852439e4bfSJean-Christophe PLAGNIOL-VILLARD if (ret_val < 0) { 34862439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Error forcing flow control settings\n"); 34872439e4bfSJean-Christophe PLAGNIOL-VILLARD return ret_val; 34882439e4bfSJean-Christophe PLAGNIOL-VILLARD } 34892439e4bfSJean-Christophe PLAGNIOL-VILLARD } 34902439e4bfSJean-Christophe PLAGNIOL-VILLARD 34912439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check for the case where we have copper media and auto-neg is 34922439e4bfSJean-Christophe PLAGNIOL-VILLARD * enabled. In this case, we need to check and see if Auto-Neg 34932439e4bfSJean-Christophe PLAGNIOL-VILLARD * has completed, and if so, how the PHY and link partner has 34942439e4bfSJean-Christophe PLAGNIOL-VILLARD * flow control configured. 34952439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 34962439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->media_type == e1000_media_type_copper) { 34972439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the MII Status Register and check to see if AutoNeg 34982439e4bfSJean-Christophe PLAGNIOL-VILLARD * has completed. We read this twice because this reg has 34992439e4bfSJean-Christophe PLAGNIOL-VILLARD * some "sticky" (latched) bits. 35002439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 35012439e4bfSJean-Christophe PLAGNIOL-VILLARD if (e1000_read_phy_reg(hw, PHY_STATUS, &mii_status_reg) < 0) { 35022439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("PHY Read Error\n"); 35032439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_PHY; 35042439e4bfSJean-Christophe PLAGNIOL-VILLARD } 35052439e4bfSJean-Christophe PLAGNIOL-VILLARD if (e1000_read_phy_reg(hw, PHY_STATUS, &mii_status_reg) < 0) { 35062439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("PHY Read Error\n"); 35072439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_PHY; 35082439e4bfSJean-Christophe PLAGNIOL-VILLARD } 35092439e4bfSJean-Christophe PLAGNIOL-VILLARD 35102439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mii_status_reg & MII_SR_AUTONEG_COMPLETE) { 35112439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The AutoNeg process has completed, so we now need to 35122439e4bfSJean-Christophe PLAGNIOL-VILLARD * read both the Auto Negotiation Advertisement Register 35132439e4bfSJean-Christophe PLAGNIOL-VILLARD * (Address 4) and the Auto_Negotiation Base Page Ability 35142439e4bfSJean-Christophe PLAGNIOL-VILLARD * Register (Address 5) to determine how flow control was 35152439e4bfSJean-Christophe PLAGNIOL-VILLARD * negotiated. 35162439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 35172439e4bfSJean-Christophe PLAGNIOL-VILLARD if (e1000_read_phy_reg 35182439e4bfSJean-Christophe PLAGNIOL-VILLARD (hw, PHY_AUTONEG_ADV, &mii_nway_adv_reg) < 0) { 35192439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("PHY Read Error\n"); 35202439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_PHY; 35212439e4bfSJean-Christophe PLAGNIOL-VILLARD } 35222439e4bfSJean-Christophe PLAGNIOL-VILLARD if (e1000_read_phy_reg 35232439e4bfSJean-Christophe PLAGNIOL-VILLARD (hw, PHY_LP_ABILITY, 35242439e4bfSJean-Christophe PLAGNIOL-VILLARD &mii_nway_lp_ability_reg) < 0) { 35252439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("PHY Read Error\n"); 35262439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_PHY; 35272439e4bfSJean-Christophe PLAGNIOL-VILLARD } 35282439e4bfSJean-Christophe PLAGNIOL-VILLARD 35292439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Two bits in the Auto Negotiation Advertisement Register 35302439e4bfSJean-Christophe PLAGNIOL-VILLARD * (Address 4) and two bits in the Auto Negotiation Base 35312439e4bfSJean-Christophe PLAGNIOL-VILLARD * Page Ability Register (Address 5) determine flow control 35322439e4bfSJean-Christophe PLAGNIOL-VILLARD * for both the PHY and the link partner. The following 35332439e4bfSJean-Christophe PLAGNIOL-VILLARD * table, taken out of the IEEE 802.3ab/D6.0 dated March 25, 35342439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1999, describes these PAUSE resolution bits and how flow 35352439e4bfSJean-Christophe PLAGNIOL-VILLARD * control is determined based upon these settings. 35362439e4bfSJean-Christophe PLAGNIOL-VILLARD * NOTE: DC = Don't Care 35372439e4bfSJean-Christophe PLAGNIOL-VILLARD * 35382439e4bfSJean-Christophe PLAGNIOL-VILLARD * LOCAL DEVICE | LINK PARTNER 35392439e4bfSJean-Christophe PLAGNIOL-VILLARD * PAUSE | ASM_DIR | PAUSE | ASM_DIR | NIC Resolution 35402439e4bfSJean-Christophe PLAGNIOL-VILLARD *-------|---------|-------|---------|-------------------- 35412439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0 | 0 | DC | DC | e1000_fc_none 35422439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0 | 1 | 0 | DC | e1000_fc_none 35432439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0 | 1 | 1 | 0 | e1000_fc_none 35442439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0 | 1 | 1 | 1 | e1000_fc_tx_pause 35452439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1 | 0 | 0 | DC | e1000_fc_none 35462439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1 | DC | 1 | DC | e1000_fc_full 35472439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1 | 1 | 0 | 0 | e1000_fc_none 35482439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1 | 1 | 0 | 1 | e1000_fc_rx_pause 35492439e4bfSJean-Christophe PLAGNIOL-VILLARD * 35502439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 35512439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Are both PAUSE bits set to 1? If so, this implies 35522439e4bfSJean-Christophe PLAGNIOL-VILLARD * Symmetric Flow Control is enabled at both ends. The 35532439e4bfSJean-Christophe PLAGNIOL-VILLARD * ASM_DIR bits are irrelevant per the spec. 35542439e4bfSJean-Christophe PLAGNIOL-VILLARD * 35552439e4bfSJean-Christophe PLAGNIOL-VILLARD * For Symmetric Flow Control: 35562439e4bfSJean-Christophe PLAGNIOL-VILLARD * 35572439e4bfSJean-Christophe PLAGNIOL-VILLARD * LOCAL DEVICE | LINK PARTNER 35582439e4bfSJean-Christophe PLAGNIOL-VILLARD * PAUSE | ASM_DIR | PAUSE | ASM_DIR | Result 35592439e4bfSJean-Christophe PLAGNIOL-VILLARD *-------|---------|-------|---------|-------------------- 35602439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1 | DC | 1 | DC | e1000_fc_full 35612439e4bfSJean-Christophe PLAGNIOL-VILLARD * 35622439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 35632439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((mii_nway_adv_reg & NWAY_AR_PAUSE) && 35642439e4bfSJean-Christophe PLAGNIOL-VILLARD (mii_nway_lp_ability_reg & NWAY_LPAR_PAUSE)) { 35652439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Now we need to check if the user selected RX ONLY 35662439e4bfSJean-Christophe PLAGNIOL-VILLARD * of pause frames. In this case, we had to advertise 35672439e4bfSJean-Christophe PLAGNIOL-VILLARD * FULL flow control because we could not advertise RX 35682439e4bfSJean-Christophe PLAGNIOL-VILLARD * ONLY. Hence, we must now check to see if we need to 35692439e4bfSJean-Christophe PLAGNIOL-VILLARD * turn OFF the TRANSMISSION of PAUSE frames. 35702439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 35712439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->original_fc == e1000_fc_full) { 35722439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->fc = e1000_fc_full; 35732439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Flow Control = FULL.\r\n"); 35742439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 35752439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->fc = e1000_fc_rx_pause; 35762439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT 35772439e4bfSJean-Christophe PLAGNIOL-VILLARD ("Flow Control = RX PAUSE frames only.\r\n"); 35782439e4bfSJean-Christophe PLAGNIOL-VILLARD } 35792439e4bfSJean-Christophe PLAGNIOL-VILLARD } 35802439e4bfSJean-Christophe PLAGNIOL-VILLARD /* For receiving PAUSE frames ONLY. 35812439e4bfSJean-Christophe PLAGNIOL-VILLARD * 35822439e4bfSJean-Christophe PLAGNIOL-VILLARD * LOCAL DEVICE | LINK PARTNER 35832439e4bfSJean-Christophe PLAGNIOL-VILLARD * PAUSE | ASM_DIR | PAUSE | ASM_DIR | Result 35842439e4bfSJean-Christophe PLAGNIOL-VILLARD *-------|---------|-------|---------|-------------------- 35852439e4bfSJean-Christophe PLAGNIOL-VILLARD * 0 | 1 | 1 | 1 | e1000_fc_tx_pause 35862439e4bfSJean-Christophe PLAGNIOL-VILLARD * 35872439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 35882439e4bfSJean-Christophe PLAGNIOL-VILLARD else if (!(mii_nway_adv_reg & NWAY_AR_PAUSE) && 35892439e4bfSJean-Christophe PLAGNIOL-VILLARD (mii_nway_adv_reg & NWAY_AR_ASM_DIR) && 35902439e4bfSJean-Christophe PLAGNIOL-VILLARD (mii_nway_lp_ability_reg & NWAY_LPAR_PAUSE) && 35912439e4bfSJean-Christophe PLAGNIOL-VILLARD (mii_nway_lp_ability_reg & NWAY_LPAR_ASM_DIR)) 35922439e4bfSJean-Christophe PLAGNIOL-VILLARD { 35932439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->fc = e1000_fc_tx_pause; 35942439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT 35952439e4bfSJean-Christophe PLAGNIOL-VILLARD ("Flow Control = TX PAUSE frames only.\r\n"); 35962439e4bfSJean-Christophe PLAGNIOL-VILLARD } 35972439e4bfSJean-Christophe PLAGNIOL-VILLARD /* For transmitting PAUSE frames ONLY. 35982439e4bfSJean-Christophe PLAGNIOL-VILLARD * 35992439e4bfSJean-Christophe PLAGNIOL-VILLARD * LOCAL DEVICE | LINK PARTNER 36002439e4bfSJean-Christophe PLAGNIOL-VILLARD * PAUSE | ASM_DIR | PAUSE | ASM_DIR | Result 36012439e4bfSJean-Christophe PLAGNIOL-VILLARD *-------|---------|-------|---------|-------------------- 36022439e4bfSJean-Christophe PLAGNIOL-VILLARD * 1 | 1 | 0 | 1 | e1000_fc_rx_pause 36032439e4bfSJean-Christophe PLAGNIOL-VILLARD * 36042439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 36052439e4bfSJean-Christophe PLAGNIOL-VILLARD else if ((mii_nway_adv_reg & NWAY_AR_PAUSE) && 36062439e4bfSJean-Christophe PLAGNIOL-VILLARD (mii_nway_adv_reg & NWAY_AR_ASM_DIR) && 36072439e4bfSJean-Christophe PLAGNIOL-VILLARD !(mii_nway_lp_ability_reg & NWAY_LPAR_PAUSE) && 36082439e4bfSJean-Christophe PLAGNIOL-VILLARD (mii_nway_lp_ability_reg & NWAY_LPAR_ASM_DIR)) 36092439e4bfSJean-Christophe PLAGNIOL-VILLARD { 36102439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->fc = e1000_fc_rx_pause; 36112439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT 36122439e4bfSJean-Christophe PLAGNIOL-VILLARD ("Flow Control = RX PAUSE frames only.\r\n"); 36132439e4bfSJean-Christophe PLAGNIOL-VILLARD } 36142439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Per the IEEE spec, at this point flow control should be 36152439e4bfSJean-Christophe PLAGNIOL-VILLARD * disabled. However, we want to consider that we could 36162439e4bfSJean-Christophe PLAGNIOL-VILLARD * be connected to a legacy switch that doesn't advertise 36172439e4bfSJean-Christophe PLAGNIOL-VILLARD * desired flow control, but can be forced on the link 36182439e4bfSJean-Christophe PLAGNIOL-VILLARD * partner. So if we advertised no flow control, that is 36192439e4bfSJean-Christophe PLAGNIOL-VILLARD * what we will resolve to. If we advertised some kind of 36202439e4bfSJean-Christophe PLAGNIOL-VILLARD * receive capability (Rx Pause Only or Full Flow Control) 36212439e4bfSJean-Christophe PLAGNIOL-VILLARD * and the link partner advertised none, we will configure 36222439e4bfSJean-Christophe PLAGNIOL-VILLARD * ourselves to enable Rx Flow Control only. We can do 36232439e4bfSJean-Christophe PLAGNIOL-VILLARD * this safely for two reasons: If the link partner really 36242439e4bfSJean-Christophe PLAGNIOL-VILLARD * didn't want flow control enabled, and we enable Rx, no 36252439e4bfSJean-Christophe PLAGNIOL-VILLARD * harm done since we won't be receiving any PAUSE frames 36262439e4bfSJean-Christophe PLAGNIOL-VILLARD * anyway. If the intent on the link partner was to have 36272439e4bfSJean-Christophe PLAGNIOL-VILLARD * flow control enabled, then by us enabling RX only, we 36282439e4bfSJean-Christophe PLAGNIOL-VILLARD * can at least receive pause frames and process them. 36292439e4bfSJean-Christophe PLAGNIOL-VILLARD * This is a good idea because in most cases, since we are 36302439e4bfSJean-Christophe PLAGNIOL-VILLARD * predominantly a server NIC, more times than not we will 36312439e4bfSJean-Christophe PLAGNIOL-VILLARD * be asked to delay transmission of packets than asking 36322439e4bfSJean-Christophe PLAGNIOL-VILLARD * our link partner to pause transmission of frames. 36332439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 36342439e4bfSJean-Christophe PLAGNIOL-VILLARD else if (hw->original_fc == e1000_fc_none || 36352439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->original_fc == e1000_fc_tx_pause) { 36362439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->fc = e1000_fc_none; 36372439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Flow Control = NONE.\r\n"); 36382439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 36392439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->fc = e1000_fc_rx_pause; 36402439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT 36412439e4bfSJean-Christophe PLAGNIOL-VILLARD ("Flow Control = RX PAUSE frames only.\r\n"); 36422439e4bfSJean-Christophe PLAGNIOL-VILLARD } 36432439e4bfSJean-Christophe PLAGNIOL-VILLARD 36442439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Now we need to do one last check... If we auto- 36452439e4bfSJean-Christophe PLAGNIOL-VILLARD * negotiated to HALF DUPLEX, flow control should not be 36462439e4bfSJean-Christophe PLAGNIOL-VILLARD * enabled per IEEE 802.3 spec. 36472439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 36482439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_get_speed_and_duplex(hw, &speed, &duplex); 36492439e4bfSJean-Christophe PLAGNIOL-VILLARD 36502439e4bfSJean-Christophe PLAGNIOL-VILLARD if (duplex == HALF_DUPLEX) 36512439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->fc = e1000_fc_none; 36522439e4bfSJean-Christophe PLAGNIOL-VILLARD 36532439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Now we call a subroutine to actually force the MAC 36542439e4bfSJean-Christophe PLAGNIOL-VILLARD * controller to use the correct flow control settings. 36552439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 36562439e4bfSJean-Christophe PLAGNIOL-VILLARD ret_val = e1000_force_mac_fc(hw); 36572439e4bfSJean-Christophe PLAGNIOL-VILLARD if (ret_val < 0) { 36582439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT 36592439e4bfSJean-Christophe PLAGNIOL-VILLARD ("Error forcing flow control settings\n"); 36602439e4bfSJean-Christophe PLAGNIOL-VILLARD return ret_val; 36612439e4bfSJean-Christophe PLAGNIOL-VILLARD } 36622439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 36632439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT 36642439e4bfSJean-Christophe PLAGNIOL-VILLARD ("Copper PHY and Auto Neg has not completed.\r\n"); 36652439e4bfSJean-Christophe PLAGNIOL-VILLARD } 36662439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3667aa070789SRoy Zang return E1000_SUCCESS; 36682439e4bfSJean-Christophe PLAGNIOL-VILLARD } 36692439e4bfSJean-Christophe PLAGNIOL-VILLARD 36702439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 36712439e4bfSJean-Christophe PLAGNIOL-VILLARD * Checks to see if the link status of the hardware has changed. 36722439e4bfSJean-Christophe PLAGNIOL-VILLARD * 36732439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 36742439e4bfSJean-Christophe PLAGNIOL-VILLARD * 36752439e4bfSJean-Christophe PLAGNIOL-VILLARD * Called by any function that needs to check the link status of the adapter. 36762439e4bfSJean-Christophe PLAGNIOL-VILLARD *****************************************************************************/ 36772439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 36782439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_check_for_link(struct eth_device *nic) 36792439e4bfSJean-Christophe PLAGNIOL-VILLARD { 36802439e4bfSJean-Christophe PLAGNIOL-VILLARD struct e1000_hw *hw = nic->priv; 36812439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t rxcw; 36822439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t ctrl; 36832439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t status; 36842439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t rctl; 36852439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t signal; 36862439e4bfSJean-Christophe PLAGNIOL-VILLARD int32_t ret_val; 36872439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t phy_data; 36882439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t lp_capability; 36892439e4bfSJean-Christophe PLAGNIOL-VILLARD 36902439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGFUNC(); 36912439e4bfSJean-Christophe PLAGNIOL-VILLARD 36922439e4bfSJean-Christophe PLAGNIOL-VILLARD /* On adapters with a MAC newer that 82544, SW Defineable pin 1 will be 36932439e4bfSJean-Christophe PLAGNIOL-VILLARD * set when the optics detect a signal. On older adapters, it will be 36942439e4bfSJean-Christophe PLAGNIOL-VILLARD * cleared when there is a signal 36952439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 36962439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl = E1000_READ_REG(hw, CTRL); 36972439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((hw->mac_type > e1000_82544) && !(ctrl & E1000_CTRL_ILOS)) 36982439e4bfSJean-Christophe PLAGNIOL-VILLARD signal = E1000_CTRL_SWDPIN1; 36992439e4bfSJean-Christophe PLAGNIOL-VILLARD else 37002439e4bfSJean-Christophe PLAGNIOL-VILLARD signal = 0; 37012439e4bfSJean-Christophe PLAGNIOL-VILLARD 37022439e4bfSJean-Christophe PLAGNIOL-VILLARD status = E1000_READ_REG(hw, STATUS); 37032439e4bfSJean-Christophe PLAGNIOL-VILLARD rxcw = E1000_READ_REG(hw, RXCW); 37042439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("ctrl: %#08x status %#08x rxcw %#08x\n", ctrl, status, rxcw); 37052439e4bfSJean-Christophe PLAGNIOL-VILLARD 37062439e4bfSJean-Christophe PLAGNIOL-VILLARD /* If we have a copper PHY then we only want to go out to the PHY 37072439e4bfSJean-Christophe PLAGNIOL-VILLARD * registers to see if Auto-Neg has completed and/or if our link 37082439e4bfSJean-Christophe PLAGNIOL-VILLARD * status has changed. The get_link_status flag will be set if we 37092439e4bfSJean-Christophe PLAGNIOL-VILLARD * receive a Link Status Change interrupt or we have Rx Sequence 37102439e4bfSJean-Christophe PLAGNIOL-VILLARD * Errors. 37112439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 37122439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((hw->media_type == e1000_media_type_copper) && hw->get_link_status) { 37132439e4bfSJean-Christophe PLAGNIOL-VILLARD /* First we want to see if the MII Status Register reports 37142439e4bfSJean-Christophe PLAGNIOL-VILLARD * link. If so, then we want to get the current speed/duplex 37152439e4bfSJean-Christophe PLAGNIOL-VILLARD * of the PHY. 37162439e4bfSJean-Christophe PLAGNIOL-VILLARD * Read the register twice since the link bit is sticky. 37172439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 37182439e4bfSJean-Christophe PLAGNIOL-VILLARD if (e1000_read_phy_reg(hw, PHY_STATUS, &phy_data) < 0) { 37192439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("PHY Read Error\n"); 37202439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_PHY; 37212439e4bfSJean-Christophe PLAGNIOL-VILLARD } 37222439e4bfSJean-Christophe PLAGNIOL-VILLARD if (e1000_read_phy_reg(hw, PHY_STATUS, &phy_data) < 0) { 37232439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("PHY Read Error\n"); 37242439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_PHY; 37252439e4bfSJean-Christophe PLAGNIOL-VILLARD } 37262439e4bfSJean-Christophe PLAGNIOL-VILLARD 37272439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phy_data & MII_SR_LINK_STATUS) { 3728472d5460SYork Sun hw->get_link_status = false; 37292439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 37302439e4bfSJean-Christophe PLAGNIOL-VILLARD /* No link detected */ 37312439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_NOLINK; 37322439e4bfSJean-Christophe PLAGNIOL-VILLARD } 37332439e4bfSJean-Christophe PLAGNIOL-VILLARD 37342439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We have a M88E1000 PHY and Auto-Neg is enabled. If we 37352439e4bfSJean-Christophe PLAGNIOL-VILLARD * have Si on board that is 82544 or newer, Auto 37362439e4bfSJean-Christophe PLAGNIOL-VILLARD * Speed Detection takes care of MAC speed/duplex 37372439e4bfSJean-Christophe PLAGNIOL-VILLARD * configuration. So we only need to configure Collision 37382439e4bfSJean-Christophe PLAGNIOL-VILLARD * Distance in the MAC. Otherwise, we need to force 37392439e4bfSJean-Christophe PLAGNIOL-VILLARD * speed/duplex on the MAC to the current PHY speed/duplex 37402439e4bfSJean-Christophe PLAGNIOL-VILLARD * settings. 37412439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 37422439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->mac_type >= e1000_82544) 37432439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_config_collision_dist(hw); 37442439e4bfSJean-Christophe PLAGNIOL-VILLARD else { 37452439e4bfSJean-Christophe PLAGNIOL-VILLARD ret_val = e1000_config_mac_to_phy(hw); 37462439e4bfSJean-Christophe PLAGNIOL-VILLARD if (ret_val < 0) { 37472439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT 37482439e4bfSJean-Christophe PLAGNIOL-VILLARD ("Error configuring MAC to PHY settings\n"); 37492439e4bfSJean-Christophe PLAGNIOL-VILLARD return ret_val; 37502439e4bfSJean-Christophe PLAGNIOL-VILLARD } 37512439e4bfSJean-Christophe PLAGNIOL-VILLARD } 37522439e4bfSJean-Christophe PLAGNIOL-VILLARD 37532439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure Flow Control now that Auto-Neg has completed. First, we 37542439e4bfSJean-Christophe PLAGNIOL-VILLARD * need to restore the desired flow control settings because we may 37552439e4bfSJean-Christophe PLAGNIOL-VILLARD * have had to re-autoneg with a different link partner. 37562439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 37572439e4bfSJean-Christophe PLAGNIOL-VILLARD ret_val = e1000_config_fc_after_link_up(hw); 37582439e4bfSJean-Christophe PLAGNIOL-VILLARD if (ret_val < 0) { 37592439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Error configuring flow control\n"); 37602439e4bfSJean-Christophe PLAGNIOL-VILLARD return ret_val; 37612439e4bfSJean-Christophe PLAGNIOL-VILLARD } 37622439e4bfSJean-Christophe PLAGNIOL-VILLARD 37632439e4bfSJean-Christophe PLAGNIOL-VILLARD /* At this point we know that we are on copper and we have 37642439e4bfSJean-Christophe PLAGNIOL-VILLARD * auto-negotiated link. These are conditions for checking the link 37652439e4bfSJean-Christophe PLAGNIOL-VILLARD * parter capability register. We use the link partner capability to 37662439e4bfSJean-Christophe PLAGNIOL-VILLARD * determine if TBI Compatibility needs to be turned on or off. If 37672439e4bfSJean-Christophe PLAGNIOL-VILLARD * the link partner advertises any speed in addition to Gigabit, then 37682439e4bfSJean-Christophe PLAGNIOL-VILLARD * we assume that they are GMII-based, and TBI compatibility is not 37692439e4bfSJean-Christophe PLAGNIOL-VILLARD * needed. If no other speeds are advertised, we assume the link 37702439e4bfSJean-Christophe PLAGNIOL-VILLARD * partner is TBI-based, and we turn on TBI Compatibility. 37712439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 37722439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->tbi_compatibility_en) { 37732439e4bfSJean-Christophe PLAGNIOL-VILLARD if (e1000_read_phy_reg 37742439e4bfSJean-Christophe PLAGNIOL-VILLARD (hw, PHY_LP_ABILITY, &lp_capability) < 0) { 37752439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("PHY Read Error\n"); 37762439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_PHY; 37772439e4bfSJean-Christophe PLAGNIOL-VILLARD } 37782439e4bfSJean-Christophe PLAGNIOL-VILLARD if (lp_capability & (NWAY_LPAR_10T_HD_CAPS | 37792439e4bfSJean-Christophe PLAGNIOL-VILLARD NWAY_LPAR_10T_FD_CAPS | 37802439e4bfSJean-Christophe PLAGNIOL-VILLARD NWAY_LPAR_100TX_HD_CAPS | 37812439e4bfSJean-Christophe PLAGNIOL-VILLARD NWAY_LPAR_100TX_FD_CAPS | 37822439e4bfSJean-Christophe PLAGNIOL-VILLARD NWAY_LPAR_100T4_CAPS)) { 37832439e4bfSJean-Christophe PLAGNIOL-VILLARD /* If our link partner advertises anything in addition to 37842439e4bfSJean-Christophe PLAGNIOL-VILLARD * gigabit, we do not need to enable TBI compatibility. 37852439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 37862439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->tbi_compatibility_on) { 37872439e4bfSJean-Christophe PLAGNIOL-VILLARD /* If we previously were in the mode, turn it off. */ 37882439e4bfSJean-Christophe PLAGNIOL-VILLARD rctl = E1000_READ_REG(hw, RCTL); 37892439e4bfSJean-Christophe PLAGNIOL-VILLARD rctl &= ~E1000_RCTL_SBP; 37902439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, RCTL, rctl); 3791472d5460SYork Sun hw->tbi_compatibility_on = false; 37922439e4bfSJean-Christophe PLAGNIOL-VILLARD } 37932439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 37942439e4bfSJean-Christophe PLAGNIOL-VILLARD /* If TBI compatibility is was previously off, turn it on. For 37952439e4bfSJean-Christophe PLAGNIOL-VILLARD * compatibility with a TBI link partner, we will store bad 37962439e4bfSJean-Christophe PLAGNIOL-VILLARD * packets. Some frames have an additional byte on the end and 37972439e4bfSJean-Christophe PLAGNIOL-VILLARD * will look like CRC errors to to the hardware. 37982439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 37992439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!hw->tbi_compatibility_on) { 3800472d5460SYork Sun hw->tbi_compatibility_on = true; 38012439e4bfSJean-Christophe PLAGNIOL-VILLARD rctl = E1000_READ_REG(hw, RCTL); 38022439e4bfSJean-Christophe PLAGNIOL-VILLARD rctl |= E1000_RCTL_SBP; 38032439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, RCTL, rctl); 38042439e4bfSJean-Christophe PLAGNIOL-VILLARD } 38052439e4bfSJean-Christophe PLAGNIOL-VILLARD } 38062439e4bfSJean-Christophe PLAGNIOL-VILLARD } 38072439e4bfSJean-Christophe PLAGNIOL-VILLARD } 38082439e4bfSJean-Christophe PLAGNIOL-VILLARD /* If we don't have link (auto-negotiation failed or link partner cannot 38092439e4bfSJean-Christophe PLAGNIOL-VILLARD * auto-negotiate), the cable is plugged in (we have signal), and our 38102439e4bfSJean-Christophe PLAGNIOL-VILLARD * link partner is not trying to auto-negotiate with us (we are receiving 38112439e4bfSJean-Christophe PLAGNIOL-VILLARD * idles or data), we need to force link up. We also need to give 38122439e4bfSJean-Christophe PLAGNIOL-VILLARD * auto-negotiation time to complete, in case the cable was just plugged 38132439e4bfSJean-Christophe PLAGNIOL-VILLARD * in. The autoneg_failed flag does this. 38142439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 38152439e4bfSJean-Christophe PLAGNIOL-VILLARD else if ((hw->media_type == e1000_media_type_fiber) && 38162439e4bfSJean-Christophe PLAGNIOL-VILLARD (!(status & E1000_STATUS_LU)) && 38172439e4bfSJean-Christophe PLAGNIOL-VILLARD ((ctrl & E1000_CTRL_SWDPIN1) == signal) && 38182439e4bfSJean-Christophe PLAGNIOL-VILLARD (!(rxcw & E1000_RXCW_C))) { 38192439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->autoneg_failed == 0) { 38202439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->autoneg_failed = 1; 38212439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 38222439e4bfSJean-Christophe PLAGNIOL-VILLARD } 38232439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("NOT RXing /C/, disable AutoNeg and force link.\r\n"); 38242439e4bfSJean-Christophe PLAGNIOL-VILLARD 38252439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Disable auto-negotiation in the TXCW register */ 38262439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, TXCW, (hw->txcw & ~E1000_TXCW_ANE)); 38272439e4bfSJean-Christophe PLAGNIOL-VILLARD 38282439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Force link-up and also force full-duplex. */ 38292439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl = E1000_READ_REG(hw, CTRL); 38302439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl |= (E1000_CTRL_SLU | E1000_CTRL_FD); 38312439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, CTRL, ctrl); 38322439e4bfSJean-Christophe PLAGNIOL-VILLARD 38332439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Configure Flow Control after forcing link up. */ 38342439e4bfSJean-Christophe PLAGNIOL-VILLARD ret_val = e1000_config_fc_after_link_up(hw); 38352439e4bfSJean-Christophe PLAGNIOL-VILLARD if (ret_val < 0) { 38362439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Error configuring flow control\n"); 38372439e4bfSJean-Christophe PLAGNIOL-VILLARD return ret_val; 38382439e4bfSJean-Christophe PLAGNIOL-VILLARD } 38392439e4bfSJean-Christophe PLAGNIOL-VILLARD } 38402439e4bfSJean-Christophe PLAGNIOL-VILLARD /* If we are forcing link and we are receiving /C/ ordered sets, re-enable 38412439e4bfSJean-Christophe PLAGNIOL-VILLARD * auto-negotiation in the TXCW register and disable forced link in the 38422439e4bfSJean-Christophe PLAGNIOL-VILLARD * Device Control register in an attempt to auto-negotiate with our link 38432439e4bfSJean-Christophe PLAGNIOL-VILLARD * partner. 38442439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 38452439e4bfSJean-Christophe PLAGNIOL-VILLARD else if ((hw->media_type == e1000_media_type_fiber) && 38462439e4bfSJean-Christophe PLAGNIOL-VILLARD (ctrl & E1000_CTRL_SLU) && (rxcw & E1000_RXCW_C)) { 38472439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT 38482439e4bfSJean-Christophe PLAGNIOL-VILLARD ("RXing /C/, enable AutoNeg and stop forcing link.\r\n"); 38492439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, TXCW, hw->txcw); 38502439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, CTRL, (ctrl & ~E1000_CTRL_SLU)); 38512439e4bfSJean-Christophe PLAGNIOL-VILLARD } 38522439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 38532439e4bfSJean-Christophe PLAGNIOL-VILLARD } 38542439e4bfSJean-Christophe PLAGNIOL-VILLARD 38552439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 3856aa070789SRoy Zang * Configure the MAC-to-PHY interface for 10/100Mbps 3857aa070789SRoy Zang * 3858aa070789SRoy Zang * hw - Struct containing variables accessed by shared code 3859aa070789SRoy Zang ******************************************************************************/ 3860aa070789SRoy Zang static int32_t 3861aa070789SRoy Zang e1000_configure_kmrn_for_10_100(struct e1000_hw *hw, uint16_t duplex) 3862aa070789SRoy Zang { 3863aa070789SRoy Zang int32_t ret_val = E1000_SUCCESS; 3864aa070789SRoy Zang uint32_t tipg; 3865aa070789SRoy Zang uint16_t reg_data; 3866aa070789SRoy Zang 3867aa070789SRoy Zang DEBUGFUNC(); 3868aa070789SRoy Zang 3869aa070789SRoy Zang reg_data = E1000_KUMCTRLSTA_HD_CTRL_10_100_DEFAULT; 3870aa070789SRoy Zang ret_val = e1000_write_kmrn_reg(hw, 3871aa070789SRoy Zang E1000_KUMCTRLSTA_OFFSET_HD_CTRL, reg_data); 3872aa070789SRoy Zang if (ret_val) 3873aa070789SRoy Zang return ret_val; 3874aa070789SRoy Zang 3875aa070789SRoy Zang /* Configure Transmit Inter-Packet Gap */ 3876aa070789SRoy Zang tipg = E1000_READ_REG(hw, TIPG); 3877aa070789SRoy Zang tipg &= ~E1000_TIPG_IPGT_MASK; 3878aa070789SRoy Zang tipg |= DEFAULT_80003ES2LAN_TIPG_IPGT_10_100; 3879aa070789SRoy Zang E1000_WRITE_REG(hw, TIPG, tipg); 3880aa070789SRoy Zang 3881aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, GG82563_PHY_KMRN_MODE_CTRL, ®_data); 3882aa070789SRoy Zang 3883aa070789SRoy Zang if (ret_val) 3884aa070789SRoy Zang return ret_val; 3885aa070789SRoy Zang 3886aa070789SRoy Zang if (duplex == HALF_DUPLEX) 3887aa070789SRoy Zang reg_data |= GG82563_KMCR_PASS_FALSE_CARRIER; 3888aa070789SRoy Zang else 3889aa070789SRoy Zang reg_data &= ~GG82563_KMCR_PASS_FALSE_CARRIER; 3890aa070789SRoy Zang 3891aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, GG82563_PHY_KMRN_MODE_CTRL, reg_data); 3892aa070789SRoy Zang 3893aa070789SRoy Zang return ret_val; 3894aa070789SRoy Zang } 3895aa070789SRoy Zang 3896aa070789SRoy Zang static int32_t 3897aa070789SRoy Zang e1000_configure_kmrn_for_1000(struct e1000_hw *hw) 3898aa070789SRoy Zang { 3899aa070789SRoy Zang int32_t ret_val = E1000_SUCCESS; 3900aa070789SRoy Zang uint16_t reg_data; 3901aa070789SRoy Zang uint32_t tipg; 3902aa070789SRoy Zang 3903aa070789SRoy Zang DEBUGFUNC(); 3904aa070789SRoy Zang 3905aa070789SRoy Zang reg_data = E1000_KUMCTRLSTA_HD_CTRL_1000_DEFAULT; 3906aa070789SRoy Zang ret_val = e1000_write_kmrn_reg(hw, 3907aa070789SRoy Zang E1000_KUMCTRLSTA_OFFSET_HD_CTRL, reg_data); 3908aa070789SRoy Zang if (ret_val) 3909aa070789SRoy Zang return ret_val; 3910aa070789SRoy Zang 3911aa070789SRoy Zang /* Configure Transmit Inter-Packet Gap */ 3912aa070789SRoy Zang tipg = E1000_READ_REG(hw, TIPG); 3913aa070789SRoy Zang tipg &= ~E1000_TIPG_IPGT_MASK; 3914aa070789SRoy Zang tipg |= DEFAULT_80003ES2LAN_TIPG_IPGT_1000; 3915aa070789SRoy Zang E1000_WRITE_REG(hw, TIPG, tipg); 3916aa070789SRoy Zang 3917aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, GG82563_PHY_KMRN_MODE_CTRL, ®_data); 3918aa070789SRoy Zang 3919aa070789SRoy Zang if (ret_val) 3920aa070789SRoy Zang return ret_val; 3921aa070789SRoy Zang 3922aa070789SRoy Zang reg_data &= ~GG82563_KMCR_PASS_FALSE_CARRIER; 3923aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, GG82563_PHY_KMRN_MODE_CTRL, reg_data); 3924aa070789SRoy Zang 3925aa070789SRoy Zang return ret_val; 3926aa070789SRoy Zang } 3927aa070789SRoy Zang 3928aa070789SRoy Zang /****************************************************************************** 39292439e4bfSJean-Christophe PLAGNIOL-VILLARD * Detects the current speed and duplex settings of the hardware. 39302439e4bfSJean-Christophe PLAGNIOL-VILLARD * 39312439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 39322439e4bfSJean-Christophe PLAGNIOL-VILLARD * speed - Speed of the connection 39332439e4bfSJean-Christophe PLAGNIOL-VILLARD * duplex - Duplex setting of the connection 39342439e4bfSJean-Christophe PLAGNIOL-VILLARD *****************************************************************************/ 3935aa070789SRoy Zang static int 3936aa070789SRoy Zang e1000_get_speed_and_duplex(struct e1000_hw *hw, uint16_t *speed, 3937aa070789SRoy Zang uint16_t *duplex) 39382439e4bfSJean-Christophe PLAGNIOL-VILLARD { 39392439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t status; 3940aa070789SRoy Zang int32_t ret_val; 3941aa070789SRoy Zang uint16_t phy_data; 39422439e4bfSJean-Christophe PLAGNIOL-VILLARD 39432439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGFUNC(); 39442439e4bfSJean-Christophe PLAGNIOL-VILLARD 39452439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->mac_type >= e1000_82543) { 39462439e4bfSJean-Christophe PLAGNIOL-VILLARD status = E1000_READ_REG(hw, STATUS); 39472439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & E1000_STATUS_SPEED_1000) { 39482439e4bfSJean-Christophe PLAGNIOL-VILLARD *speed = SPEED_1000; 39492439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("1000 Mbs, "); 39502439e4bfSJean-Christophe PLAGNIOL-VILLARD } else if (status & E1000_STATUS_SPEED_100) { 39512439e4bfSJean-Christophe PLAGNIOL-VILLARD *speed = SPEED_100; 39522439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("100 Mbs, "); 39532439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 39542439e4bfSJean-Christophe PLAGNIOL-VILLARD *speed = SPEED_10; 39552439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("10 Mbs, "); 39562439e4bfSJean-Christophe PLAGNIOL-VILLARD } 39572439e4bfSJean-Christophe PLAGNIOL-VILLARD 39582439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & E1000_STATUS_FD) { 39592439e4bfSJean-Christophe PLAGNIOL-VILLARD *duplex = FULL_DUPLEX; 39602439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Full Duplex\r\n"); 39612439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 39622439e4bfSJean-Christophe PLAGNIOL-VILLARD *duplex = HALF_DUPLEX; 39632439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT(" Half Duplex\r\n"); 39642439e4bfSJean-Christophe PLAGNIOL-VILLARD } 39652439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 39662439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("1000 Mbs, Full Duplex\r\n"); 39672439e4bfSJean-Christophe PLAGNIOL-VILLARD *speed = SPEED_1000; 39682439e4bfSJean-Christophe PLAGNIOL-VILLARD *duplex = FULL_DUPLEX; 39692439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3970aa070789SRoy Zang 3971aa070789SRoy Zang /* IGP01 PHY may advertise full duplex operation after speed downgrade 3972aa070789SRoy Zang * even if it is operating at half duplex. Here we set the duplex 3973aa070789SRoy Zang * settings to match the duplex in the link partner's capabilities. 3974aa070789SRoy Zang */ 3975aa070789SRoy Zang if (hw->phy_type == e1000_phy_igp && hw->speed_downgraded) { 3976aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, PHY_AUTONEG_EXP, &phy_data); 3977aa070789SRoy Zang if (ret_val) 3978aa070789SRoy Zang return ret_val; 3979aa070789SRoy Zang 3980aa070789SRoy Zang if (!(phy_data & NWAY_ER_LP_NWAY_CAPS)) 3981aa070789SRoy Zang *duplex = HALF_DUPLEX; 3982aa070789SRoy Zang else { 3983aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, 3984aa070789SRoy Zang PHY_LP_ABILITY, &phy_data); 3985aa070789SRoy Zang if (ret_val) 3986aa070789SRoy Zang return ret_val; 3987aa070789SRoy Zang if ((*speed == SPEED_100 && 3988aa070789SRoy Zang !(phy_data & NWAY_LPAR_100TX_FD_CAPS)) 3989aa070789SRoy Zang || (*speed == SPEED_10 3990aa070789SRoy Zang && !(phy_data & NWAY_LPAR_10T_FD_CAPS))) 3991aa070789SRoy Zang *duplex = HALF_DUPLEX; 3992aa070789SRoy Zang } 3993aa070789SRoy Zang } 3994aa070789SRoy Zang 3995aa070789SRoy Zang if ((hw->mac_type == e1000_80003es2lan) && 3996aa070789SRoy Zang (hw->media_type == e1000_media_type_copper)) { 3997aa070789SRoy Zang if (*speed == SPEED_1000) 3998aa070789SRoy Zang ret_val = e1000_configure_kmrn_for_1000(hw); 3999aa070789SRoy Zang else 4000aa070789SRoy Zang ret_val = e1000_configure_kmrn_for_10_100(hw, *duplex); 4001aa070789SRoy Zang if (ret_val) 4002aa070789SRoy Zang return ret_val; 4003aa070789SRoy Zang } 4004aa070789SRoy Zang return E1000_SUCCESS; 40052439e4bfSJean-Christophe PLAGNIOL-VILLARD } 40062439e4bfSJean-Christophe PLAGNIOL-VILLARD 40072439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 40082439e4bfSJean-Christophe PLAGNIOL-VILLARD * Blocks until autoneg completes or times out (~4.5 seconds) 40092439e4bfSJean-Christophe PLAGNIOL-VILLARD * 40102439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 40112439e4bfSJean-Christophe PLAGNIOL-VILLARD ******************************************************************************/ 40122439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 40132439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_wait_autoneg(struct e1000_hw *hw) 40142439e4bfSJean-Christophe PLAGNIOL-VILLARD { 40152439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t i; 40162439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t phy_data; 40172439e4bfSJean-Christophe PLAGNIOL-VILLARD 40182439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGFUNC(); 40192439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Waiting for Auto-Neg to complete.\n"); 40202439e4bfSJean-Christophe PLAGNIOL-VILLARD 4021faa765d4SStefan Roese /* We will wait for autoneg to complete or timeout to expire. */ 40222439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = PHY_AUTO_NEG_TIME; i > 0; i--) { 40232439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the MII Status Register and wait for Auto-Neg 40242439e4bfSJean-Christophe PLAGNIOL-VILLARD * Complete bit to be set. 40252439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 40262439e4bfSJean-Christophe PLAGNIOL-VILLARD if (e1000_read_phy_reg(hw, PHY_STATUS, &phy_data) < 0) { 40272439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("PHY Read Error\n"); 40282439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_PHY; 40292439e4bfSJean-Christophe PLAGNIOL-VILLARD } 40302439e4bfSJean-Christophe PLAGNIOL-VILLARD if (e1000_read_phy_reg(hw, PHY_STATUS, &phy_data) < 0) { 40312439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("PHY Read Error\n"); 40322439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_PHY; 40332439e4bfSJean-Christophe PLAGNIOL-VILLARD } 40342439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phy_data & MII_SR_AUTONEG_COMPLETE) { 40352439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Auto-Neg complete.\n"); 40362439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 40372439e4bfSJean-Christophe PLAGNIOL-VILLARD } 40382439e4bfSJean-Christophe PLAGNIOL-VILLARD mdelay(100); 40392439e4bfSJean-Christophe PLAGNIOL-VILLARD } 40402439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Auto-Neg timedout.\n"); 40412439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_TIMEOUT; 40422439e4bfSJean-Christophe PLAGNIOL-VILLARD } 40432439e4bfSJean-Christophe PLAGNIOL-VILLARD 40442439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 40452439e4bfSJean-Christophe PLAGNIOL-VILLARD * Raises the Management Data Clock 40462439e4bfSJean-Christophe PLAGNIOL-VILLARD * 40472439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 40482439e4bfSJean-Christophe PLAGNIOL-VILLARD * ctrl - Device control register's current value 40492439e4bfSJean-Christophe PLAGNIOL-VILLARD ******************************************************************************/ 40502439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 40512439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_raise_mdi_clk(struct e1000_hw *hw, uint32_t * ctrl) 40522439e4bfSJean-Christophe PLAGNIOL-VILLARD { 40532439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Raise the clock input to the Management Data Clock (by setting the MDC 40542439e4bfSJean-Christophe PLAGNIOL-VILLARD * bit), and then delay 2 microseconds. 40552439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 40562439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, CTRL, (*ctrl | E1000_CTRL_MDC)); 40572439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_FLUSH(hw); 40582439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(2); 40592439e4bfSJean-Christophe PLAGNIOL-VILLARD } 40602439e4bfSJean-Christophe PLAGNIOL-VILLARD 40612439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 40622439e4bfSJean-Christophe PLAGNIOL-VILLARD * Lowers the Management Data Clock 40632439e4bfSJean-Christophe PLAGNIOL-VILLARD * 40642439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 40652439e4bfSJean-Christophe PLAGNIOL-VILLARD * ctrl - Device control register's current value 40662439e4bfSJean-Christophe PLAGNIOL-VILLARD ******************************************************************************/ 40672439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 40682439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_lower_mdi_clk(struct e1000_hw *hw, uint32_t * ctrl) 40692439e4bfSJean-Christophe PLAGNIOL-VILLARD { 40702439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Lower the clock input to the Management Data Clock (by clearing the MDC 40712439e4bfSJean-Christophe PLAGNIOL-VILLARD * bit), and then delay 2 microseconds. 40722439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 40732439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, CTRL, (*ctrl & ~E1000_CTRL_MDC)); 40742439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_FLUSH(hw); 40752439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(2); 40762439e4bfSJean-Christophe PLAGNIOL-VILLARD } 40772439e4bfSJean-Christophe PLAGNIOL-VILLARD 40782439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 40792439e4bfSJean-Christophe PLAGNIOL-VILLARD * Shifts data bits out to the PHY 40802439e4bfSJean-Christophe PLAGNIOL-VILLARD * 40812439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 40822439e4bfSJean-Christophe PLAGNIOL-VILLARD * data - Data to send out to the PHY 40832439e4bfSJean-Christophe PLAGNIOL-VILLARD * count - Number of bits to shift out 40842439e4bfSJean-Christophe PLAGNIOL-VILLARD * 40852439e4bfSJean-Christophe PLAGNIOL-VILLARD * Bits are shifted out in MSB to LSB order. 40862439e4bfSJean-Christophe PLAGNIOL-VILLARD ******************************************************************************/ 40872439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 40882439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_shift_out_mdi_bits(struct e1000_hw *hw, uint32_t data, uint16_t count) 40892439e4bfSJean-Christophe PLAGNIOL-VILLARD { 40902439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t ctrl; 40912439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t mask; 40922439e4bfSJean-Christophe PLAGNIOL-VILLARD 40932439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We need to shift "count" number of bits out to the PHY. So, the value 40942439e4bfSJean-Christophe PLAGNIOL-VILLARD * in the "data" parameter will be shifted out to the PHY one bit at a 40952439e4bfSJean-Christophe PLAGNIOL-VILLARD * time. In order to do this, "data" must be broken down into bits. 40962439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 40972439e4bfSJean-Christophe PLAGNIOL-VILLARD mask = 0x01; 40982439e4bfSJean-Christophe PLAGNIOL-VILLARD mask <<= (count - 1); 40992439e4bfSJean-Christophe PLAGNIOL-VILLARD 41002439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl = E1000_READ_REG(hw, CTRL); 41012439e4bfSJean-Christophe PLAGNIOL-VILLARD 41022439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set MDIO_DIR and MDC_DIR direction bits to be used as output pins. */ 41032439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl |= (E1000_CTRL_MDIO_DIR | E1000_CTRL_MDC_DIR); 41042439e4bfSJean-Christophe PLAGNIOL-VILLARD 41052439e4bfSJean-Christophe PLAGNIOL-VILLARD while (mask) { 41062439e4bfSJean-Christophe PLAGNIOL-VILLARD /* A "1" is shifted out to the PHY by setting the MDIO bit to "1" and 41072439e4bfSJean-Christophe PLAGNIOL-VILLARD * then raising and lowering the Management Data Clock. A "0" is 41082439e4bfSJean-Christophe PLAGNIOL-VILLARD * shifted out to the PHY by setting the MDIO bit to "0" and then 41092439e4bfSJean-Christophe PLAGNIOL-VILLARD * raising and lowering the clock. 41102439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 41112439e4bfSJean-Christophe PLAGNIOL-VILLARD if (data & mask) 41122439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl |= E1000_CTRL_MDIO; 41132439e4bfSJean-Christophe PLAGNIOL-VILLARD else 41142439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl &= ~E1000_CTRL_MDIO; 41152439e4bfSJean-Christophe PLAGNIOL-VILLARD 41162439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, CTRL, ctrl); 41172439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_FLUSH(hw); 41182439e4bfSJean-Christophe PLAGNIOL-VILLARD 41192439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(2); 41202439e4bfSJean-Christophe PLAGNIOL-VILLARD 41212439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_raise_mdi_clk(hw, &ctrl); 41222439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_lower_mdi_clk(hw, &ctrl); 41232439e4bfSJean-Christophe PLAGNIOL-VILLARD 41242439e4bfSJean-Christophe PLAGNIOL-VILLARD mask = mask >> 1; 41252439e4bfSJean-Christophe PLAGNIOL-VILLARD } 41262439e4bfSJean-Christophe PLAGNIOL-VILLARD } 41272439e4bfSJean-Christophe PLAGNIOL-VILLARD 41282439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 41292439e4bfSJean-Christophe PLAGNIOL-VILLARD * Shifts data bits in from the PHY 41302439e4bfSJean-Christophe PLAGNIOL-VILLARD * 41312439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 41322439e4bfSJean-Christophe PLAGNIOL-VILLARD * 41332439e4bfSJean-Christophe PLAGNIOL-VILLARD * Bits are shifted in in MSB to LSB order. 41342439e4bfSJean-Christophe PLAGNIOL-VILLARD ******************************************************************************/ 41352439e4bfSJean-Christophe PLAGNIOL-VILLARD static uint16_t 41362439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_shift_in_mdi_bits(struct e1000_hw *hw) 41372439e4bfSJean-Christophe PLAGNIOL-VILLARD { 41382439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t ctrl; 41392439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t data = 0; 41402439e4bfSJean-Christophe PLAGNIOL-VILLARD uint8_t i; 41412439e4bfSJean-Christophe PLAGNIOL-VILLARD 41422439e4bfSJean-Christophe PLAGNIOL-VILLARD /* In order to read a register from the PHY, we need to shift in a total 41432439e4bfSJean-Christophe PLAGNIOL-VILLARD * of 18 bits from the PHY. The first two bit (turnaround) times are used 41442439e4bfSJean-Christophe PLAGNIOL-VILLARD * to avoid contention on the MDIO pin when a read operation is performed. 41452439e4bfSJean-Christophe PLAGNIOL-VILLARD * These two bits are ignored by us and thrown away. Bits are "shifted in" 41462439e4bfSJean-Christophe PLAGNIOL-VILLARD * by raising the input to the Management Data Clock (setting the MDC bit), 41472439e4bfSJean-Christophe PLAGNIOL-VILLARD * and then reading the value of the MDIO bit. 41482439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 41492439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl = E1000_READ_REG(hw, CTRL); 41502439e4bfSJean-Christophe PLAGNIOL-VILLARD 41512439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear MDIO_DIR (SWDPIO1) to indicate this bit is to be used as input. */ 41522439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl &= ~E1000_CTRL_MDIO_DIR; 41532439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl &= ~E1000_CTRL_MDIO; 41542439e4bfSJean-Christophe PLAGNIOL-VILLARD 41552439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, CTRL, ctrl); 41562439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_FLUSH(hw); 41572439e4bfSJean-Christophe PLAGNIOL-VILLARD 41582439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Raise and Lower the clock before reading in the data. This accounts for 41592439e4bfSJean-Christophe PLAGNIOL-VILLARD * the turnaround bits. The first clock occurred when we clocked out the 41602439e4bfSJean-Christophe PLAGNIOL-VILLARD * last bit of the Register Address. 41612439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 41622439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_raise_mdi_clk(hw, &ctrl); 41632439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_lower_mdi_clk(hw, &ctrl); 41642439e4bfSJean-Christophe PLAGNIOL-VILLARD 41652439e4bfSJean-Christophe PLAGNIOL-VILLARD for (data = 0, i = 0; i < 16; i++) { 41662439e4bfSJean-Christophe PLAGNIOL-VILLARD data = data << 1; 41672439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_raise_mdi_clk(hw, &ctrl); 41682439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl = E1000_READ_REG(hw, CTRL); 41692439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check to see if we shifted in a "1". */ 41702439e4bfSJean-Christophe PLAGNIOL-VILLARD if (ctrl & E1000_CTRL_MDIO) 41712439e4bfSJean-Christophe PLAGNIOL-VILLARD data |= 1; 41722439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_lower_mdi_clk(hw, &ctrl); 41732439e4bfSJean-Christophe PLAGNIOL-VILLARD } 41742439e4bfSJean-Christophe PLAGNIOL-VILLARD 41752439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_raise_mdi_clk(hw, &ctrl); 41762439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_lower_mdi_clk(hw, &ctrl); 41772439e4bfSJean-Christophe PLAGNIOL-VILLARD 41782439e4bfSJean-Christophe PLAGNIOL-VILLARD return data; 41792439e4bfSJean-Christophe PLAGNIOL-VILLARD } 41802439e4bfSJean-Christophe PLAGNIOL-VILLARD 41812439e4bfSJean-Christophe PLAGNIOL-VILLARD /***************************************************************************** 41822439e4bfSJean-Christophe PLAGNIOL-VILLARD * Reads the value from a PHY register 41832439e4bfSJean-Christophe PLAGNIOL-VILLARD * 41842439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 41852439e4bfSJean-Christophe PLAGNIOL-VILLARD * reg_addr - address of the PHY register to read 41862439e4bfSJean-Christophe PLAGNIOL-VILLARD ******************************************************************************/ 41872439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 41882439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_read_phy_reg(struct e1000_hw *hw, uint32_t reg_addr, uint16_t * phy_data) 41892439e4bfSJean-Christophe PLAGNIOL-VILLARD { 41902439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t i; 41912439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t mdic = 0; 41922439e4bfSJean-Christophe PLAGNIOL-VILLARD const uint32_t phy_addr = 1; 41932439e4bfSJean-Christophe PLAGNIOL-VILLARD 41942439e4bfSJean-Christophe PLAGNIOL-VILLARD if (reg_addr > MAX_PHY_REG_ADDRESS) { 41952439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("PHY Address %d is out of range\n", reg_addr); 41962439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_PARAM; 41972439e4bfSJean-Christophe PLAGNIOL-VILLARD } 41982439e4bfSJean-Christophe PLAGNIOL-VILLARD 41992439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->mac_type > e1000_82543) { 42002439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set up Op-code, Phy Address, and register address in the MDI 42012439e4bfSJean-Christophe PLAGNIOL-VILLARD * Control register. The MAC will take care of interfacing with the 42022439e4bfSJean-Christophe PLAGNIOL-VILLARD * PHY to retrieve the desired data. 42032439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 42042439e4bfSJean-Christophe PLAGNIOL-VILLARD mdic = ((reg_addr << E1000_MDIC_REG_SHIFT) | 42052439e4bfSJean-Christophe PLAGNIOL-VILLARD (phy_addr << E1000_MDIC_PHY_SHIFT) | 42062439e4bfSJean-Christophe PLAGNIOL-VILLARD (E1000_MDIC_OP_READ)); 42072439e4bfSJean-Christophe PLAGNIOL-VILLARD 42082439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, MDIC, mdic); 42092439e4bfSJean-Christophe PLAGNIOL-VILLARD 42102439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Poll the ready bit to see if the MDI read completed */ 42112439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 64; i++) { 42122439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 42132439e4bfSJean-Christophe PLAGNIOL-VILLARD mdic = E1000_READ_REG(hw, MDIC); 42142439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mdic & E1000_MDIC_READY) 42152439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 42162439e4bfSJean-Christophe PLAGNIOL-VILLARD } 42172439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(mdic & E1000_MDIC_READY)) { 42182439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("MDI Read did not complete\n"); 42192439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_PHY; 42202439e4bfSJean-Christophe PLAGNIOL-VILLARD } 42212439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mdic & E1000_MDIC_ERROR) { 42222439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("MDI Error\n"); 42232439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_PHY; 42242439e4bfSJean-Christophe PLAGNIOL-VILLARD } 42252439e4bfSJean-Christophe PLAGNIOL-VILLARD *phy_data = (uint16_t) mdic; 42262439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 42272439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We must first send a preamble through the MDIO pin to signal the 42282439e4bfSJean-Christophe PLAGNIOL-VILLARD * beginning of an MII instruction. This is done by sending 32 42292439e4bfSJean-Christophe PLAGNIOL-VILLARD * consecutive "1" bits. 42302439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 42312439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_shift_out_mdi_bits(hw, PHY_PREAMBLE, PHY_PREAMBLE_SIZE); 42322439e4bfSJean-Christophe PLAGNIOL-VILLARD 42332439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Now combine the next few fields that are required for a read 42342439e4bfSJean-Christophe PLAGNIOL-VILLARD * operation. We use this method instead of calling the 42352439e4bfSJean-Christophe PLAGNIOL-VILLARD * e1000_shift_out_mdi_bits routine five different times. The format of 42362439e4bfSJean-Christophe PLAGNIOL-VILLARD * a MII read instruction consists of a shift out of 14 bits and is 42372439e4bfSJean-Christophe PLAGNIOL-VILLARD * defined as follows: 42382439e4bfSJean-Christophe PLAGNIOL-VILLARD * <Preamble><SOF><Op Code><Phy Addr><Reg Addr> 42392439e4bfSJean-Christophe PLAGNIOL-VILLARD * followed by a shift in of 18 bits. This first two bits shifted in 42402439e4bfSJean-Christophe PLAGNIOL-VILLARD * are TurnAround bits used to avoid contention on the MDIO pin when a 42412439e4bfSJean-Christophe PLAGNIOL-VILLARD * READ operation is performed. These two bits are thrown away 42422439e4bfSJean-Christophe PLAGNIOL-VILLARD * followed by a shift in of 16 bits which contains the desired data. 42432439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 42442439e4bfSJean-Christophe PLAGNIOL-VILLARD mdic = ((reg_addr) | (phy_addr << 5) | 42452439e4bfSJean-Christophe PLAGNIOL-VILLARD (PHY_OP_READ << 10) | (PHY_SOF << 12)); 42462439e4bfSJean-Christophe PLAGNIOL-VILLARD 42472439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_shift_out_mdi_bits(hw, mdic, 14); 42482439e4bfSJean-Christophe PLAGNIOL-VILLARD 42492439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Now that we've shifted out the read command to the MII, we need to 42502439e4bfSJean-Christophe PLAGNIOL-VILLARD * "shift in" the 16-bit value (18 total bits) of the requested PHY 42512439e4bfSJean-Christophe PLAGNIOL-VILLARD * register address. 42522439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 42532439e4bfSJean-Christophe PLAGNIOL-VILLARD *phy_data = e1000_shift_in_mdi_bits(hw); 42542439e4bfSJean-Christophe PLAGNIOL-VILLARD } 42552439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 42562439e4bfSJean-Christophe PLAGNIOL-VILLARD } 42572439e4bfSJean-Christophe PLAGNIOL-VILLARD 42582439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 42592439e4bfSJean-Christophe PLAGNIOL-VILLARD * Writes a value to a PHY register 42602439e4bfSJean-Christophe PLAGNIOL-VILLARD * 42612439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 42622439e4bfSJean-Christophe PLAGNIOL-VILLARD * reg_addr - address of the PHY register to write 42632439e4bfSJean-Christophe PLAGNIOL-VILLARD * data - data to write to the PHY 42642439e4bfSJean-Christophe PLAGNIOL-VILLARD ******************************************************************************/ 42652439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 42662439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_write_phy_reg(struct e1000_hw *hw, uint32_t reg_addr, uint16_t phy_data) 42672439e4bfSJean-Christophe PLAGNIOL-VILLARD { 42682439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t i; 42692439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t mdic = 0; 42702439e4bfSJean-Christophe PLAGNIOL-VILLARD const uint32_t phy_addr = 1; 42712439e4bfSJean-Christophe PLAGNIOL-VILLARD 42722439e4bfSJean-Christophe PLAGNIOL-VILLARD if (reg_addr > MAX_PHY_REG_ADDRESS) { 42732439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("PHY Address %d is out of range\n", reg_addr); 42742439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_PARAM; 42752439e4bfSJean-Christophe PLAGNIOL-VILLARD } 42762439e4bfSJean-Christophe PLAGNIOL-VILLARD 42772439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->mac_type > e1000_82543) { 42782439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set up Op-code, Phy Address, register address, and data intended 42792439e4bfSJean-Christophe PLAGNIOL-VILLARD * for the PHY register in the MDI Control register. The MAC will take 42802439e4bfSJean-Christophe PLAGNIOL-VILLARD * care of interfacing with the PHY to send the desired data. 42812439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 42822439e4bfSJean-Christophe PLAGNIOL-VILLARD mdic = (((uint32_t) phy_data) | 42832439e4bfSJean-Christophe PLAGNIOL-VILLARD (reg_addr << E1000_MDIC_REG_SHIFT) | 42842439e4bfSJean-Christophe PLAGNIOL-VILLARD (phy_addr << E1000_MDIC_PHY_SHIFT) | 42852439e4bfSJean-Christophe PLAGNIOL-VILLARD (E1000_MDIC_OP_WRITE)); 42862439e4bfSJean-Christophe PLAGNIOL-VILLARD 42872439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, MDIC, mdic); 42882439e4bfSJean-Christophe PLAGNIOL-VILLARD 42892439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Poll the ready bit to see if the MDI read completed */ 42902439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 64; i++) { 42912439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 42922439e4bfSJean-Christophe PLAGNIOL-VILLARD mdic = E1000_READ_REG(hw, MDIC); 42932439e4bfSJean-Christophe PLAGNIOL-VILLARD if (mdic & E1000_MDIC_READY) 42942439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 42952439e4bfSJean-Christophe PLAGNIOL-VILLARD } 42962439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(mdic & E1000_MDIC_READY)) { 42972439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("MDI Write did not complete\n"); 42982439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_PHY; 42992439e4bfSJean-Christophe PLAGNIOL-VILLARD } 43002439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 43012439e4bfSJean-Christophe PLAGNIOL-VILLARD /* We'll need to use the SW defined pins to shift the write command 43022439e4bfSJean-Christophe PLAGNIOL-VILLARD * out to the PHY. We first send a preamble to the PHY to signal the 43032439e4bfSJean-Christophe PLAGNIOL-VILLARD * beginning of the MII instruction. This is done by sending 32 43042439e4bfSJean-Christophe PLAGNIOL-VILLARD * consecutive "1" bits. 43052439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 43062439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_shift_out_mdi_bits(hw, PHY_PREAMBLE, PHY_PREAMBLE_SIZE); 43072439e4bfSJean-Christophe PLAGNIOL-VILLARD 43082439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Now combine the remaining required fields that will indicate a 43092439e4bfSJean-Christophe PLAGNIOL-VILLARD * write operation. We use this method instead of calling the 43102439e4bfSJean-Christophe PLAGNIOL-VILLARD * e1000_shift_out_mdi_bits routine for each field in the command. The 43112439e4bfSJean-Christophe PLAGNIOL-VILLARD * format of a MII write instruction is as follows: 43122439e4bfSJean-Christophe PLAGNIOL-VILLARD * <Preamble><SOF><Op Code><Phy Addr><Reg Addr><Turnaround><Data>. 43132439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 43142439e4bfSJean-Christophe PLAGNIOL-VILLARD mdic = ((PHY_TURNAROUND) | (reg_addr << 2) | (phy_addr << 7) | 43152439e4bfSJean-Christophe PLAGNIOL-VILLARD (PHY_OP_WRITE << 12) | (PHY_SOF << 14)); 43162439e4bfSJean-Christophe PLAGNIOL-VILLARD mdic <<= 16; 43172439e4bfSJean-Christophe PLAGNIOL-VILLARD mdic |= (uint32_t) phy_data; 43182439e4bfSJean-Christophe PLAGNIOL-VILLARD 43192439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_shift_out_mdi_bits(hw, mdic, 32); 43202439e4bfSJean-Christophe PLAGNIOL-VILLARD } 43212439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 43222439e4bfSJean-Christophe PLAGNIOL-VILLARD } 43232439e4bfSJean-Christophe PLAGNIOL-VILLARD 43242439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 4325aa070789SRoy Zang * Checks if PHY reset is blocked due to SOL/IDER session, for example. 4326aa070789SRoy Zang * Returning E1000_BLK_PHY_RESET isn't necessarily an error. But it's up to 4327aa070789SRoy Zang * the caller to figure out how to deal with it. 4328aa070789SRoy Zang * 4329aa070789SRoy Zang * hw - Struct containing variables accessed by shared code 4330aa070789SRoy Zang * 4331aa070789SRoy Zang * returns: - E1000_BLK_PHY_RESET 4332aa070789SRoy Zang * E1000_SUCCESS 4333aa070789SRoy Zang * 4334aa070789SRoy Zang *****************************************************************************/ 4335aa070789SRoy Zang int32_t 4336aa070789SRoy Zang e1000_check_phy_reset_block(struct e1000_hw *hw) 4337aa070789SRoy Zang { 4338aa070789SRoy Zang uint32_t manc = 0; 4339aa070789SRoy Zang uint32_t fwsm = 0; 4340aa070789SRoy Zang 4341aa070789SRoy Zang if (hw->mac_type == e1000_ich8lan) { 4342aa070789SRoy Zang fwsm = E1000_READ_REG(hw, FWSM); 4343aa070789SRoy Zang return (fwsm & E1000_FWSM_RSPCIPHY) ? E1000_SUCCESS 4344aa070789SRoy Zang : E1000_BLK_PHY_RESET; 4345aa070789SRoy Zang } 4346aa070789SRoy Zang 4347aa070789SRoy Zang if (hw->mac_type > e1000_82547_rev_2) 4348aa070789SRoy Zang manc = E1000_READ_REG(hw, MANC); 4349aa070789SRoy Zang return (manc & E1000_MANC_BLK_PHY_RST_ON_IDE) ? 4350aa070789SRoy Zang E1000_BLK_PHY_RESET : E1000_SUCCESS; 4351aa070789SRoy Zang } 4352aa070789SRoy Zang 4353aa070789SRoy Zang /*************************************************************************** 4354aa070789SRoy Zang * Checks if the PHY configuration is done 4355aa070789SRoy Zang * 4356aa070789SRoy Zang * hw: Struct containing variables accessed by shared code 4357aa070789SRoy Zang * 4358aa070789SRoy Zang * returns: - E1000_ERR_RESET if fail to reset MAC 4359aa070789SRoy Zang * E1000_SUCCESS at any other case. 4360aa070789SRoy Zang * 4361aa070789SRoy Zang ***************************************************************************/ 4362aa070789SRoy Zang static int32_t 4363aa070789SRoy Zang e1000_get_phy_cfg_done(struct e1000_hw *hw) 4364aa070789SRoy Zang { 4365aa070789SRoy Zang int32_t timeout = PHY_CFG_TIMEOUT; 4366aa070789SRoy Zang uint32_t cfg_mask = E1000_EEPROM_CFG_DONE; 4367aa070789SRoy Zang 4368aa070789SRoy Zang DEBUGFUNC(); 4369aa070789SRoy Zang 4370aa070789SRoy Zang switch (hw->mac_type) { 4371aa070789SRoy Zang default: 4372aa070789SRoy Zang mdelay(10); 4373aa070789SRoy Zang break; 4374987b43a1SKyle Moffett 4375aa070789SRoy Zang case e1000_80003es2lan: 4376aa070789SRoy Zang /* Separate *_CFG_DONE_* bit for each port */ 4377987b43a1SKyle Moffett if (e1000_is_second_port(hw)) 4378aa070789SRoy Zang cfg_mask = E1000_EEPROM_CFG_DONE_PORT_1; 4379aa070789SRoy Zang /* Fall Through */ 4380987b43a1SKyle Moffett 4381aa070789SRoy Zang case e1000_82571: 4382aa070789SRoy Zang case e1000_82572: 438395186063SMarek Vasut case e1000_igb: 4384aa070789SRoy Zang while (timeout) { 438595186063SMarek Vasut if (hw->mac_type == e1000_igb) { 438695186063SMarek Vasut if (E1000_READ_REG(hw, I210_EEMNGCTL) & cfg_mask) 438795186063SMarek Vasut break; 438895186063SMarek Vasut } else { 4389aa070789SRoy Zang if (E1000_READ_REG(hw, EEMNGCTL) & cfg_mask) 4390aa070789SRoy Zang break; 439195186063SMarek Vasut } 4392aa070789SRoy Zang mdelay(1); 4393aa070789SRoy Zang timeout--; 4394aa070789SRoy Zang } 4395aa070789SRoy Zang if (!timeout) { 4396aa070789SRoy Zang DEBUGOUT("MNG configuration cycle has not " 4397aa070789SRoy Zang "completed.\n"); 4398aa070789SRoy Zang return -E1000_ERR_RESET; 4399aa070789SRoy Zang } 4400aa070789SRoy Zang break; 4401aa070789SRoy Zang } 4402aa070789SRoy Zang 4403aa070789SRoy Zang return E1000_SUCCESS; 4404aa070789SRoy Zang } 4405aa070789SRoy Zang 4406aa070789SRoy Zang /****************************************************************************** 44072439e4bfSJean-Christophe PLAGNIOL-VILLARD * Returns the PHY to the power-on reset state 44082439e4bfSJean-Christophe PLAGNIOL-VILLARD * 44092439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 44102439e4bfSJean-Christophe PLAGNIOL-VILLARD ******************************************************************************/ 4411aa070789SRoy Zang int32_t 44122439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_phy_hw_reset(struct e1000_hw *hw) 44132439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4414987b43a1SKyle Moffett uint16_t swfw = E1000_SWFW_PHY0_SM; 4415aa070789SRoy Zang uint32_t ctrl, ctrl_ext; 4416aa070789SRoy Zang uint32_t led_ctrl; 4417aa070789SRoy Zang int32_t ret_val; 44182439e4bfSJean-Christophe PLAGNIOL-VILLARD 44192439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGFUNC(); 44202439e4bfSJean-Christophe PLAGNIOL-VILLARD 4421aa070789SRoy Zang /* In the case of the phy reset being blocked, it's not an error, we 4422aa070789SRoy Zang * simply return success without performing the reset. */ 4423aa070789SRoy Zang ret_val = e1000_check_phy_reset_block(hw); 4424aa070789SRoy Zang if (ret_val) 4425aa070789SRoy Zang return E1000_SUCCESS; 4426aa070789SRoy Zang 44272439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Resetting Phy...\n"); 44282439e4bfSJean-Christophe PLAGNIOL-VILLARD 44292439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->mac_type > e1000_82543) { 4430987b43a1SKyle Moffett if (e1000_is_second_port(hw)) 4431aa070789SRoy Zang swfw = E1000_SWFW_PHY1_SM; 4432987b43a1SKyle Moffett 4433aa070789SRoy Zang if (e1000_swfw_sync_acquire(hw, swfw)) { 4434aa070789SRoy Zang DEBUGOUT("Unable to acquire swfw sync\n"); 4435aa070789SRoy Zang return -E1000_ERR_SWFW_SYNC; 4436aa070789SRoy Zang } 4437987b43a1SKyle Moffett 44382439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the device control register and assert the E1000_CTRL_PHY_RST 44392439e4bfSJean-Christophe PLAGNIOL-VILLARD * bit. Then, take it out of reset. 44402439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 44412439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl = E1000_READ_REG(hw, CTRL); 44422439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, CTRL, ctrl | E1000_CTRL_PHY_RST); 44432439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_FLUSH(hw); 4444aa070789SRoy Zang 4445aa070789SRoy Zang if (hw->mac_type < e1000_82571) 4446aa070789SRoy Zang udelay(10); 4447aa070789SRoy Zang else 4448aa070789SRoy Zang udelay(100); 4449aa070789SRoy Zang 44502439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, CTRL, ctrl); 44512439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_FLUSH(hw); 4452aa070789SRoy Zang 4453aa070789SRoy Zang if (hw->mac_type >= e1000_82571) 4454aa070789SRoy Zang mdelay(10); 44553c63dd53STim Harvey 44562439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 44572439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the Extended Device Control Register, assert the PHY_RESET_DIR 44582439e4bfSJean-Christophe PLAGNIOL-VILLARD * bit to put the PHY into reset. Then, take it out of reset. 44592439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 44602439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl_ext = E1000_READ_REG(hw, CTRL_EXT); 44612439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl_ext |= E1000_CTRL_EXT_SDP4_DIR; 44622439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl_ext &= ~E1000_CTRL_EXT_SDP4_DATA; 44632439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, CTRL_EXT, ctrl_ext); 44642439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_FLUSH(hw); 44652439e4bfSJean-Christophe PLAGNIOL-VILLARD mdelay(10); 44662439e4bfSJean-Christophe PLAGNIOL-VILLARD ctrl_ext |= E1000_CTRL_EXT_SDP4_DATA; 44672439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, CTRL_EXT, ctrl_ext); 44682439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_FLUSH(hw); 44692439e4bfSJean-Christophe PLAGNIOL-VILLARD } 44702439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(150); 4471aa070789SRoy Zang 4472aa070789SRoy Zang if ((hw->mac_type == e1000_82541) || (hw->mac_type == e1000_82547)) { 4473aa070789SRoy Zang /* Configure activity LED after PHY reset */ 4474aa070789SRoy Zang led_ctrl = E1000_READ_REG(hw, LEDCTL); 4475aa070789SRoy Zang led_ctrl &= IGP_ACTIVITY_LED_MASK; 4476aa070789SRoy Zang led_ctrl |= (IGP_ACTIVITY_LED_ENABLE | IGP_LED3_MODE); 4477aa070789SRoy Zang E1000_WRITE_REG(hw, LEDCTL, led_ctrl); 4478aa070789SRoy Zang } 4479aa070789SRoy Zang 44807e2d991dSTim Harvey e1000_swfw_sync_release(hw, swfw); 44817e2d991dSTim Harvey 4482aa070789SRoy Zang /* Wait for FW to finish PHY configuration. */ 4483aa070789SRoy Zang ret_val = e1000_get_phy_cfg_done(hw); 4484aa070789SRoy Zang if (ret_val != E1000_SUCCESS) 4485aa070789SRoy Zang return ret_val; 4486aa070789SRoy Zang 4487aa070789SRoy Zang return ret_val; 4488aa070789SRoy Zang } 4489aa070789SRoy Zang 4490aa070789SRoy Zang /****************************************************************************** 4491aa070789SRoy Zang * IGP phy init script - initializes the GbE PHY 4492aa070789SRoy Zang * 4493aa070789SRoy Zang * hw - Struct containing variables accessed by shared code 4494aa070789SRoy Zang *****************************************************************************/ 4495aa070789SRoy Zang static void 4496aa070789SRoy Zang e1000_phy_init_script(struct e1000_hw *hw) 4497aa070789SRoy Zang { 4498aa070789SRoy Zang uint32_t ret_val; 4499aa070789SRoy Zang uint16_t phy_saved_data; 4500aa070789SRoy Zang DEBUGFUNC(); 4501aa070789SRoy Zang 4502aa070789SRoy Zang if (hw->phy_init_script) { 4503aa070789SRoy Zang mdelay(20); 4504aa070789SRoy Zang 4505aa070789SRoy Zang /* Save off the current value of register 0x2F5B to be 4506aa070789SRoy Zang * restored at the end of this routine. */ 4507aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, 0x2F5B, &phy_saved_data); 4508aa070789SRoy Zang 4509aa070789SRoy Zang /* Disabled the PHY transmitter */ 4510aa070789SRoy Zang e1000_write_phy_reg(hw, 0x2F5B, 0x0003); 4511aa070789SRoy Zang 4512aa070789SRoy Zang mdelay(20); 4513aa070789SRoy Zang 4514aa070789SRoy Zang e1000_write_phy_reg(hw, 0x0000, 0x0140); 4515aa070789SRoy Zang 4516aa070789SRoy Zang mdelay(5); 4517aa070789SRoy Zang 4518aa070789SRoy Zang switch (hw->mac_type) { 4519aa070789SRoy Zang case e1000_82541: 4520aa070789SRoy Zang case e1000_82547: 4521aa070789SRoy Zang e1000_write_phy_reg(hw, 0x1F95, 0x0001); 4522aa070789SRoy Zang 4523aa070789SRoy Zang e1000_write_phy_reg(hw, 0x1F71, 0xBD21); 4524aa070789SRoy Zang 4525aa070789SRoy Zang e1000_write_phy_reg(hw, 0x1F79, 0x0018); 4526aa070789SRoy Zang 4527aa070789SRoy Zang e1000_write_phy_reg(hw, 0x1F30, 0x1600); 4528aa070789SRoy Zang 4529aa070789SRoy Zang e1000_write_phy_reg(hw, 0x1F31, 0x0014); 4530aa070789SRoy Zang 4531aa070789SRoy Zang e1000_write_phy_reg(hw, 0x1F32, 0x161C); 4532aa070789SRoy Zang 4533aa070789SRoy Zang e1000_write_phy_reg(hw, 0x1F94, 0x0003); 4534aa070789SRoy Zang 4535aa070789SRoy Zang e1000_write_phy_reg(hw, 0x1F96, 0x003F); 4536aa070789SRoy Zang 4537aa070789SRoy Zang e1000_write_phy_reg(hw, 0x2010, 0x0008); 4538aa070789SRoy Zang break; 4539aa070789SRoy Zang 4540aa070789SRoy Zang case e1000_82541_rev_2: 4541aa070789SRoy Zang case e1000_82547_rev_2: 4542aa070789SRoy Zang e1000_write_phy_reg(hw, 0x1F73, 0x0099); 4543aa070789SRoy Zang break; 4544aa070789SRoy Zang default: 4545aa070789SRoy Zang break; 4546aa070789SRoy Zang } 4547aa070789SRoy Zang 4548aa070789SRoy Zang e1000_write_phy_reg(hw, 0x0000, 0x3300); 4549aa070789SRoy Zang 4550aa070789SRoy Zang mdelay(20); 4551aa070789SRoy Zang 4552aa070789SRoy Zang /* Now enable the transmitter */ 455356b13b1eSZang Roy-R61911 if (!ret_val) 4554aa070789SRoy Zang e1000_write_phy_reg(hw, 0x2F5B, phy_saved_data); 4555aa070789SRoy Zang 4556aa070789SRoy Zang if (hw->mac_type == e1000_82547) { 4557aa070789SRoy Zang uint16_t fused, fine, coarse; 4558aa070789SRoy Zang 4559aa070789SRoy Zang /* Move to analog registers page */ 4560aa070789SRoy Zang e1000_read_phy_reg(hw, 4561aa070789SRoy Zang IGP01E1000_ANALOG_SPARE_FUSE_STATUS, &fused); 4562aa070789SRoy Zang 4563aa070789SRoy Zang if (!(fused & IGP01E1000_ANALOG_SPARE_FUSE_ENABLED)) { 4564aa070789SRoy Zang e1000_read_phy_reg(hw, 4565aa070789SRoy Zang IGP01E1000_ANALOG_FUSE_STATUS, &fused); 4566aa070789SRoy Zang 4567aa070789SRoy Zang fine = fused & IGP01E1000_ANALOG_FUSE_FINE_MASK; 4568aa070789SRoy Zang coarse = fused 4569aa070789SRoy Zang & IGP01E1000_ANALOG_FUSE_COARSE_MASK; 4570aa070789SRoy Zang 4571aa070789SRoy Zang if (coarse > 4572aa070789SRoy Zang IGP01E1000_ANALOG_FUSE_COARSE_THRESH) { 4573aa070789SRoy Zang coarse -= 4574aa070789SRoy Zang IGP01E1000_ANALOG_FUSE_COARSE_10; 4575aa070789SRoy Zang fine -= IGP01E1000_ANALOG_FUSE_FINE_1; 4576aa070789SRoy Zang } else if (coarse 4577aa070789SRoy Zang == IGP01E1000_ANALOG_FUSE_COARSE_THRESH) 4578aa070789SRoy Zang fine -= IGP01E1000_ANALOG_FUSE_FINE_10; 4579aa070789SRoy Zang 4580aa070789SRoy Zang fused = (fused 4581aa070789SRoy Zang & IGP01E1000_ANALOG_FUSE_POLY_MASK) | 4582aa070789SRoy Zang (fine 4583aa070789SRoy Zang & IGP01E1000_ANALOG_FUSE_FINE_MASK) | 4584aa070789SRoy Zang (coarse 4585aa070789SRoy Zang & IGP01E1000_ANALOG_FUSE_COARSE_MASK); 4586aa070789SRoy Zang 4587aa070789SRoy Zang e1000_write_phy_reg(hw, 4588aa070789SRoy Zang IGP01E1000_ANALOG_FUSE_CONTROL, fused); 4589aa070789SRoy Zang e1000_write_phy_reg(hw, 4590aa070789SRoy Zang IGP01E1000_ANALOG_FUSE_BYPASS, 4591aa070789SRoy Zang IGP01E1000_ANALOG_FUSE_ENABLE_SW_CONTROL); 4592aa070789SRoy Zang } 4593aa070789SRoy Zang } 4594aa070789SRoy Zang } 45952439e4bfSJean-Christophe PLAGNIOL-VILLARD } 45962439e4bfSJean-Christophe PLAGNIOL-VILLARD 45972439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 45982439e4bfSJean-Christophe PLAGNIOL-VILLARD * Resets the PHY 45992439e4bfSJean-Christophe PLAGNIOL-VILLARD * 46002439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 46012439e4bfSJean-Christophe PLAGNIOL-VILLARD * 4602aa070789SRoy Zang * Sets bit 15 of the MII Control register 46032439e4bfSJean-Christophe PLAGNIOL-VILLARD ******************************************************************************/ 4604aa070789SRoy Zang int32_t 46052439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_phy_reset(struct e1000_hw *hw) 46062439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4607aa070789SRoy Zang int32_t ret_val; 46082439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t phy_data; 46092439e4bfSJean-Christophe PLAGNIOL-VILLARD 46102439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGFUNC(); 46112439e4bfSJean-Christophe PLAGNIOL-VILLARD 4612aa070789SRoy Zang /* In the case of the phy reset being blocked, it's not an error, we 4613aa070789SRoy Zang * simply return success without performing the reset. */ 4614aa070789SRoy Zang ret_val = e1000_check_phy_reset_block(hw); 4615aa070789SRoy Zang if (ret_val) 4616aa070789SRoy Zang return E1000_SUCCESS; 4617aa070789SRoy Zang 4618aa070789SRoy Zang switch (hw->phy_type) { 4619aa070789SRoy Zang case e1000_phy_igp: 4620aa070789SRoy Zang case e1000_phy_igp_2: 4621aa070789SRoy Zang case e1000_phy_igp_3: 4622aa070789SRoy Zang case e1000_phy_ife: 462395186063SMarek Vasut case e1000_phy_igb: 4624aa070789SRoy Zang ret_val = e1000_phy_hw_reset(hw); 4625aa070789SRoy Zang if (ret_val) 4626aa070789SRoy Zang return ret_val; 4627aa070789SRoy Zang break; 4628aa070789SRoy Zang default: 4629aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, PHY_CTRL, &phy_data); 4630aa070789SRoy Zang if (ret_val) 4631aa070789SRoy Zang return ret_val; 4632aa070789SRoy Zang 46332439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_data |= MII_CR_RESET; 4634aa070789SRoy Zang ret_val = e1000_write_phy_reg(hw, PHY_CTRL, phy_data); 4635aa070789SRoy Zang if (ret_val) 4636aa070789SRoy Zang return ret_val; 4637aa070789SRoy Zang 46382439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1); 4639aa070789SRoy Zang break; 4640aa070789SRoy Zang } 4641aa070789SRoy Zang 4642aa070789SRoy Zang if (hw->phy_type == e1000_phy_igp || hw->phy_type == e1000_phy_igp_2) 4643aa070789SRoy Zang e1000_phy_init_script(hw); 4644aa070789SRoy Zang 4645aa070789SRoy Zang return E1000_SUCCESS; 46462439e4bfSJean-Christophe PLAGNIOL-VILLARD } 46472439e4bfSJean-Christophe PLAGNIOL-VILLARD 46481aeed8d7SWolfgang Denk static int e1000_set_phy_type (struct e1000_hw *hw) 4649ac3315c2SAndre Schwarz { 4650ac3315c2SAndre Schwarz DEBUGFUNC (); 4651ac3315c2SAndre Schwarz 4652ac3315c2SAndre Schwarz if (hw->mac_type == e1000_undefined) 4653ac3315c2SAndre Schwarz return -E1000_ERR_PHY_TYPE; 4654ac3315c2SAndre Schwarz 4655ac3315c2SAndre Schwarz switch (hw->phy_id) { 4656ac3315c2SAndre Schwarz case M88E1000_E_PHY_ID: 4657ac3315c2SAndre Schwarz case M88E1000_I_PHY_ID: 4658ac3315c2SAndre Schwarz case M88E1011_I_PHY_ID: 4659aa070789SRoy Zang case M88E1111_I_PHY_ID: 4660ac3315c2SAndre Schwarz hw->phy_type = e1000_phy_m88; 4661ac3315c2SAndre Schwarz break; 4662ac3315c2SAndre Schwarz case IGP01E1000_I_PHY_ID: 4663ac3315c2SAndre Schwarz if (hw->mac_type == e1000_82541 || 4664aa070789SRoy Zang hw->mac_type == e1000_82541_rev_2 || 4665aa070789SRoy Zang hw->mac_type == e1000_82547 || 4666aa070789SRoy Zang hw->mac_type == e1000_82547_rev_2) { 4667ac3315c2SAndre Schwarz hw->phy_type = e1000_phy_igp; 4668aa070789SRoy Zang break; 4669aa070789SRoy Zang } 4670aa070789SRoy Zang case IGP03E1000_E_PHY_ID: 4671aa070789SRoy Zang hw->phy_type = e1000_phy_igp_3; 4672aa070789SRoy Zang break; 4673aa070789SRoy Zang case IFE_E_PHY_ID: 4674aa070789SRoy Zang case IFE_PLUS_E_PHY_ID: 4675aa070789SRoy Zang case IFE_C_E_PHY_ID: 4676aa070789SRoy Zang hw->phy_type = e1000_phy_ife; 4677aa070789SRoy Zang break; 4678aa070789SRoy Zang case GG82563_E_PHY_ID: 4679aa070789SRoy Zang if (hw->mac_type == e1000_80003es2lan) { 4680aa070789SRoy Zang hw->phy_type = e1000_phy_gg82563; 4681ac3315c2SAndre Schwarz break; 4682ac3315c2SAndre Schwarz } 46832c2668f9SRoy Zang case BME1000_E_PHY_ID: 46842c2668f9SRoy Zang hw->phy_type = e1000_phy_bm; 46852c2668f9SRoy Zang break; 468695186063SMarek Vasut case I210_I_PHY_ID: 468795186063SMarek Vasut hw->phy_type = e1000_phy_igb; 468895186063SMarek Vasut break; 4689ac3315c2SAndre Schwarz /* Fall Through */ 4690ac3315c2SAndre Schwarz default: 4691ac3315c2SAndre Schwarz /* Should never have loaded on this device */ 4692ac3315c2SAndre Schwarz hw->phy_type = e1000_phy_undefined; 4693ac3315c2SAndre Schwarz return -E1000_ERR_PHY_TYPE; 4694ac3315c2SAndre Schwarz } 4695ac3315c2SAndre Schwarz 4696ac3315c2SAndre Schwarz return E1000_SUCCESS; 4697ac3315c2SAndre Schwarz } 4698ac3315c2SAndre Schwarz 46992439e4bfSJean-Christophe PLAGNIOL-VILLARD /****************************************************************************** 47002439e4bfSJean-Christophe PLAGNIOL-VILLARD * Probes the expected PHY address for known PHY IDs 47012439e4bfSJean-Christophe PLAGNIOL-VILLARD * 47022439e4bfSJean-Christophe PLAGNIOL-VILLARD * hw - Struct containing variables accessed by shared code 47032439e4bfSJean-Christophe PLAGNIOL-VILLARD ******************************************************************************/ 4704aa070789SRoy Zang static int32_t 47052439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_detect_gig_phy(struct e1000_hw *hw) 47062439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4707aa070789SRoy Zang int32_t phy_init_status, ret_val; 47082439e4bfSJean-Christophe PLAGNIOL-VILLARD uint16_t phy_id_high, phy_id_low; 4709472d5460SYork Sun bool match = false; 47102439e4bfSJean-Christophe PLAGNIOL-VILLARD 47112439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGFUNC(); 47122439e4bfSJean-Christophe PLAGNIOL-VILLARD 4713aa070789SRoy Zang /* The 82571 firmware may still be configuring the PHY. In this 4714aa070789SRoy Zang * case, we cannot access the PHY until the configuration is done. So 4715aa070789SRoy Zang * we explicitly set the PHY values. */ 4716aa070789SRoy Zang if (hw->mac_type == e1000_82571 || 4717aa070789SRoy Zang hw->mac_type == e1000_82572) { 4718aa070789SRoy Zang hw->phy_id = IGP01E1000_I_PHY_ID; 4719aa070789SRoy Zang hw->phy_type = e1000_phy_igp_2; 4720aa070789SRoy Zang return E1000_SUCCESS; 4721aa070789SRoy Zang } 4722aa070789SRoy Zang 4723aa070789SRoy Zang /* ESB-2 PHY reads require e1000_phy_gg82563 to be set because of a 4724aa070789SRoy Zang * work- around that forces PHY page 0 to be set or the reads fail. 4725aa070789SRoy Zang * The rest of the code in this routine uses e1000_read_phy_reg to 4726aa070789SRoy Zang * read the PHY ID. So for ESB-2 we need to have this set so our 4727aa070789SRoy Zang * reads won't fail. If the attached PHY is not a e1000_phy_gg82563, 4728aa070789SRoy Zang * the routines below will figure this out as well. */ 4729aa070789SRoy Zang if (hw->mac_type == e1000_80003es2lan) 4730aa070789SRoy Zang hw->phy_type = e1000_phy_gg82563; 4731aa070789SRoy Zang 47322439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read the PHY ID Registers to identify which PHY is onboard. */ 4733aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, PHY_ID1, &phy_id_high); 4734aa070789SRoy Zang if (ret_val) 4735aa070789SRoy Zang return ret_val; 4736aa070789SRoy Zang 47372439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->phy_id = (uint32_t) (phy_id_high << 16); 4738aa070789SRoy Zang udelay(20); 4739aa070789SRoy Zang ret_val = e1000_read_phy_reg(hw, PHY_ID2, &phy_id_low); 4740aa070789SRoy Zang if (ret_val) 4741aa070789SRoy Zang return ret_val; 4742aa070789SRoy Zang 47432439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->phy_id |= (uint32_t) (phy_id_low & PHY_REVISION_MASK); 4744aa070789SRoy Zang hw->phy_revision = (uint32_t) phy_id_low & ~PHY_REVISION_MASK; 47452439e4bfSJean-Christophe PLAGNIOL-VILLARD 47462439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (hw->mac_type) { 47472439e4bfSJean-Christophe PLAGNIOL-VILLARD case e1000_82543: 47482439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->phy_id == M88E1000_E_PHY_ID) 4749472d5460SYork Sun match = true; 47502439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 47512439e4bfSJean-Christophe PLAGNIOL-VILLARD case e1000_82544: 47522439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->phy_id == M88E1000_I_PHY_ID) 4753472d5460SYork Sun match = true; 47542439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 47552439e4bfSJean-Christophe PLAGNIOL-VILLARD case e1000_82540: 47562439e4bfSJean-Christophe PLAGNIOL-VILLARD case e1000_82545: 4757aa070789SRoy Zang case e1000_82545_rev_3: 47582439e4bfSJean-Christophe PLAGNIOL-VILLARD case e1000_82546: 4759aa070789SRoy Zang case e1000_82546_rev_3: 47602439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->phy_id == M88E1011_I_PHY_ID) 4761472d5460SYork Sun match = true; 47622439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4763aa070789SRoy Zang case e1000_82541: 4764ac3315c2SAndre Schwarz case e1000_82541_rev_2: 4765aa070789SRoy Zang case e1000_82547: 4766aa070789SRoy Zang case e1000_82547_rev_2: 4767ac3315c2SAndre Schwarz if(hw->phy_id == IGP01E1000_I_PHY_ID) 4768472d5460SYork Sun match = true; 4769ac3315c2SAndre Schwarz 4770ac3315c2SAndre Schwarz break; 4771aa070789SRoy Zang case e1000_82573: 4772aa070789SRoy Zang if (hw->phy_id == M88E1111_I_PHY_ID) 4773472d5460SYork Sun match = true; 4774aa070789SRoy Zang break; 47752c2668f9SRoy Zang case e1000_82574: 47762c2668f9SRoy Zang if (hw->phy_id == BME1000_E_PHY_ID) 4777472d5460SYork Sun match = true; 47782c2668f9SRoy Zang break; 4779aa070789SRoy Zang case e1000_80003es2lan: 4780aa070789SRoy Zang if (hw->phy_id == GG82563_E_PHY_ID) 4781472d5460SYork Sun match = true; 4782aa070789SRoy Zang break; 4783aa070789SRoy Zang case e1000_ich8lan: 4784aa070789SRoy Zang if (hw->phy_id == IGP03E1000_E_PHY_ID) 4785472d5460SYork Sun match = true; 4786aa070789SRoy Zang if (hw->phy_id == IFE_E_PHY_ID) 4787472d5460SYork Sun match = true; 4788aa070789SRoy Zang if (hw->phy_id == IFE_PLUS_E_PHY_ID) 4789472d5460SYork Sun match = true; 4790aa070789SRoy Zang if (hw->phy_id == IFE_C_E_PHY_ID) 4791472d5460SYork Sun match = true; 4792aa070789SRoy Zang break; 479395186063SMarek Vasut case e1000_igb: 479495186063SMarek Vasut if (hw->phy_id == I210_I_PHY_ID) 479595186063SMarek Vasut match = true; 479695186063SMarek Vasut break; 47972439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 47982439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Invalid MAC type %d\n", hw->mac_type); 47992439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_CONFIG; 48002439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4801ac3315c2SAndre Schwarz 4802ac3315c2SAndre Schwarz phy_init_status = e1000_set_phy_type(hw); 4803ac3315c2SAndre Schwarz 4804ac3315c2SAndre Schwarz if ((match) && (phy_init_status == E1000_SUCCESS)) { 48052439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("PHY ID 0x%X detected\n", hw->phy_id); 48062439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 48072439e4bfSJean-Christophe PLAGNIOL-VILLARD } 48082439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("Invalid PHY ID 0x%X\n", hw->phy_id); 48092439e4bfSJean-Christophe PLAGNIOL-VILLARD return -E1000_ERR_PHY; 48102439e4bfSJean-Christophe PLAGNIOL-VILLARD } 48112439e4bfSJean-Christophe PLAGNIOL-VILLARD 4812aa070789SRoy Zang /***************************************************************************** 4813aa070789SRoy Zang * Set media type and TBI compatibility. 4814aa070789SRoy Zang * 4815aa070789SRoy Zang * hw - Struct containing variables accessed by shared code 4816aa070789SRoy Zang * **************************************************************************/ 4817aa070789SRoy Zang void 4818aa070789SRoy Zang e1000_set_media_type(struct e1000_hw *hw) 4819aa070789SRoy Zang { 4820aa070789SRoy Zang uint32_t status; 4821aa070789SRoy Zang 4822aa070789SRoy Zang DEBUGFUNC(); 4823aa070789SRoy Zang 4824aa070789SRoy Zang if (hw->mac_type != e1000_82543) { 4825aa070789SRoy Zang /* tbi_compatibility is only valid on 82543 */ 4826472d5460SYork Sun hw->tbi_compatibility_en = false; 4827aa070789SRoy Zang } 4828aa070789SRoy Zang 4829aa070789SRoy Zang switch (hw->device_id) { 4830aa070789SRoy Zang case E1000_DEV_ID_82545GM_SERDES: 4831aa070789SRoy Zang case E1000_DEV_ID_82546GB_SERDES: 4832aa070789SRoy Zang case E1000_DEV_ID_82571EB_SERDES: 4833aa070789SRoy Zang case E1000_DEV_ID_82571EB_SERDES_DUAL: 4834aa070789SRoy Zang case E1000_DEV_ID_82571EB_SERDES_QUAD: 4835aa070789SRoy Zang case E1000_DEV_ID_82572EI_SERDES: 4836aa070789SRoy Zang case E1000_DEV_ID_80003ES2LAN_SERDES_DPT: 4837aa070789SRoy Zang hw->media_type = e1000_media_type_internal_serdes; 4838aa070789SRoy Zang break; 4839aa070789SRoy Zang default: 4840aa070789SRoy Zang switch (hw->mac_type) { 4841aa070789SRoy Zang case e1000_82542_rev2_0: 4842aa070789SRoy Zang case e1000_82542_rev2_1: 4843aa070789SRoy Zang hw->media_type = e1000_media_type_fiber; 4844aa070789SRoy Zang break; 4845aa070789SRoy Zang case e1000_ich8lan: 4846aa070789SRoy Zang case e1000_82573: 48472c2668f9SRoy Zang case e1000_82574: 484895186063SMarek Vasut case e1000_igb: 4849aa070789SRoy Zang /* The STATUS_TBIMODE bit is reserved or reused 4850aa070789SRoy Zang * for the this device. 4851aa070789SRoy Zang */ 4852aa070789SRoy Zang hw->media_type = e1000_media_type_copper; 4853aa070789SRoy Zang break; 4854aa070789SRoy Zang default: 4855aa070789SRoy Zang status = E1000_READ_REG(hw, STATUS); 4856aa070789SRoy Zang if (status & E1000_STATUS_TBIMODE) { 4857aa070789SRoy Zang hw->media_type = e1000_media_type_fiber; 4858aa070789SRoy Zang /* tbi_compatibility not valid on fiber */ 4859472d5460SYork Sun hw->tbi_compatibility_en = false; 4860aa070789SRoy Zang } else { 4861aa070789SRoy Zang hw->media_type = e1000_media_type_copper; 4862aa070789SRoy Zang } 4863aa070789SRoy Zang break; 4864aa070789SRoy Zang } 4865aa070789SRoy Zang } 4866aa070789SRoy Zang } 4867aa070789SRoy Zang 48682439e4bfSJean-Christophe PLAGNIOL-VILLARD /** 48692439e4bfSJean-Christophe PLAGNIOL-VILLARD * e1000_sw_init - Initialize general software structures (struct e1000_adapter) 48702439e4bfSJean-Christophe PLAGNIOL-VILLARD * 48712439e4bfSJean-Christophe PLAGNIOL-VILLARD * e1000_sw_init initializes the Adapter private data structure. 48722439e4bfSJean-Christophe PLAGNIOL-VILLARD * Fields are initialized based on PCI device information and 48732439e4bfSJean-Christophe PLAGNIOL-VILLARD * OS network device settings (MTU size). 48742439e4bfSJean-Christophe PLAGNIOL-VILLARD **/ 48752439e4bfSJean-Christophe PLAGNIOL-VILLARD 48762439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 4877d60626f8SKyle Moffett e1000_sw_init(struct eth_device *nic) 48782439e4bfSJean-Christophe PLAGNIOL-VILLARD { 48792439e4bfSJean-Christophe PLAGNIOL-VILLARD struct e1000_hw *hw = (typeof(hw)) nic->priv; 48802439e4bfSJean-Christophe PLAGNIOL-VILLARD int result; 48812439e4bfSJean-Christophe PLAGNIOL-VILLARD 48822439e4bfSJean-Christophe PLAGNIOL-VILLARD /* PCI config space info */ 48832439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_word(hw->pdev, PCI_VENDOR_ID, &hw->vendor_id); 48842439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_word(hw->pdev, PCI_DEVICE_ID, &hw->device_id); 48852439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_word(hw->pdev, PCI_SUBSYSTEM_VENDOR_ID, 48862439e4bfSJean-Christophe PLAGNIOL-VILLARD &hw->subsystem_vendor_id); 48872439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_word(hw->pdev, PCI_SUBSYSTEM_ID, &hw->subsystem_id); 48882439e4bfSJean-Christophe PLAGNIOL-VILLARD 48892439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_byte(hw->pdev, PCI_REVISION_ID, &hw->revision_id); 48902439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_word(hw->pdev, PCI_COMMAND, &hw->pci_cmd_word); 48912439e4bfSJean-Christophe PLAGNIOL-VILLARD 48922439e4bfSJean-Christophe PLAGNIOL-VILLARD /* identify the MAC */ 48932439e4bfSJean-Christophe PLAGNIOL-VILLARD result = e1000_set_mac_type(hw); 48942439e4bfSJean-Christophe PLAGNIOL-VILLARD if (result) { 4895d60626f8SKyle Moffett E1000_ERR(hw->nic, "Unknown MAC Type\n"); 48962439e4bfSJean-Christophe PLAGNIOL-VILLARD return result; 48972439e4bfSJean-Christophe PLAGNIOL-VILLARD } 48982439e4bfSJean-Christophe PLAGNIOL-VILLARD 4899aa070789SRoy Zang switch (hw->mac_type) { 4900aa070789SRoy Zang default: 4901aa070789SRoy Zang break; 4902aa070789SRoy Zang case e1000_82541: 4903aa070789SRoy Zang case e1000_82547: 4904aa070789SRoy Zang case e1000_82541_rev_2: 4905aa070789SRoy Zang case e1000_82547_rev_2: 4906aa070789SRoy Zang hw->phy_init_script = 1; 4907aa070789SRoy Zang break; 4908aa070789SRoy Zang } 4909aa070789SRoy Zang 49102439e4bfSJean-Christophe PLAGNIOL-VILLARD /* flow control settings */ 49112439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->fc_high_water = E1000_FC_HIGH_THRESH; 49122439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->fc_low_water = E1000_FC_LOW_THRESH; 49132439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->fc_pause_time = E1000_FC_PAUSE_TIME; 49142439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->fc_send_xon = 1; 49152439e4bfSJean-Christophe PLAGNIOL-VILLARD 49162439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Media type - copper or fiber */ 491795186063SMarek Vasut hw->tbi_compatibility_en = true; 4918aa070789SRoy Zang e1000_set_media_type(hw); 49192439e4bfSJean-Christophe PLAGNIOL-VILLARD 49202439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->mac_type >= e1000_82543) { 49212439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t status = E1000_READ_REG(hw, STATUS); 49222439e4bfSJean-Christophe PLAGNIOL-VILLARD 49232439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & E1000_STATUS_TBIMODE) { 49242439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("fiber interface\n"); 49252439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->media_type = e1000_media_type_fiber; 49262439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 49272439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("copper interface\n"); 49282439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->media_type = e1000_media_type_copper; 49292439e4bfSJean-Christophe PLAGNIOL-VILLARD } 49302439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 49312439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->media_type = e1000_media_type_fiber; 49322439e4bfSJean-Christophe PLAGNIOL-VILLARD } 49332439e4bfSJean-Christophe PLAGNIOL-VILLARD 4934472d5460SYork Sun hw->wait_autoneg_complete = true; 49352439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->mac_type < e1000_82543) 49362439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->report_tx_early = 0; 49372439e4bfSJean-Christophe PLAGNIOL-VILLARD else 49382439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->report_tx_early = 1; 49392439e4bfSJean-Christophe PLAGNIOL-VILLARD 49402439e4bfSJean-Christophe PLAGNIOL-VILLARD return E1000_SUCCESS; 49412439e4bfSJean-Christophe PLAGNIOL-VILLARD } 49422439e4bfSJean-Christophe PLAGNIOL-VILLARD 49432439e4bfSJean-Christophe PLAGNIOL-VILLARD void 49442439e4bfSJean-Christophe PLAGNIOL-VILLARD fill_rx(struct e1000_hw *hw) 49452439e4bfSJean-Christophe PLAGNIOL-VILLARD { 49462439e4bfSJean-Christophe PLAGNIOL-VILLARD struct e1000_rx_desc *rd; 494706e07f65SMinghuan Lian unsigned long flush_start, flush_end; 49482439e4bfSJean-Christophe PLAGNIOL-VILLARD 49492439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_last = rx_tail; 49502439e4bfSJean-Christophe PLAGNIOL-VILLARD rd = rx_base + rx_tail; 49512439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_tail = (rx_tail + 1) % 8; 49522439e4bfSJean-Christophe PLAGNIOL-VILLARD memset(rd, 0, 16); 495306e07f65SMinghuan Lian rd->buffer_addr = cpu_to_le64((unsigned long)packet); 4954873e8e01SMarek Vasut 4955873e8e01SMarek Vasut /* 4956873e8e01SMarek Vasut * Make sure there are no stale data in WB over this area, which 4957873e8e01SMarek Vasut * might get written into the memory while the e1000 also writes 4958873e8e01SMarek Vasut * into the same memory area. 4959873e8e01SMarek Vasut */ 496006e07f65SMinghuan Lian invalidate_dcache_range((unsigned long)packet, 496106e07f65SMinghuan Lian (unsigned long)packet + 4096); 4962873e8e01SMarek Vasut /* Dump the DMA descriptor into RAM. */ 496306e07f65SMinghuan Lian flush_start = ((unsigned long)rd) & ~(ARCH_DMA_MINALIGN - 1); 4964873e8e01SMarek Vasut flush_end = flush_start + roundup(sizeof(*rd), ARCH_DMA_MINALIGN); 4965873e8e01SMarek Vasut flush_dcache_range(flush_start, flush_end); 4966873e8e01SMarek Vasut 49672439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, RDT, rx_tail); 49682439e4bfSJean-Christophe PLAGNIOL-VILLARD } 49692439e4bfSJean-Christophe PLAGNIOL-VILLARD 49702439e4bfSJean-Christophe PLAGNIOL-VILLARD /** 49712439e4bfSJean-Christophe PLAGNIOL-VILLARD * e1000_configure_tx - Configure 8254x Transmit Unit after Reset 49722439e4bfSJean-Christophe PLAGNIOL-VILLARD * @adapter: board private structure 49732439e4bfSJean-Christophe PLAGNIOL-VILLARD * 49742439e4bfSJean-Christophe PLAGNIOL-VILLARD * Configure the Tx unit of the MAC after a reset. 49752439e4bfSJean-Christophe PLAGNIOL-VILLARD **/ 49762439e4bfSJean-Christophe PLAGNIOL-VILLARD 49772439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 49782439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_configure_tx(struct e1000_hw *hw) 49792439e4bfSJean-Christophe PLAGNIOL-VILLARD { 49802439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long tctl; 4981aa070789SRoy Zang unsigned long tipg, tarc; 4982aa070789SRoy Zang uint32_t ipgr1, ipgr2; 49832439e4bfSJean-Christophe PLAGNIOL-VILLARD 49846497e37aSMingkai Hu E1000_WRITE_REG(hw, TDBAL, (unsigned long)tx_base & 0xffffffff); 49856497e37aSMingkai Hu E1000_WRITE_REG(hw, TDBAH, (unsigned long)tx_base >> 32); 49862439e4bfSJean-Christophe PLAGNIOL-VILLARD 49872439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, TDLEN, 128); 49882439e4bfSJean-Christophe PLAGNIOL-VILLARD 49892439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Setup the HW Tx Head and Tail descriptor pointers */ 49902439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, TDH, 0); 49912439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, TDT, 0); 49922439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_tail = 0; 49932439e4bfSJean-Christophe PLAGNIOL-VILLARD 49942439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the default values for the Tx Inter Packet Gap timer */ 4995aa070789SRoy Zang if (hw->mac_type <= e1000_82547_rev_2 && 4996aa070789SRoy Zang (hw->media_type == e1000_media_type_fiber || 4997aa070789SRoy Zang hw->media_type == e1000_media_type_internal_serdes)) 4998aa070789SRoy Zang tipg = DEFAULT_82543_TIPG_IPGT_FIBER; 4999aa070789SRoy Zang else 5000aa070789SRoy Zang tipg = DEFAULT_82543_TIPG_IPGT_COPPER; 5001aa070789SRoy Zang 5002aa070789SRoy Zang /* Set the default values for the Tx Inter Packet Gap timer */ 50032439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (hw->mac_type) { 50042439e4bfSJean-Christophe PLAGNIOL-VILLARD case e1000_82542_rev2_0: 50052439e4bfSJean-Christophe PLAGNIOL-VILLARD case e1000_82542_rev2_1: 50062439e4bfSJean-Christophe PLAGNIOL-VILLARD tipg = DEFAULT_82542_TIPG_IPGT; 5007aa070789SRoy Zang ipgr1 = DEFAULT_82542_TIPG_IPGR1; 5008aa070789SRoy Zang ipgr2 = DEFAULT_82542_TIPG_IPGR2; 5009aa070789SRoy Zang break; 5010aa070789SRoy Zang case e1000_80003es2lan: 5011aa070789SRoy Zang ipgr1 = DEFAULT_82543_TIPG_IPGR1; 5012aa070789SRoy Zang ipgr2 = DEFAULT_80003ES2LAN_TIPG_IPGR2; 50132439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 50142439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 5015aa070789SRoy Zang ipgr1 = DEFAULT_82543_TIPG_IPGR1; 5016aa070789SRoy Zang ipgr2 = DEFAULT_82543_TIPG_IPGR2; 5017aa070789SRoy Zang break; 50182439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5019aa070789SRoy Zang tipg |= ipgr1 << E1000_TIPG_IPGR1_SHIFT; 5020aa070789SRoy Zang tipg |= ipgr2 << E1000_TIPG_IPGR2_SHIFT; 50212439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, TIPG, tipg); 50222439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Program the Transmit Control Register */ 50232439e4bfSJean-Christophe PLAGNIOL-VILLARD tctl = E1000_READ_REG(hw, TCTL); 50242439e4bfSJean-Christophe PLAGNIOL-VILLARD tctl &= ~E1000_TCTL_CT; 50252439e4bfSJean-Christophe PLAGNIOL-VILLARD tctl |= E1000_TCTL_EN | E1000_TCTL_PSP | 50262439e4bfSJean-Christophe PLAGNIOL-VILLARD (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT); 5027aa070789SRoy Zang 5028aa070789SRoy Zang if (hw->mac_type == e1000_82571 || hw->mac_type == e1000_82572) { 5029aa070789SRoy Zang tarc = E1000_READ_REG(hw, TARC0); 5030aa070789SRoy Zang /* set the speed mode bit, we'll clear it if we're not at 5031aa070789SRoy Zang * gigabit link later */ 5032aa070789SRoy Zang /* git bit can be set to 1*/ 5033aa070789SRoy Zang } else if (hw->mac_type == e1000_80003es2lan) { 5034aa070789SRoy Zang tarc = E1000_READ_REG(hw, TARC0); 5035aa070789SRoy Zang tarc |= 1; 5036aa070789SRoy Zang E1000_WRITE_REG(hw, TARC0, tarc); 5037aa070789SRoy Zang tarc = E1000_READ_REG(hw, TARC1); 5038aa070789SRoy Zang tarc |= 1; 5039aa070789SRoy Zang E1000_WRITE_REG(hw, TARC1, tarc); 5040aa070789SRoy Zang } 5041aa070789SRoy Zang 50422439e4bfSJean-Christophe PLAGNIOL-VILLARD 50432439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_config_collision_dist(hw); 5044aa070789SRoy Zang /* Setup Transmit Descriptor Settings for eop descriptor */ 5045aa070789SRoy Zang hw->txd_cmd = E1000_TXD_CMD_EOP | E1000_TXD_CMD_IFCS; 50462439e4bfSJean-Christophe PLAGNIOL-VILLARD 5047aa070789SRoy Zang /* Need to set up RS bit */ 5048aa070789SRoy Zang if (hw->mac_type < e1000_82543) 5049aa070789SRoy Zang hw->txd_cmd |= E1000_TXD_CMD_RPS; 50502439e4bfSJean-Christophe PLAGNIOL-VILLARD else 5051aa070789SRoy Zang hw->txd_cmd |= E1000_TXD_CMD_RS; 505295186063SMarek Vasut 505395186063SMarek Vasut 505495186063SMarek Vasut if (hw->mac_type == e1000_igb) { 505595186063SMarek Vasut E1000_WRITE_REG(hw, TCTL_EXT, 0x42 << 10); 505695186063SMarek Vasut 505795186063SMarek Vasut uint32_t reg_txdctl = E1000_READ_REG(hw, TXDCTL); 505895186063SMarek Vasut reg_txdctl |= 1 << 25; 505995186063SMarek Vasut E1000_WRITE_REG(hw, TXDCTL, reg_txdctl); 506095186063SMarek Vasut mdelay(20); 506195186063SMarek Vasut } 506295186063SMarek Vasut 506395186063SMarek Vasut 506495186063SMarek Vasut 5065aa070789SRoy Zang E1000_WRITE_REG(hw, TCTL, tctl); 506695186063SMarek Vasut 506795186063SMarek Vasut 50682439e4bfSJean-Christophe PLAGNIOL-VILLARD } 50692439e4bfSJean-Christophe PLAGNIOL-VILLARD 50702439e4bfSJean-Christophe PLAGNIOL-VILLARD /** 50712439e4bfSJean-Christophe PLAGNIOL-VILLARD * e1000_setup_rctl - configure the receive control register 50722439e4bfSJean-Christophe PLAGNIOL-VILLARD * @adapter: Board private structure 50732439e4bfSJean-Christophe PLAGNIOL-VILLARD **/ 50742439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 50752439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_setup_rctl(struct e1000_hw *hw) 50762439e4bfSJean-Christophe PLAGNIOL-VILLARD { 50772439e4bfSJean-Christophe PLAGNIOL-VILLARD uint32_t rctl; 50782439e4bfSJean-Christophe PLAGNIOL-VILLARD 50792439e4bfSJean-Christophe PLAGNIOL-VILLARD rctl = E1000_READ_REG(hw, RCTL); 50802439e4bfSJean-Christophe PLAGNIOL-VILLARD 50812439e4bfSJean-Christophe PLAGNIOL-VILLARD rctl &= ~(3 << E1000_RCTL_MO_SHIFT); 50822439e4bfSJean-Christophe PLAGNIOL-VILLARD 5083aa070789SRoy Zang rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_LBM_NO 5084aa070789SRoy Zang | E1000_RCTL_RDMTS_HALF; /* | 50852439e4bfSJean-Christophe PLAGNIOL-VILLARD (hw.mc_filter_type << E1000_RCTL_MO_SHIFT); */ 50862439e4bfSJean-Christophe PLAGNIOL-VILLARD 50872439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->tbi_compatibility_on == 1) 50882439e4bfSJean-Christophe PLAGNIOL-VILLARD rctl |= E1000_RCTL_SBP; 50892439e4bfSJean-Christophe PLAGNIOL-VILLARD else 50902439e4bfSJean-Christophe PLAGNIOL-VILLARD rctl &= ~E1000_RCTL_SBP; 50912439e4bfSJean-Christophe PLAGNIOL-VILLARD 50922439e4bfSJean-Christophe PLAGNIOL-VILLARD rctl &= ~(E1000_RCTL_SZ_4096); 50932439e4bfSJean-Christophe PLAGNIOL-VILLARD rctl |= E1000_RCTL_SZ_2048; 50942439e4bfSJean-Christophe PLAGNIOL-VILLARD rctl &= ~(E1000_RCTL_BSEX | E1000_RCTL_LPE); 50952439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, RCTL, rctl); 50962439e4bfSJean-Christophe PLAGNIOL-VILLARD } 50972439e4bfSJean-Christophe PLAGNIOL-VILLARD 50982439e4bfSJean-Christophe PLAGNIOL-VILLARD /** 50992439e4bfSJean-Christophe PLAGNIOL-VILLARD * e1000_configure_rx - Configure 8254x Receive Unit after Reset 51002439e4bfSJean-Christophe PLAGNIOL-VILLARD * @adapter: board private structure 51012439e4bfSJean-Christophe PLAGNIOL-VILLARD * 51022439e4bfSJean-Christophe PLAGNIOL-VILLARD * Configure the Rx unit of the MAC after a reset. 51032439e4bfSJean-Christophe PLAGNIOL-VILLARD **/ 51042439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 51052439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_configure_rx(struct e1000_hw *hw) 51062439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5107aa070789SRoy Zang unsigned long rctl, ctrl_ext; 51082439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_tail = 0; 51092439e4bfSJean-Christophe PLAGNIOL-VILLARD /* make sure receives are disabled while setting up the descriptors */ 51102439e4bfSJean-Christophe PLAGNIOL-VILLARD rctl = E1000_READ_REG(hw, RCTL); 51112439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, RCTL, rctl & ~E1000_RCTL_EN); 51122439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->mac_type >= e1000_82540) { 51132439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set the interrupt throttling rate. Value is calculated 51142439e4bfSJean-Christophe PLAGNIOL-VILLARD * as DEFAULT_ITR = 1/(MAX_INTS_PER_SEC * 256ns) */ 51152439e4bfSJean-Christophe PLAGNIOL-VILLARD #define MAX_INTS_PER_SEC 8000 51162439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DEFAULT_ITR 1000000000/(MAX_INTS_PER_SEC * 256) 51172439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, ITR, DEFAULT_ITR); 51182439e4bfSJean-Christophe PLAGNIOL-VILLARD } 51192439e4bfSJean-Christophe PLAGNIOL-VILLARD 5120aa070789SRoy Zang if (hw->mac_type >= e1000_82571) { 5121aa070789SRoy Zang ctrl_ext = E1000_READ_REG(hw, CTRL_EXT); 5122aa070789SRoy Zang /* Reset delay timers after every interrupt */ 5123aa070789SRoy Zang ctrl_ext |= E1000_CTRL_EXT_INT_TIMER_CLR; 5124aa070789SRoy Zang E1000_WRITE_REG(hw, CTRL_EXT, ctrl_ext); 5125aa070789SRoy Zang E1000_WRITE_FLUSH(hw); 5126aa070789SRoy Zang } 51272439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Setup the Base and Length of the Rx Descriptor Ring */ 51286497e37aSMingkai Hu E1000_WRITE_REG(hw, RDBAL, (unsigned long)rx_base & 0xffffffff); 51296497e37aSMingkai Hu E1000_WRITE_REG(hw, RDBAH, (unsigned long)rx_base >> 32); 51302439e4bfSJean-Christophe PLAGNIOL-VILLARD 51312439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, RDLEN, 128); 51322439e4bfSJean-Christophe PLAGNIOL-VILLARD 51332439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Setup the HW Rx Head and Tail Descriptor Pointers */ 51342439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, RDH, 0); 51352439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, RDT, 0); 51362439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Enable Receives */ 51372439e4bfSJean-Christophe PLAGNIOL-VILLARD 513895186063SMarek Vasut if (hw->mac_type == e1000_igb) { 513995186063SMarek Vasut 514095186063SMarek Vasut uint32_t reg_rxdctl = E1000_READ_REG(hw, RXDCTL); 514195186063SMarek Vasut reg_rxdctl |= 1 << 25; 514295186063SMarek Vasut E1000_WRITE_REG(hw, RXDCTL, reg_rxdctl); 514395186063SMarek Vasut mdelay(20); 514495186063SMarek Vasut } 514595186063SMarek Vasut 51462439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, RCTL, rctl); 514795186063SMarek Vasut 51482439e4bfSJean-Christophe PLAGNIOL-VILLARD fill_rx(hw); 51492439e4bfSJean-Christophe PLAGNIOL-VILLARD } 51502439e4bfSJean-Christophe PLAGNIOL-VILLARD 51512439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 51522439e4bfSJean-Christophe PLAGNIOL-VILLARD POLL - Wait for a frame 51532439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 51542439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 51552439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_poll(struct eth_device *nic) 51562439e4bfSJean-Christophe PLAGNIOL-VILLARD { 51572439e4bfSJean-Christophe PLAGNIOL-VILLARD struct e1000_hw *hw = nic->priv; 51582439e4bfSJean-Christophe PLAGNIOL-VILLARD struct e1000_rx_desc *rd; 515906e07f65SMinghuan Lian unsigned long inval_start, inval_end; 5160873e8e01SMarek Vasut uint32_t len; 5161873e8e01SMarek Vasut 51622439e4bfSJean-Christophe PLAGNIOL-VILLARD /* return true if there's an ethernet packet ready to read */ 51632439e4bfSJean-Christophe PLAGNIOL-VILLARD rd = rx_base + rx_last; 5164873e8e01SMarek Vasut 5165873e8e01SMarek Vasut /* Re-load the descriptor from RAM. */ 516606e07f65SMinghuan Lian inval_start = ((unsigned long)rd) & ~(ARCH_DMA_MINALIGN - 1); 5167873e8e01SMarek Vasut inval_end = inval_start + roundup(sizeof(*rd), ARCH_DMA_MINALIGN); 5168873e8e01SMarek Vasut invalidate_dcache_range(inval_start, inval_end); 5169873e8e01SMarek Vasut 51702439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(le32_to_cpu(rd->status)) & E1000_RXD_STAT_DD) 51712439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 51722439e4bfSJean-Christophe PLAGNIOL-VILLARD /* DEBUGOUT("recv: packet len=%d\n", rd->length); */ 5173873e8e01SMarek Vasut /* Packet received, make sure the data are re-loaded from RAM. */ 5174873e8e01SMarek Vasut len = le32_to_cpu(rd->length); 517506e07f65SMinghuan Lian invalidate_dcache_range((unsigned long)packet, 517606e07f65SMinghuan Lian (unsigned long)packet + 517706e07f65SMinghuan Lian roundup(len, ARCH_DMA_MINALIGN)); 51781fd92db8SJoe Hershberger net_process_received_packet((uchar *)packet, len); 51792439e4bfSJean-Christophe PLAGNIOL-VILLARD fill_rx(hw); 51802439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 51812439e4bfSJean-Christophe PLAGNIOL-VILLARD } 51822439e4bfSJean-Christophe PLAGNIOL-VILLARD 51832439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 51842439e4bfSJean-Christophe PLAGNIOL-VILLARD TRANSMIT - Transmit a frame 51852439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 5186873e8e01SMarek Vasut static int e1000_transmit(struct eth_device *nic, void *txpacket, int length) 51872439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5188873e8e01SMarek Vasut void *nv_packet = (void *)txpacket; 51892439e4bfSJean-Christophe PLAGNIOL-VILLARD struct e1000_hw *hw = nic->priv; 51902439e4bfSJean-Christophe PLAGNIOL-VILLARD struct e1000_tx_desc *txp; 51912439e4bfSJean-Christophe PLAGNIOL-VILLARD int i = 0; 519206e07f65SMinghuan Lian unsigned long flush_start, flush_end; 51932439e4bfSJean-Christophe PLAGNIOL-VILLARD 51942439e4bfSJean-Christophe PLAGNIOL-VILLARD txp = tx_base + tx_tail; 51952439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_tail = (tx_tail + 1) % 8; 51962439e4bfSJean-Christophe PLAGNIOL-VILLARD 51978aa858cbSWolfgang Denk txp->buffer_addr = cpu_to_le64(virt_to_bus(hw->pdev, nv_packet)); 5198aa070789SRoy Zang txp->lower.data = cpu_to_le32(hw->txd_cmd | length); 51992439e4bfSJean-Christophe PLAGNIOL-VILLARD txp->upper.data = 0; 5200873e8e01SMarek Vasut 5201873e8e01SMarek Vasut /* Dump the packet into RAM so e1000 can pick them. */ 520206e07f65SMinghuan Lian flush_dcache_range((unsigned long)nv_packet, 520306e07f65SMinghuan Lian (unsigned long)nv_packet + 520406e07f65SMinghuan Lian roundup(length, ARCH_DMA_MINALIGN)); 5205873e8e01SMarek Vasut /* Dump the descriptor into RAM as well. */ 520606e07f65SMinghuan Lian flush_start = ((unsigned long)txp) & ~(ARCH_DMA_MINALIGN - 1); 5207873e8e01SMarek Vasut flush_end = flush_start + roundup(sizeof(*txp), ARCH_DMA_MINALIGN); 5208873e8e01SMarek Vasut flush_dcache_range(flush_start, flush_end); 5209873e8e01SMarek Vasut 52102439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, TDT, tx_tail); 52112439e4bfSJean-Christophe PLAGNIOL-VILLARD 5212aa070789SRoy Zang E1000_WRITE_FLUSH(hw); 5213873e8e01SMarek Vasut while (1) { 5214873e8e01SMarek Vasut invalidate_dcache_range(flush_start, flush_end); 5215873e8e01SMarek Vasut if (le32_to_cpu(txp->upper.data) & E1000_TXD_STAT_DD) 5216873e8e01SMarek Vasut break; 52172439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i++ > TOUT_LOOP) { 52182439e4bfSJean-Christophe PLAGNIOL-VILLARD DEBUGOUT("e1000: tx timeout\n"); 52192439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 52202439e4bfSJean-Christophe PLAGNIOL-VILLARD } 52212439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); /* give the nic a chance to write to the register */ 52222439e4bfSJean-Christophe PLAGNIOL-VILLARD } 52232439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 52242439e4bfSJean-Christophe PLAGNIOL-VILLARD } 52252439e4bfSJean-Christophe PLAGNIOL-VILLARD 52262439e4bfSJean-Christophe PLAGNIOL-VILLARD /*reset function*/ 52272439e4bfSJean-Christophe PLAGNIOL-VILLARD static inline int 52282439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_reset(struct eth_device *nic) 52292439e4bfSJean-Christophe PLAGNIOL-VILLARD { 52302439e4bfSJean-Christophe PLAGNIOL-VILLARD struct e1000_hw *hw = nic->priv; 52312439e4bfSJean-Christophe PLAGNIOL-VILLARD 52322439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_reset_hw(hw); 52332439e4bfSJean-Christophe PLAGNIOL-VILLARD if (hw->mac_type >= e1000_82544) { 52342439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, WUC, 0); 52352439e4bfSJean-Christophe PLAGNIOL-VILLARD } 52362439e4bfSJean-Christophe PLAGNIOL-VILLARD return e1000_init_hw(nic); 52372439e4bfSJean-Christophe PLAGNIOL-VILLARD } 52382439e4bfSJean-Christophe PLAGNIOL-VILLARD 52392439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 52402439e4bfSJean-Christophe PLAGNIOL-VILLARD DISABLE - Turn off ethernet interface 52412439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 52422439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 52432439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_disable(struct eth_device *nic) 52442439e4bfSJean-Christophe PLAGNIOL-VILLARD { 52452439e4bfSJean-Christophe PLAGNIOL-VILLARD struct e1000_hw *hw = nic->priv; 52462439e4bfSJean-Christophe PLAGNIOL-VILLARD 52472439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Turn off the ethernet interface */ 52482439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, RCTL, 0); 52492439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, TCTL, 0); 52502439e4bfSJean-Christophe PLAGNIOL-VILLARD 52512439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear the transmit ring */ 52522439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, TDH, 0); 52532439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, TDT, 0); 52542439e4bfSJean-Christophe PLAGNIOL-VILLARD 52552439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Clear the receive ring */ 52562439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, RDH, 0); 52572439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, RDT, 0); 52582439e4bfSJean-Christophe PLAGNIOL-VILLARD 52592439e4bfSJean-Christophe PLAGNIOL-VILLARD /* put the card in its initial state */ 52602439e4bfSJean-Christophe PLAGNIOL-VILLARD #if 0 52612439e4bfSJean-Christophe PLAGNIOL-VILLARD E1000_WRITE_REG(hw, CTRL, E1000_CTRL_RST); 52622439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 52632439e4bfSJean-Christophe PLAGNIOL-VILLARD mdelay(10); 52642439e4bfSJean-Christophe PLAGNIOL-VILLARD 52652439e4bfSJean-Christophe PLAGNIOL-VILLARD } 52662439e4bfSJean-Christophe PLAGNIOL-VILLARD 52672439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 52682439e4bfSJean-Christophe PLAGNIOL-VILLARD INIT - set up ethernet interface(s) 52692439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 52702439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 52712439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_init(struct eth_device *nic, bd_t * bis) 52722439e4bfSJean-Christophe PLAGNIOL-VILLARD { 52732439e4bfSJean-Christophe PLAGNIOL-VILLARD struct e1000_hw *hw = nic->priv; 52742439e4bfSJean-Christophe PLAGNIOL-VILLARD int ret_val = 0; 52752439e4bfSJean-Christophe PLAGNIOL-VILLARD 52762439e4bfSJean-Christophe PLAGNIOL-VILLARD ret_val = e1000_reset(nic); 52772439e4bfSJean-Christophe PLAGNIOL-VILLARD if (ret_val < 0) { 52782439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((ret_val == -E1000_ERR_NOLINK) || 52792439e4bfSJean-Christophe PLAGNIOL-VILLARD (ret_val == -E1000_ERR_TIMEOUT)) { 5280d60626f8SKyle Moffett E1000_ERR(hw->nic, "Valid Link not detected\n"); 52812439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 5282d60626f8SKyle Moffett E1000_ERR(hw->nic, "Hardware Initialization Failed\n"); 52832439e4bfSJean-Christophe PLAGNIOL-VILLARD } 52842439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 52852439e4bfSJean-Christophe PLAGNIOL-VILLARD } 52862439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_configure_tx(hw); 52872439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_setup_rctl(hw); 52882439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_configure_rx(hw); 52892439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 52902439e4bfSJean-Christophe PLAGNIOL-VILLARD } 52912439e4bfSJean-Christophe PLAGNIOL-VILLARD 5292aa070789SRoy Zang /****************************************************************************** 5293aa070789SRoy Zang * Gets the current PCI bus type of hardware 5294aa070789SRoy Zang * 5295aa070789SRoy Zang * hw - Struct containing variables accessed by shared code 5296aa070789SRoy Zang *****************************************************************************/ 5297aa070789SRoy Zang void e1000_get_bus_type(struct e1000_hw *hw) 5298aa070789SRoy Zang { 5299aa070789SRoy Zang uint32_t status; 5300aa070789SRoy Zang 5301aa070789SRoy Zang switch (hw->mac_type) { 5302aa070789SRoy Zang case e1000_82542_rev2_0: 5303aa070789SRoy Zang case e1000_82542_rev2_1: 5304aa070789SRoy Zang hw->bus_type = e1000_bus_type_pci; 5305aa070789SRoy Zang break; 5306aa070789SRoy Zang case e1000_82571: 5307aa070789SRoy Zang case e1000_82572: 5308aa070789SRoy Zang case e1000_82573: 53092c2668f9SRoy Zang case e1000_82574: 5310aa070789SRoy Zang case e1000_80003es2lan: 5311aa070789SRoy Zang case e1000_ich8lan: 531295186063SMarek Vasut case e1000_igb: 5313aa070789SRoy Zang hw->bus_type = e1000_bus_type_pci_express; 5314aa070789SRoy Zang break; 5315aa070789SRoy Zang default: 5316aa070789SRoy Zang status = E1000_READ_REG(hw, STATUS); 5317aa070789SRoy Zang hw->bus_type = (status & E1000_STATUS_PCIX_MODE) ? 5318aa070789SRoy Zang e1000_bus_type_pcix : e1000_bus_type_pci; 5319aa070789SRoy Zang break; 5320aa070789SRoy Zang } 5321aa070789SRoy Zang } 5322aa070789SRoy Zang 5323ce5207e1SKyle Moffett /* A list of all registered e1000 devices */ 5324ce5207e1SKyle Moffett static LIST_HEAD(e1000_hw_list); 5325ce5207e1SKyle Moffett 53262439e4bfSJean-Christophe PLAGNIOL-VILLARD /************************************************************************** 53272439e4bfSJean-Christophe PLAGNIOL-VILLARD PROBE - Look for an adapter, this routine's visible to the outside 53282439e4bfSJean-Christophe PLAGNIOL-VILLARD You should omit the last argument struct pci_device * for a non-PCI NIC 53292439e4bfSJean-Christophe PLAGNIOL-VILLARD ***************************************************************************/ 53302439e4bfSJean-Christophe PLAGNIOL-VILLARD int 53312439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_initialize(bd_t * bis) 53322439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5333d60626f8SKyle Moffett unsigned int i; 53342439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_dev_t devno; 53352439e4bfSJean-Christophe PLAGNIOL-VILLARD 5336f81ecb5dSTimur Tabi DEBUGFUNC(); 5337f81ecb5dSTimur Tabi 5338d60626f8SKyle Moffett /* Find and probe all the matching PCI devices */ 5339d60626f8SKyle Moffett for (i = 0; (devno = pci_find_devices(e1000_supported, i)) >= 0; i++) { 5340d60626f8SKyle Moffett u32 val; 53412439e4bfSJean-Christophe PLAGNIOL-VILLARD 5342d60626f8SKyle Moffett /* 5343d60626f8SKyle Moffett * These will never get freed due to errors, this allows us to 5344d60626f8SKyle Moffett * perform SPI EEPROM programming from U-boot, for example. 5345d60626f8SKyle Moffett */ 5346d60626f8SKyle Moffett struct eth_device *nic = malloc(sizeof(*nic)); 5347d60626f8SKyle Moffett struct e1000_hw *hw = malloc(sizeof(*hw)); 5348d60626f8SKyle Moffett if (!nic || !hw) { 5349d60626f8SKyle Moffett printf("e1000#%u: Out of Memory!\n", i); 53504b29bdb0SKumar Gala free(nic); 5351d60626f8SKyle Moffett free(hw); 5352d60626f8SKyle Moffett continue; 53534b29bdb0SKumar Gala } 53544b29bdb0SKumar Gala 5355d60626f8SKyle Moffett /* Make sure all of the fields are initially zeroed */ 5356f7ac99fdSMatthew McClintock memset(nic, 0, sizeof(*nic)); 53574b29bdb0SKumar Gala memset(hw, 0, sizeof(*hw)); 53584b29bdb0SKumar Gala 5359d60626f8SKyle Moffett /* Assign the passed-in values */ 5360d60626f8SKyle Moffett hw->cardnum = i; 53612439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->pdev = devno; 5362d60626f8SKyle Moffett hw->nic = nic; 53632439e4bfSJean-Christophe PLAGNIOL-VILLARD nic->priv = hw; 53642439e4bfSJean-Christophe PLAGNIOL-VILLARD 5365d60626f8SKyle Moffett /* Generate a card name */ 5366d60626f8SKyle Moffett sprintf(nic->name, "e1000#%u", hw->cardnum); 5367d60626f8SKyle Moffett 5368d60626f8SKyle Moffett /* Print a debug message with the IO base address */ 5369d60626f8SKyle Moffett pci_read_config_dword(devno, PCI_BASE_ADDRESS_0, &val); 5370d60626f8SKyle Moffett E1000_DBG(nic, "iobase 0x%08x\n", val & 0xfffffff0); 5371d60626f8SKyle Moffett 5372d60626f8SKyle Moffett /* Try to enable I/O accesses and bus-mastering */ 5373d60626f8SKyle Moffett val = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER; 5374d60626f8SKyle Moffett pci_write_config_dword(devno, PCI_COMMAND, val); 5375d60626f8SKyle Moffett 5376d60626f8SKyle Moffett /* Make sure it worked */ 5377d60626f8SKyle Moffett pci_read_config_dword(devno, PCI_COMMAND, &val); 5378d60626f8SKyle Moffett if (!(val & PCI_COMMAND_MEMORY)) { 5379d60626f8SKyle Moffett E1000_ERR(nic, "Can't enable I/O memory\n"); 5380d60626f8SKyle Moffett continue; 5381d60626f8SKyle Moffett } 5382d60626f8SKyle Moffett if (!(val & PCI_COMMAND_MASTER)) { 5383d60626f8SKyle Moffett E1000_ERR(nic, "Can't enable bus-mastering\n"); 5384d60626f8SKyle Moffett continue; 5385d60626f8SKyle Moffett } 53862439e4bfSJean-Christophe PLAGNIOL-VILLARD 53872439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Are these variables needed? */ 53882439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->fc = e1000_fc_default; 53892439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->original_fc = e1000_fc_default; 53902439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->autoneg_failed = 0; 5391aa070789SRoy Zang hw->autoneg = 1; 5392472d5460SYork Sun hw->get_link_status = true; 5393a4277200SMarcel Ziswiler #ifndef CONFIG_E1000_NO_NVM 539495186063SMarek Vasut hw->eeprom_semaphore_present = true; 5395a4277200SMarcel Ziswiler #endif 5396d60626f8SKyle Moffett hw->hw_addr = pci_map_bar(devno, PCI_BASE_ADDRESS_0, 5397d60626f8SKyle Moffett PCI_REGION_MEM); 53982439e4bfSJean-Christophe PLAGNIOL-VILLARD hw->mac_type = e1000_undefined; 53992439e4bfSJean-Christophe PLAGNIOL-VILLARD 54002439e4bfSJean-Christophe PLAGNIOL-VILLARD /* MAC and Phy settings */ 5401d60626f8SKyle Moffett if (e1000_sw_init(nic) < 0) { 5402d60626f8SKyle Moffett E1000_ERR(nic, "Software init failed\n"); 5403d60626f8SKyle Moffett continue; 54042439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5405aa070789SRoy Zang if (e1000_check_phy_reset_block(hw)) 5406d60626f8SKyle Moffett E1000_ERR(nic, "PHY Reset is blocked!\n"); 5407d60626f8SKyle Moffett 5408ce5207e1SKyle Moffett /* Basic init was OK, reset the hardware and allow SPI access */ 5409aa070789SRoy Zang e1000_reset_hw(hw); 5410ce5207e1SKyle Moffett list_add_tail(&hw->list_node, &e1000_hw_list); 5411d60626f8SKyle Moffett 54128712adfdSRojhalat Ibrahim #ifndef CONFIG_E1000_NO_NVM 5413d60626f8SKyle Moffett /* Validate the EEPROM and get chipset information */ 5414a821d08dSStefan Roese #if !defined(CONFIG_MVBC_1G) 5415aa070789SRoy Zang if (e1000_init_eeprom_params(hw)) { 5416d60626f8SKyle Moffett E1000_ERR(nic, "EEPROM is invalid!\n"); 5417d60626f8SKyle Moffett continue; 5418aa070789SRoy Zang } 541995186063SMarek Vasut if ((E1000_READ_REG(hw, I210_EECD) & E1000_EECD_FLUPD) && 542095186063SMarek Vasut e1000_validate_eeprom_checksum(hw)) 5421d60626f8SKyle Moffett continue; 54222439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 54232439e4bfSJean-Christophe PLAGNIOL-VILLARD e1000_read_mac_addr(nic); 54248712adfdSRojhalat Ibrahim #endif 5425aa070789SRoy Zang e1000_get_bus_type(hw); 54262439e4bfSJean-Christophe PLAGNIOL-VILLARD 54278712adfdSRojhalat Ibrahim #ifndef CONFIG_E1000_NO_NVM 54282439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("e1000: %02x:%02x:%02x:%02x:%02x:%02x\n ", 54292439e4bfSJean-Christophe PLAGNIOL-VILLARD nic->enetaddr[0], nic->enetaddr[1], nic->enetaddr[2], 54302439e4bfSJean-Christophe PLAGNIOL-VILLARD nic->enetaddr[3], nic->enetaddr[4], nic->enetaddr[5]); 54318712adfdSRojhalat Ibrahim #else 54328712adfdSRojhalat Ibrahim memset(nic->enetaddr, 0, 6); 54338712adfdSRojhalat Ibrahim printf("e1000: no NVM\n"); 54348712adfdSRojhalat Ibrahim #endif 54352439e4bfSJean-Christophe PLAGNIOL-VILLARD 5436d60626f8SKyle Moffett /* Set up the function pointers and register the device */ 54372439e4bfSJean-Christophe PLAGNIOL-VILLARD nic->init = e1000_init; 54382439e4bfSJean-Christophe PLAGNIOL-VILLARD nic->recv = e1000_poll; 54392439e4bfSJean-Christophe PLAGNIOL-VILLARD nic->send = e1000_transmit; 54402439e4bfSJean-Christophe PLAGNIOL-VILLARD nic->halt = e1000_disable; 54412439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register(nic); 54422439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5443d60626f8SKyle Moffett 5444d60626f8SKyle Moffett return i; 54452439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5446ce5207e1SKyle Moffett 5447ce5207e1SKyle Moffett struct e1000_hw *e1000_find_card(unsigned int cardnum) 5448ce5207e1SKyle Moffett { 5449ce5207e1SKyle Moffett struct e1000_hw *hw; 5450ce5207e1SKyle Moffett 5451ce5207e1SKyle Moffett list_for_each_entry(hw, &e1000_hw_list, list_node) 5452ce5207e1SKyle Moffett if (hw->cardnum == cardnum) 5453ce5207e1SKyle Moffett return hw; 5454ce5207e1SKyle Moffett 5455ce5207e1SKyle Moffett return NULL; 5456ce5207e1SKyle Moffett } 5457ce5207e1SKyle Moffett 5458ce5207e1SKyle Moffett #ifdef CONFIG_CMD_E1000 5459ce5207e1SKyle Moffett static int do_e1000(cmd_tbl_t *cmdtp, int flag, 5460ce5207e1SKyle Moffett int argc, char * const argv[]) 5461ce5207e1SKyle Moffett { 5462ce5207e1SKyle Moffett struct e1000_hw *hw; 5463ce5207e1SKyle Moffett 5464ce5207e1SKyle Moffett if (argc < 3) { 5465ce5207e1SKyle Moffett cmd_usage(cmdtp); 5466ce5207e1SKyle Moffett return 1; 5467ce5207e1SKyle Moffett } 5468ce5207e1SKyle Moffett 5469ce5207e1SKyle Moffett /* Make sure we can find the requested e1000 card */ 5470ce5207e1SKyle Moffett hw = e1000_find_card(simple_strtoul(argv[1], NULL, 10)); 5471ce5207e1SKyle Moffett if (!hw) { 5472ce5207e1SKyle Moffett printf("e1000: ERROR: No such device: e1000#%s\n", argv[1]); 5473ce5207e1SKyle Moffett return 1; 5474ce5207e1SKyle Moffett } 5475ce5207e1SKyle Moffett 5476ce5207e1SKyle Moffett if (!strcmp(argv[2], "print-mac-address")) { 5477ce5207e1SKyle Moffett unsigned char *mac = hw->nic->enetaddr; 5478ce5207e1SKyle Moffett printf("%02x:%02x:%02x:%02x:%02x:%02x\n", 5479ce5207e1SKyle Moffett mac[0], mac[1], mac[2], mac[3], mac[4], mac[5]); 5480ce5207e1SKyle Moffett return 0; 5481ce5207e1SKyle Moffett } 5482ce5207e1SKyle Moffett 5483ce5207e1SKyle Moffett #ifdef CONFIG_E1000_SPI 5484ce5207e1SKyle Moffett /* Handle the "SPI" subcommand */ 5485ce5207e1SKyle Moffett if (!strcmp(argv[2], "spi")) 5486ce5207e1SKyle Moffett return do_e1000_spi(cmdtp, hw, argc - 3, argv + 3); 5487ce5207e1SKyle Moffett #endif 5488ce5207e1SKyle Moffett 5489ce5207e1SKyle Moffett cmd_usage(cmdtp); 5490ce5207e1SKyle Moffett return 1; 5491ce5207e1SKyle Moffett } 5492ce5207e1SKyle Moffett 5493ce5207e1SKyle Moffett U_BOOT_CMD( 5494ce5207e1SKyle Moffett e1000, 7, 0, do_e1000, 5495ce5207e1SKyle Moffett "Intel e1000 controller management", 5496ce5207e1SKyle Moffett /* */"<card#> print-mac-address\n" 5497ce5207e1SKyle Moffett #ifdef CONFIG_E1000_SPI 5498ce5207e1SKyle Moffett "e1000 <card#> spi show [<offset> [<length>]]\n" 5499ce5207e1SKyle Moffett "e1000 <card#> spi dump <addr> <offset> <length>\n" 5500ce5207e1SKyle Moffett "e1000 <card#> spi program <addr> <offset> <length>\n" 5501ce5207e1SKyle Moffett "e1000 <card#> spi checksum [update]\n" 5502ce5207e1SKyle Moffett #endif 5503ce5207e1SKyle Moffett " - Manage the Intel E1000 PCI device" 5504ce5207e1SKyle Moffett ); 5505ce5207e1SKyle Moffett #endif /* not CONFIG_CMD_E1000 */ 5506