1*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 2*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dm9000.c: Version 1.2 12/15/2003 3*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 4*2439e4bfSJean-Christophe PLAGNIOL-VILLARD A Davicom DM9000 ISA NIC fast Ethernet driver for Linux. 5*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Copyright (C) 1997 Sten Wang 6*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 7*2439e4bfSJean-Christophe PLAGNIOL-VILLARD This program is free software; you can redistribute it and/or 8*2439e4bfSJean-Christophe PLAGNIOL-VILLARD modify it under the terms of the GNU General Public License 9*2439e4bfSJean-Christophe PLAGNIOL-VILLARD as published by the Free Software Foundation; either version 2 10*2439e4bfSJean-Christophe PLAGNIOL-VILLARD of the License, or (at your option) any later version. 11*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 12*2439e4bfSJean-Christophe PLAGNIOL-VILLARD This program is distributed in the hope that it will be useful, 13*2439e4bfSJean-Christophe PLAGNIOL-VILLARD but WITHOUT ANY WARRANTY; without even the implied warranty of 14*2439e4bfSJean-Christophe PLAGNIOL-VILLARD MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15*2439e4bfSJean-Christophe PLAGNIOL-VILLARD GNU General Public License for more details. 16*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 17*2439e4bfSJean-Christophe PLAGNIOL-VILLARD (C)Copyright 1997-1998 DAVICOM Semiconductor,Inc. All Rights Reserved. 18*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 19*2439e4bfSJean-Christophe PLAGNIOL-VILLARD V0.11 06/20/2001 REG_0A bit3=1, default enable BP with DA match 20*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 06/22/2001 Support DM9801 progrmming 21*2439e4bfSJean-Christophe PLAGNIOL-VILLARD E3: R25 = ((R24 + NF) & 0x00ff) | 0xf000 22*2439e4bfSJean-Christophe PLAGNIOL-VILLARD E4: R25 = ((R24 + NF) & 0x00ff) | 0xc200 23*2439e4bfSJean-Christophe PLAGNIOL-VILLARD R17 = (R17 & 0xfff0) | NF + 3 24*2439e4bfSJean-Christophe PLAGNIOL-VILLARD E5: R25 = ((R24 + NF - 3) & 0x00ff) | 0xc200 25*2439e4bfSJean-Christophe PLAGNIOL-VILLARD R17 = (R17 & 0xfff0) | NF 26*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 27*2439e4bfSJean-Christophe PLAGNIOL-VILLARD v1.00 modify by simon 2001.9.5 28*2439e4bfSJean-Christophe PLAGNIOL-VILLARD change for kernel 2.4.x 29*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 30*2439e4bfSJean-Christophe PLAGNIOL-VILLARD v1.1 11/09/2001 fix force mode bug 31*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 32*2439e4bfSJean-Christophe PLAGNIOL-VILLARD v1.2 03/18/2003 Weilun Huang <weilun_huang@davicom.com.tw>: 33*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Fixed phy reset. 34*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Added tx/rx 32 bit mode. 35*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Cleaned up for kernel merge. 36*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 37*2439e4bfSJean-Christophe PLAGNIOL-VILLARD -------------------------------------- 38*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 39*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 12/15/2003 Initial port to u-boot by Sascha Hauer <saschahauer@web.de> 40*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 41*2439e4bfSJean-Christophe PLAGNIOL-VILLARD TODO: Homerun NIC and longrun NIC are not functional, only internal at the 42*2439e4bfSJean-Christophe PLAGNIOL-VILLARD moment. 43*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 44*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 45*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 46*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <command.h> 47*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 48*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h> 49*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 50*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_DRIVER_DM9000 51*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 52*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #include "dm9000x.h" 53*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 54*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Board/System/Debug information/definition ---------------- */ 55*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 56*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DM9801_NOISE_FLOOR 0x08 57*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DM9802_NOISE_FLOOR 0x05 58*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 59*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* #define CONFIG_DM9000_DEBUG */ 60*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 61*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_DM9000_DEBUG 62*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DM9000_DBG(fmt,args...) printf(fmt ,##args) 63*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #else /* */ 64*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DM9000_DBG(fmt,args...) 65*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* */ 66*2439e4bfSJean-Christophe PLAGNIOL-VILLARD enum DM9000_PHY_mode { DM9000_10MHD = 0, DM9000_100MHD = 67*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 1, DM9000_10MFD = 4, DM9000_100MFD = 5, DM9000_AUTO = 68*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 8, DM9000_1M_HPNA = 0x10 69*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 70*2439e4bfSJean-Christophe PLAGNIOL-VILLARD enum DM9000_NIC_TYPE { FASTETHER_NIC = 0, HOMERUN_NIC = 1, LONGRUN_NIC = 2 71*2439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 72*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 73*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Structure/enum declaration ------------------------------- */ 74*2439e4bfSJean-Christophe PLAGNIOL-VILLARD typedef struct board_info { 75*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 runt_length_counter; /* counter: RX length < 64byte */ 76*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 long_length_counter; /* counter: RX length > 1514byte */ 77*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 reset_counter; /* counter: RESET */ 78*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 reset_tx_timeout; /* RESET caused by TX Timeout */ 79*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 reset_rx_status; /* RESET caused by RX Statsus wrong */ 80*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 tx_pkt_cnt; 81*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 queue_start_addr; 82*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 dbug_cnt; 83*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 phy_addr; 84*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 device_wait_reset; /* device state */ 85*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 nic_type; /* NIC type */ 86*2439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char srom[128]; 87*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } board_info_t; 88*2439e4bfSJean-Christophe PLAGNIOL-VILLARD board_info_t dmfe_info; 89*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 90*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* For module input parameter */ 91*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int media_mode = DM9000_AUTO; 92*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static u8 nfloor = 0; 93*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 94*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* function declaration ------------------------------------- */ 95*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int eth_init(bd_t * bd); 96*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int eth_send(volatile void *, int); 97*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int eth_rx(void); 98*2439e4bfSJean-Christophe PLAGNIOL-VILLARD void eth_halt(void); 99*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static int dm9000_probe(void); 100*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static u16 phy_read(int); 101*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void phy_write(int, u16); 102*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 read_srom_word(int); 103*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static u8 DM9000_ior(int); 104*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void DM9000_iow(int reg, u8 value); 105*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 106*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* DM9000 network board routine ---------------------------- */ 107*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 108*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DM9000_outb(d,r) ( *(volatile u8 *)r = d ) 109*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DM9000_outw(d,r) ( *(volatile u16 *)r = d ) 110*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DM9000_outl(d,r) ( *(volatile u32 *)r = d ) 111*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DM9000_inb(r) (*(volatile u8 *)r) 112*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DM9000_inw(r) (*(volatile u16 *)r) 113*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DM9000_inl(r) (*(volatile u32 *)r) 114*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 115*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_DM9000_DEBUG 116*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 117*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dump_regs(void) 118*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 119*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("\n"); 120*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("NCR (0x00): %02x\n", DM9000_ior(0)); 121*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("NSR (0x01): %02x\n", DM9000_ior(1)); 122*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("TCR (0x02): %02x\n", DM9000_ior(2)); 123*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("TSRI (0x03): %02x\n", DM9000_ior(3)); 124*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("TSRII (0x04): %02x\n", DM9000_ior(4)); 125*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("RCR (0x05): %02x\n", DM9000_ior(5)); 126*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("RSR (0x06): %02x\n", DM9000_ior(6)); 127*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("ISR (0xFE): %02x\n", DM9000_ior(ISR)); 128*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("\n"); 129*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 130*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* */ 131*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 132*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 133*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Search DM9000 board, allocate space and register it 134*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 135*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int 136*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dm9000_probe(void) 137*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 138*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 id_val; 139*2439e4bfSJean-Christophe PLAGNIOL-VILLARD id_val = DM9000_ior(DM9000_VIDL); 140*2439e4bfSJean-Christophe PLAGNIOL-VILLARD id_val |= DM9000_ior(DM9000_VIDH) << 8; 141*2439e4bfSJean-Christophe PLAGNIOL-VILLARD id_val |= DM9000_ior(DM9000_PIDL) << 16; 142*2439e4bfSJean-Christophe PLAGNIOL-VILLARD id_val |= DM9000_ior(DM9000_PIDH) << 24; 143*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (id_val == DM9000_ID) { 144*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("dm9000 i/o: 0x%x, id: 0x%x \n", CONFIG_DM9000_BASE, 145*2439e4bfSJean-Christophe PLAGNIOL-VILLARD id_val); 146*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 147*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 148*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("dm9000 not found at 0x%08x id: 0x%08x\n", 149*2439e4bfSJean-Christophe PLAGNIOL-VILLARD CONFIG_DM9000_BASE, id_val); 150*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return -1; 151*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 152*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 153*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 154*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set PHY operationg mode 155*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 156*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 157*2439e4bfSJean-Christophe PLAGNIOL-VILLARD set_PHY_mode(void) 158*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 159*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 phy_reg4 = 0x01e1, phy_reg0 = 0x1000; 160*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(media_mode & DM9000_AUTO)) { 161*2439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (media_mode) { 162*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case DM9000_10MHD: 163*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg4 = 0x21; 164*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg0 = 0x0000; 165*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 166*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case DM9000_10MFD: 167*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg4 = 0x41; 168*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg0 = 0x1100; 169*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 170*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case DM9000_100MHD: 171*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg4 = 0x81; 172*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg0 = 0x2000; 173*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 174*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case DM9000_100MFD: 175*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg4 = 0x101; 176*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg0 = 0x3100; 177*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 178*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 179*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write(4, phy_reg4); /* Set PHY media mode */ 180*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write(0, phy_reg0); /* Tmp */ 181*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 182*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_GPCR, 0x01); /* Let GPIO0 output */ 183*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_GPR, 0x00); /* Enable PHY */ 184*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 185*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 186*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 187*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Init HomeRun DM9801 188*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 189*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 190*2439e4bfSJean-Christophe PLAGNIOL-VILLARD program_dm9801(u16 HPNA_rev) 191*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 192*2439e4bfSJean-Christophe PLAGNIOL-VILLARD __u16 reg16, reg17, reg24, reg25; 193*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!nfloor) 194*2439e4bfSJean-Christophe PLAGNIOL-VILLARD nfloor = DM9801_NOISE_FLOOR; 195*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg16 = phy_read(16); 196*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg17 = phy_read(17); 197*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg24 = phy_read(24); 198*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg25 = phy_read(25); 199*2439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (HPNA_rev) { 200*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case 0xb900: /* DM9801 E3 */ 201*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg16 |= 0x1000; 202*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg25 = ((reg24 + nfloor) & 0x00ff) | 0xf000; 203*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 204*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case 0xb901: /* DM9801 E4 */ 205*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg25 = ((reg24 + nfloor) & 0x00ff) | 0xc200; 206*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg17 = (reg17 & 0xfff0) + nfloor + 3; 207*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 208*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case 0xb902: /* DM9801 E5 */ 209*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case 0xb903: /* DM9801 E6 */ 210*2439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 211*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg16 |= 0x1000; 212*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg25 = ((reg24 + nfloor - 3) & 0x00ff) | 0xc200; 213*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg17 = (reg17 & 0xfff0) + nfloor; 214*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 215*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write(16, reg16); 216*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write(17, reg17); 217*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write(25, reg25); 218*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 219*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 220*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 221*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Init LongRun DM9802 222*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 223*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 224*2439e4bfSJean-Christophe PLAGNIOL-VILLARD program_dm9802(void) 225*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 226*2439e4bfSJean-Christophe PLAGNIOL-VILLARD __u16 reg25; 227*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!nfloor) 228*2439e4bfSJean-Christophe PLAGNIOL-VILLARD nfloor = DM9802_NOISE_FLOOR; 229*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg25 = phy_read(25); 230*2439e4bfSJean-Christophe PLAGNIOL-VILLARD reg25 = (reg25 & 0xff00) + nfloor; 231*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write(25, reg25); 232*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 233*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 234*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Identify NIC type 235*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 236*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 237*2439e4bfSJean-Christophe PLAGNIOL-VILLARD identify_nic(void) 238*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 239*2439e4bfSJean-Christophe PLAGNIOL-VILLARD struct board_info *db = &dmfe_info; /* Point a board information structure */ 240*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 phy_reg3; 241*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_NCR, NCR_EXT_PHY); 242*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_reg3 = phy_read(3); 243*2439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (phy_reg3 & 0xfff0) { 244*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case 0xb900: 245*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (phy_read(31) == 0x4404) { 246*2439e4bfSJean-Christophe PLAGNIOL-VILLARD db->nic_type = HOMERUN_NIC; 247*2439e4bfSJean-Christophe PLAGNIOL-VILLARD program_dm9801(phy_reg3); 248*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("found homerun NIC\n"); 249*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 250*2439e4bfSJean-Christophe PLAGNIOL-VILLARD db->nic_type = LONGRUN_NIC; 251*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("found longrun NIC\n"); 252*2439e4bfSJean-Christophe PLAGNIOL-VILLARD program_dm9802(); 253*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 254*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 255*2439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 256*2439e4bfSJean-Christophe PLAGNIOL-VILLARD db->nic_type = FASTETHER_NIC; 257*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 258*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 259*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_NCR, 0); 260*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 261*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 262*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* General Purpose dm9000 reset routine */ 263*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 264*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dm9000_reset(void) 265*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 266*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("resetting\n"); 267*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_NCR, NCR_RST); 268*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); /* delay 1ms */ 269*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 270*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 271*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Initilize dm9000 board 272*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 273*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int 274*2439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_init(bd_t * bd) 275*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 276*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, oft, lnk; 277*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("eth_init()\n"); 278*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 279*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* RESET device */ 280*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dm9000_reset(); 281*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dm9000_probe(); 282*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 283*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* NIC Type: FASTETHER, HOMERUN, LONGRUN */ 284*2439e4bfSJean-Christophe PLAGNIOL-VILLARD identify_nic(); 285*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 286*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* GPIO0 on pre-activate PHY */ 287*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_GPR, 0x00); /*REG_1F bit0 activate phyxcer */ 288*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 289*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set PHY */ 290*2439e4bfSJean-Christophe PLAGNIOL-VILLARD set_PHY_mode(); 291*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 292*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Program operating register */ 293*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_NCR, 0x0); /* only intern phy supported by now */ 294*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_TCR, 0); /* TX Polling clear */ 295*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_BPTR, 0x3f); /* Less 3Kb, 200us */ 296*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_FCTR, FCTR_HWOT(3) | FCTR_LWOT(8)); /* Flow Control : High/Low Water */ 297*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_FCR, 0x0); /* SH FIXME: This looks strange! Flow Control */ 298*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_SMCR, 0); /* Special Mode */ 299*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_NSR, NSR_WAKEST | NSR_TX2END | NSR_TX1END); /* clear TX status */ 300*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_ISR, 0x0f); /* Clear interrupt status */ 301*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 302*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set Node address */ 303*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 6; i++) 304*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ((u16 *) bd->bi_enetaddr)[i] = read_srom_word(i); 305*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 306*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (is_zero_ether_addr(bd->bi_enetaddr) || 307*2439e4bfSJean-Christophe PLAGNIOL-VILLARD is_multicast_ether_addr(bd->bi_enetaddr)) { 308*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* try reading from environment */ 309*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 i; 310*2439e4bfSJean-Christophe PLAGNIOL-VILLARD char *s, *e; 311*2439e4bfSJean-Christophe PLAGNIOL-VILLARD s = getenv ("ethaddr"); 312*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 6; ++i) { 313*2439e4bfSJean-Christophe PLAGNIOL-VILLARD bd->bi_enetaddr[i] = s ? 314*2439e4bfSJean-Christophe PLAGNIOL-VILLARD simple_strtoul (s, &e, 16) : 0; 315*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (s) 316*2439e4bfSJean-Christophe PLAGNIOL-VILLARD s = (*e) ? e + 1 : e; 317*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 318*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 319*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 320*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("MAC: %02x:%02x:%02x:%02x:%02x:%02x\n", bd->bi_enetaddr[0], 321*2439e4bfSJean-Christophe PLAGNIOL-VILLARD bd->bi_enetaddr[1], bd->bi_enetaddr[2], bd->bi_enetaddr[3], 322*2439e4bfSJean-Christophe PLAGNIOL-VILLARD bd->bi_enetaddr[4], bd->bi_enetaddr[5]); 323*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0, oft = 0x10; i < 6; i++, oft++) 324*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(oft, bd->bi_enetaddr[i]); 325*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0, oft = 0x16; i < 8; i++, oft++) 326*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(oft, 0xff); 327*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 328*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* read back mac, just to be sure */ 329*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0, oft = 0x10; i < 6; i++, oft++) 330*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("%02x:", DM9000_ior(oft)); 331*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("\n"); 332*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 333*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Activate DM9000 */ 334*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_RCR, RCR_DIS_LONG | RCR_DIS_CRC | RCR_RXEN); /* RX enable */ 335*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_IMR, IMR_PAR); /* Enable TX/RX interrupt mask */ 336*2439e4bfSJean-Christophe PLAGNIOL-VILLARD i = 0; 337*2439e4bfSJean-Christophe PLAGNIOL-VILLARD while (!(phy_read(1) & 0x20)) { /* autonegation complete bit */ 338*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000); 339*2439e4bfSJean-Christophe PLAGNIOL-VILLARD i++; 340*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i == 10000) { 341*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("could not establish link\n"); 342*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 343*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 344*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 345*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 346*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* see what we've got */ 347*2439e4bfSJean-Christophe PLAGNIOL-VILLARD lnk = phy_read(17) >> 12; 348*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("operating at "); 349*2439e4bfSJean-Christophe PLAGNIOL-VILLARD switch (lnk) { 350*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case 1: 351*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("10M half duplex "); 352*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 353*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case 2: 354*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("10M full duplex "); 355*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 356*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case 4: 357*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("100M half duplex "); 358*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 359*2439e4bfSJean-Christophe PLAGNIOL-VILLARD case 8: 360*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("100M full duplex "); 361*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 362*2439e4bfSJean-Christophe PLAGNIOL-VILLARD default: 363*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("unknown: %d ", lnk); 364*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 365*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 366*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("mode\n"); 367*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 368*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 369*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 370*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 371*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Hardware start transmission. 372*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Send a packet to media from the upper layer. 373*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 374*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int 375*2439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_send(volatile void *packet, int length) 376*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 377*2439e4bfSJean-Christophe PLAGNIOL-VILLARD char *data_ptr; 378*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 tmplen, i; 379*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int tmo; 380*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("eth_send: length: %d\n", length); 381*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < length; i++) { 382*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i % 8 == 0) 383*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("\nSend: 02x: ", i); 384*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("%02x ", ((unsigned char *) packet)[i]); 385*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } DM9000_DBG("\n"); 386*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 387*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Move data to DM9000 TX RAM */ 388*2439e4bfSJean-Christophe PLAGNIOL-VILLARD data_ptr = (char *) packet; 389*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_outb(DM9000_MWCMD, DM9000_IO); 390*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 391*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_DM9000_USE_8BIT 392*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Byte mode */ 393*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < length; i++) 394*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_outb((data_ptr[i] & 0xff), DM9000_DATA); 395*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 396*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* */ 397*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_DM9000_USE_16BIT 398*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tmplen = (length + 1) / 2; 399*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < tmplen; i++) 400*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_outw(((u16 *) data_ptr)[i], DM9000_DATA); 401*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 402*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* */ 403*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_DM9000_USE_32BIT 404*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tmplen = (length + 3) / 4; 405*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < tmplen; i++) 406*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_outl(((u32 *) data_ptr)[i], DM9000_DATA); 407*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 408*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* */ 409*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 410*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Set TX length to DM9000 */ 411*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_TXPLL, length & 0xff); 412*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_TXPLH, (length >> 8) & 0xff); 413*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 414*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Issue TX polling command */ 415*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_TCR, TCR_TXREQ); /* Cleared after TX complete */ 416*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 417*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* wait for end of transmission */ 418*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tmo = get_timer(0) + 5 * CFG_HZ; 419*2439e4bfSJean-Christophe PLAGNIOL-VILLARD while (DM9000_ior(DM9000_TCR) & TCR_TXREQ) { 420*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (get_timer(0) >= tmo) { 421*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("transmission timeout\n"); 422*2439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 423*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 424*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 425*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("transmit done\n\n"); 426*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 427*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 428*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 429*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 430*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Stop the interface. 431*2439e4bfSJean-Christophe PLAGNIOL-VILLARD The interface is stopped when it is brought. 432*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 433*2439e4bfSJean-Christophe PLAGNIOL-VILLARD void 434*2439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_halt(void) 435*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 436*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("eth_halt\n"); 437*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 438*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* RESET devie */ 439*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write(0, 0x8000); /* PHY RESET */ 440*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_GPR, 0x01); /* Power-Down PHY */ 441*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_IMR, 0x80); /* Disable all interrupt */ 442*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_RCR, 0x00); /* Disable RX */ 443*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 444*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 445*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 446*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Received a packet and pass to upper layer 447*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 448*2439e4bfSJean-Christophe PLAGNIOL-VILLARD int 449*2439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_rx(void) 450*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 451*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u8 rxbyte, *rdptr = (u8 *) NetRxPackets[0]; 452*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 RxStatus, RxLen = 0; 453*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 tmplen, i; 454*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_DM9000_USE_32BIT 455*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 tmpdata; 456*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 457*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 458*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check packet ready or not */ 459*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_ior(DM9000_MRCMDX); /* Dummy read */ 460*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rxbyte = DM9000_inb(DM9000_DATA); /* Got most updated data */ 461*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (rxbyte == 0) 462*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 463*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 464*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Status check: this byte must be 0 or 1 */ 465*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (rxbyte > 1) { 466*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_RCR, 0x00); /* Stop Device */ 467*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_ISR, 0x80); /* Stop INT request */ 468*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("rx status check: %d\n", rxbyte); 469*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 470*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("receiving packet\n"); 471*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 472*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* A packet ready now & Get status/length */ 473*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_outb(DM9000_MRCMD, DM9000_IO); 474*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 475*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_DM9000_USE_8BIT 476*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxStatus = DM9000_inb(DM9000_DATA) + (DM9000_inb(DM9000_DATA) << 8); 477*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxLen = DM9000_inb(DM9000_DATA) + (DM9000_inb(DM9000_DATA) << 8); 478*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 479*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* */ 480*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_DM9000_USE_16BIT 481*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxStatus = DM9000_inw(DM9000_DATA); 482*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxLen = DM9000_inw(DM9000_DATA); 483*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 484*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* */ 485*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_DM9000_USE_32BIT 486*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tmpdata = DM9000_inl(DM9000_DATA); 487*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxStatus = tmpdata; 488*2439e4bfSJean-Christophe PLAGNIOL-VILLARD RxLen = tmpdata >> 16; 489*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 490*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* */ 491*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("rx status: 0x%04x rx len: %d\n", RxStatus, RxLen); 492*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 493*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Move data from DM9000 */ 494*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Read received packet from RX SRAM */ 495*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_DM9000_USE_8BIT 496*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < RxLen; i++) 497*2439e4bfSJean-Christophe PLAGNIOL-VILLARD rdptr[i] = DM9000_inb(DM9000_DATA); 498*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 499*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* */ 500*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_DM9000_USE_16BIT 501*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tmplen = (RxLen + 1) / 2; 502*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < tmplen; i++) 503*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ((u16 *) rdptr)[i] = DM9000_inw(DM9000_DATA); 504*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 505*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* */ 506*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_DM9000_USE_32BIT 507*2439e4bfSJean-Christophe PLAGNIOL-VILLARD tmplen = (RxLen + 3) / 4; 508*2439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < tmplen; i++) 509*2439e4bfSJean-Christophe PLAGNIOL-VILLARD ((u32 *) rdptr)[i] = DM9000_inl(DM9000_DATA); 510*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 511*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* */ 512*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((RxStatus & 0xbf00) || (RxLen < 0x40) 513*2439e4bfSJean-Christophe PLAGNIOL-VILLARD || (RxLen > DM9000_PKT_MAX)) { 514*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (RxStatus & 0x100) { 515*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("rx fifo error\n"); 516*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 517*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (RxStatus & 0x200) { 518*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("rx crc error\n"); 519*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 520*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (RxStatus & 0x8000) { 521*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("rx length error\n"); 522*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 523*2439e4bfSJean-Christophe PLAGNIOL-VILLARD if (RxLen > DM9000_PKT_MAX) { 524*2439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("rx length too big\n"); 525*2439e4bfSJean-Christophe PLAGNIOL-VILLARD dm9000_reset(); 526*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 527*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 528*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 529*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Pass to upper layer */ 530*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("passing packet to upper layer\n"); 531*2439e4bfSJean-Christophe PLAGNIOL-VILLARD NetReceive(NetRxPackets[0], RxLen); 532*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return RxLen; 533*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 534*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 535*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 536*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 537*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 538*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Read a word data from SROM 539*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 540*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 541*2439e4bfSJean-Christophe PLAGNIOL-VILLARD read_srom_word(int offset) 542*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 543*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_EPAR, offset); 544*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_EPCR, 0x4); 545*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(8000); 546*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_EPCR, 0x0); 547*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return (DM9000_ior(DM9000_EPDRL) + (DM9000_ior(DM9000_EPDRH) << 8)); 548*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 549*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 550*2439e4bfSJean-Christophe PLAGNIOL-VILLARD void 551*2439e4bfSJean-Christophe PLAGNIOL-VILLARD write_srom_word(int offset, u16 val) 552*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 553*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_EPAR, offset); 554*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_EPDRH, ((val >> 8) & 0xff)); 555*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_EPDRL, (val & 0xff)); 556*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_EPCR, 0x12); 557*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(8000); 558*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_EPCR, 0); 559*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 560*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 561*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 562*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 563*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Read a byte from I/O port 564*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 565*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static u8 566*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_ior(int reg) 567*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 568*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_outb(reg, DM9000_IO); 569*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return DM9000_inb(DM9000_DATA); 570*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 571*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 572*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 573*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Write a byte to I/O port 574*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 575*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 576*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(int reg, u8 value) 577*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 578*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_outb(reg, DM9000_IO); 579*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_outb(value, DM9000_DATA); 580*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 581*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 582*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 583*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Read a word from phyxcer 584*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 585*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static u16 586*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_read(int reg) 587*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 588*2439e4bfSJean-Christophe PLAGNIOL-VILLARD u16 val; 589*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 590*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Fill the phyxcer register into REG_0C */ 591*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_EPAR, DM9000_PHY | reg); 592*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_EPCR, 0xc); /* Issue phyxcer read command */ 593*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(100); /* Wait read complete */ 594*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_EPCR, 0x0); /* Clear phyxcer read command */ 595*2439e4bfSJean-Christophe PLAGNIOL-VILLARD val = (DM9000_ior(DM9000_EPDRH) << 8) | DM9000_ior(DM9000_EPDRL); 596*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 597*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The read data keeps on REG_0D & REG_0E */ 598*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("phy_read(%d): %d\n", reg, val); 599*2439e4bfSJean-Christophe PLAGNIOL-VILLARD return val; 600*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 601*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 602*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 603*2439e4bfSJean-Christophe PLAGNIOL-VILLARD Write a word to phyxcer 604*2439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 605*2439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 606*2439e4bfSJean-Christophe PLAGNIOL-VILLARD phy_write(int reg, u16 value) 607*2439e4bfSJean-Christophe PLAGNIOL-VILLARD { 608*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 609*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Fill the phyxcer register into REG_0C */ 610*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_EPAR, DM9000_PHY | reg); 611*2439e4bfSJean-Christophe PLAGNIOL-VILLARD 612*2439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Fill the written data into REG_0D & REG_0E */ 613*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_EPDRL, (value & 0xff)); 614*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_EPDRH, ((value >> 8) & 0xff)); 615*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_EPCR, 0xa); /* Issue phyxcer write command */ 616*2439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(500); /* Wait write complete */ 617*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_iow(DM9000_EPCR, 0x0); /* Clear phyxcer write command */ 618*2439e4bfSJean-Christophe PLAGNIOL-VILLARD DM9000_DBG("phy_write(reg:%d, value:%d)\n", reg, value); 619*2439e4bfSJean-Christophe PLAGNIOL-VILLARD } 620*2439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_DRIVER_DM9000 */ 621