15b1b1883SVipin KUMAR /* 25b1b1883SVipin KUMAR * (C) Copyright 2010 35b1b1883SVipin KUMAR * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com. 45b1b1883SVipin KUMAR * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 65b1b1883SVipin KUMAR */ 75b1b1883SVipin KUMAR 85b1b1883SVipin KUMAR #ifndef _DW_ETH_H 95b1b1883SVipin KUMAR #define _DW_ETH_H 105b1b1883SVipin KUMAR 115b1b1883SVipin KUMAR #define CONFIG_TX_DESCR_NUM 16 125b1b1883SVipin KUMAR #define CONFIG_RX_DESCR_NUM 16 135b1b1883SVipin KUMAR #define CONFIG_ETH_BUFSIZE 2048 145b1b1883SVipin KUMAR #define TX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_TX_DESCR_NUM) 155b1b1883SVipin KUMAR #define RX_TOTAL_BUFSIZE (CONFIG_ETH_BUFSIZE * CONFIG_RX_DESCR_NUM) 165b1b1883SVipin KUMAR 175b1b1883SVipin KUMAR #define CONFIG_MACRESET_TIMEOUT (3 * CONFIG_SYS_HZ) 185b1b1883SVipin KUMAR #define CONFIG_MDIO_TIMEOUT (3 * CONFIG_SYS_HZ) 195b1b1883SVipin KUMAR #define CONFIG_PHYRESET_TIMEOUT (3 * CONFIG_SYS_HZ) 205b1b1883SVipin KUMAR #define CONFIG_AUTONEG_TIMEOUT (5 * CONFIG_SYS_HZ) 215b1b1883SVipin KUMAR 225b1b1883SVipin KUMAR struct eth_mac_regs { 235b1b1883SVipin KUMAR u32 conf; /* 0x00 */ 245b1b1883SVipin KUMAR u32 framefilt; /* 0x04 */ 255b1b1883SVipin KUMAR u32 hashtablehigh; /* 0x08 */ 265b1b1883SVipin KUMAR u32 hashtablelow; /* 0x0c */ 275b1b1883SVipin KUMAR u32 miiaddr; /* 0x10 */ 285b1b1883SVipin KUMAR u32 miidata; /* 0x14 */ 295b1b1883SVipin KUMAR u32 flowcontrol; /* 0x18 */ 305b1b1883SVipin KUMAR u32 vlantag; /* 0x1c */ 315b1b1883SVipin KUMAR u32 version; /* 0x20 */ 325b1b1883SVipin KUMAR u8 reserved_1[20]; 335b1b1883SVipin KUMAR u32 intreg; /* 0x38 */ 345b1b1883SVipin KUMAR u32 intmask; /* 0x3c */ 355b1b1883SVipin KUMAR u32 macaddr0hi; /* 0x40 */ 365b1b1883SVipin KUMAR u32 macaddr0lo; /* 0x44 */ 375b1b1883SVipin KUMAR }; 385b1b1883SVipin KUMAR 395b1b1883SVipin KUMAR /* MAC configuration register definitions */ 405b1b1883SVipin KUMAR #define FRAMEBURSTENABLE (1 << 21) 415b1b1883SVipin KUMAR #define MII_PORTSELECT (1 << 15) 425b1b1883SVipin KUMAR #define FES_100 (1 << 14) 435b1b1883SVipin KUMAR #define DISABLERXOWN (1 << 13) 445b1b1883SVipin KUMAR #define FULLDPLXMODE (1 << 11) 455b1b1883SVipin KUMAR #define RXENABLE (1 << 2) 465b1b1883SVipin KUMAR #define TXENABLE (1 << 3) 475b1b1883SVipin KUMAR 485b1b1883SVipin KUMAR /* MII address register definitions */ 495b1b1883SVipin KUMAR #define MII_BUSY (1 << 0) 505b1b1883SVipin KUMAR #define MII_WRITE (1 << 1) 515b1b1883SVipin KUMAR #define MII_CLKRANGE_60_100M (0) 525b1b1883SVipin KUMAR #define MII_CLKRANGE_100_150M (0x4) 535b1b1883SVipin KUMAR #define MII_CLKRANGE_20_35M (0x8) 545b1b1883SVipin KUMAR #define MII_CLKRANGE_35_60M (0xC) 555b1b1883SVipin KUMAR #define MII_CLKRANGE_150_250M (0x10) 565b1b1883SVipin KUMAR #define MII_CLKRANGE_250_300M (0x14) 575b1b1883SVipin KUMAR 585b1b1883SVipin KUMAR #define MIIADDRSHIFT (11) 595b1b1883SVipin KUMAR #define MIIREGSHIFT (6) 605b1b1883SVipin KUMAR #define MII_REGMSK (0x1F << 6) 615b1b1883SVipin KUMAR #define MII_ADDRMSK (0x1F << 11) 625b1b1883SVipin KUMAR 635b1b1883SVipin KUMAR 645b1b1883SVipin KUMAR struct eth_dma_regs { 655b1b1883SVipin KUMAR u32 busmode; /* 0x00 */ 665b1b1883SVipin KUMAR u32 txpolldemand; /* 0x04 */ 675b1b1883SVipin KUMAR u32 rxpolldemand; /* 0x08 */ 685b1b1883SVipin KUMAR u32 rxdesclistaddr; /* 0x0c */ 695b1b1883SVipin KUMAR u32 txdesclistaddr; /* 0x10 */ 705b1b1883SVipin KUMAR u32 status; /* 0x14 */ 715b1b1883SVipin KUMAR u32 opmode; /* 0x18 */ 725b1b1883SVipin KUMAR u32 intenable; /* 0x1c */ 735b1b1883SVipin KUMAR u8 reserved[40]; 745b1b1883SVipin KUMAR u32 currhosttxdesc; /* 0x48 */ 755b1b1883SVipin KUMAR u32 currhostrxdesc; /* 0x4c */ 765b1b1883SVipin KUMAR u32 currhosttxbuffaddr; /* 0x50 */ 775b1b1883SVipin KUMAR u32 currhostrxbuffaddr; /* 0x54 */ 785b1b1883SVipin KUMAR }; 795b1b1883SVipin KUMAR 805b1b1883SVipin KUMAR #define DW_DMA_BASE_OFFSET (0x1000) 815b1b1883SVipin KUMAR 825b1b1883SVipin KUMAR /* Bus mode register definitions */ 835b1b1883SVipin KUMAR #define FIXEDBURST (1 << 16) 845b1b1883SVipin KUMAR #define PRIORXTX_41 (3 << 14) 855b1b1883SVipin KUMAR #define PRIORXTX_31 (2 << 14) 865b1b1883SVipin KUMAR #define PRIORXTX_21 (1 << 14) 875b1b1883SVipin KUMAR #define PRIORXTX_11 (0 << 14) 885b1b1883SVipin KUMAR #define BURST_1 (1 << 8) 895b1b1883SVipin KUMAR #define BURST_2 (2 << 8) 905b1b1883SVipin KUMAR #define BURST_4 (4 << 8) 915b1b1883SVipin KUMAR #define BURST_8 (8 << 8) 925b1b1883SVipin KUMAR #define BURST_16 (16 << 8) 935b1b1883SVipin KUMAR #define BURST_32 (32 << 8) 945b1b1883SVipin KUMAR #define RXHIGHPRIO (1 << 1) 955b1b1883SVipin KUMAR #define DMAMAC_SRST (1 << 0) 965b1b1883SVipin KUMAR 975b1b1883SVipin KUMAR /* Poll demand definitions */ 985b1b1883SVipin KUMAR #define POLL_DATA (0xFFFFFFFF) 995b1b1883SVipin KUMAR 1005b1b1883SVipin KUMAR /* Operation mode definitions */ 1015b1b1883SVipin KUMAR #define STOREFORWARD (1 << 21) 1025b1b1883SVipin KUMAR #define FLUSHTXFIFO (1 << 20) 1035b1b1883SVipin KUMAR #define TXSTART (1 << 13) 1045b1b1883SVipin KUMAR #define TXSECONDFRAME (1 << 2) 1055b1b1883SVipin KUMAR #define RXSTART (1 << 1) 1065b1b1883SVipin KUMAR 1075b1b1883SVipin KUMAR /* Descriptior related definitions */ 10897a6caa6SVipin KUMAR #define MAC_MAX_FRAME_SZ (1600) 1095b1b1883SVipin KUMAR 1105b1b1883SVipin KUMAR struct dmamacdescr { 1115b1b1883SVipin KUMAR u32 txrx_status; 1125b1b1883SVipin KUMAR u32 dmamac_cntl; 1135b1b1883SVipin KUMAR void *dmamac_addr; 1145b1b1883SVipin KUMAR struct dmamacdescr *dmamac_next; 115*ed102be7SAlexey Brodkin } __aligned(16); 1165b1b1883SVipin KUMAR 1175b1b1883SVipin KUMAR /* 1185b1b1883SVipin KUMAR * txrx_status definitions 1195b1b1883SVipin KUMAR */ 1205b1b1883SVipin KUMAR 1215b1b1883SVipin KUMAR /* tx status bits definitions */ 1225b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR) 1235b1b1883SVipin KUMAR 1245b1b1883SVipin KUMAR #define DESC_TXSTS_OWNBYDMA (1 << 31) 1255b1b1883SVipin KUMAR #define DESC_TXSTS_TXINT (1 << 30) 1265b1b1883SVipin KUMAR #define DESC_TXSTS_TXLAST (1 << 29) 1275b1b1883SVipin KUMAR #define DESC_TXSTS_TXFIRST (1 << 28) 1285b1b1883SVipin KUMAR #define DESC_TXSTS_TXCRCDIS (1 << 27) 1295b1b1883SVipin KUMAR 1305b1b1883SVipin KUMAR #define DESC_TXSTS_TXPADDIS (1 << 26) 1315b1b1883SVipin KUMAR #define DESC_TXSTS_TXCHECKINSCTRL (3 << 22) 1325b1b1883SVipin KUMAR #define DESC_TXSTS_TXRINGEND (1 << 21) 1335b1b1883SVipin KUMAR #define DESC_TXSTS_TXCHAIN (1 << 20) 1345b1b1883SVipin KUMAR #define DESC_TXSTS_MSK (0x1FFFF << 0) 1355b1b1883SVipin KUMAR 1365b1b1883SVipin KUMAR #else 1375b1b1883SVipin KUMAR 1385b1b1883SVipin KUMAR #define DESC_TXSTS_OWNBYDMA (1 << 31) 1395b1b1883SVipin KUMAR #define DESC_TXSTS_MSK (0x1FFFF << 0) 1405b1b1883SVipin KUMAR 1415b1b1883SVipin KUMAR #endif 1425b1b1883SVipin KUMAR 1435b1b1883SVipin KUMAR /* rx status bits definitions */ 1445b1b1883SVipin KUMAR #define DESC_RXSTS_OWNBYDMA (1 << 31) 1455b1b1883SVipin KUMAR #define DESC_RXSTS_DAFILTERFAIL (1 << 30) 1465b1b1883SVipin KUMAR #define DESC_RXSTS_FRMLENMSK (0x3FFF << 16) 1475b1b1883SVipin KUMAR #define DESC_RXSTS_FRMLENSHFT (16) 1485b1b1883SVipin KUMAR 1495b1b1883SVipin KUMAR #define DESC_RXSTS_ERROR (1 << 15) 1505b1b1883SVipin KUMAR #define DESC_RXSTS_RXTRUNCATED (1 << 14) 1515b1b1883SVipin KUMAR #define DESC_RXSTS_SAFILTERFAIL (1 << 13) 1525b1b1883SVipin KUMAR #define DESC_RXSTS_RXIPC_GIANTFRAME (1 << 12) 1535b1b1883SVipin KUMAR #define DESC_RXSTS_RXDAMAGED (1 << 11) 1545b1b1883SVipin KUMAR #define DESC_RXSTS_RXVLANTAG (1 << 10) 1555b1b1883SVipin KUMAR #define DESC_RXSTS_RXFIRST (1 << 9) 1565b1b1883SVipin KUMAR #define DESC_RXSTS_RXLAST (1 << 8) 1575b1b1883SVipin KUMAR #define DESC_RXSTS_RXIPC_GIANT (1 << 7) 1585b1b1883SVipin KUMAR #define DESC_RXSTS_RXCOLLISION (1 << 6) 1595b1b1883SVipin KUMAR #define DESC_RXSTS_RXFRAMEETHER (1 << 5) 1605b1b1883SVipin KUMAR #define DESC_RXSTS_RXWATCHDOG (1 << 4) 1615b1b1883SVipin KUMAR #define DESC_RXSTS_RXMIIERROR (1 << 3) 1625b1b1883SVipin KUMAR #define DESC_RXSTS_RXDRIBBLING (1 << 2) 1635b1b1883SVipin KUMAR #define DESC_RXSTS_RXCRC (1 << 1) 1645b1b1883SVipin KUMAR 1655b1b1883SVipin KUMAR /* 1665b1b1883SVipin KUMAR * dmamac_cntl definitions 1675b1b1883SVipin KUMAR */ 1685b1b1883SVipin KUMAR 1695b1b1883SVipin KUMAR /* tx control bits definitions */ 1705b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR) 1715b1b1883SVipin KUMAR 1725b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE1MASK (0x1FFF << 0) 1735b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE1SHFT (0) 1745b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE2MASK (0x1FFF << 16) 1755b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE2SHFT (16) 1765b1b1883SVipin KUMAR 1775b1b1883SVipin KUMAR #else 1785b1b1883SVipin KUMAR 1795b1b1883SVipin KUMAR #define DESC_TXCTRL_TXINT (1 << 31) 1805b1b1883SVipin KUMAR #define DESC_TXCTRL_TXLAST (1 << 30) 1815b1b1883SVipin KUMAR #define DESC_TXCTRL_TXFIRST (1 << 29) 1825b1b1883SVipin KUMAR #define DESC_TXCTRL_TXCHECKINSCTRL (3 << 27) 1835b1b1883SVipin KUMAR #define DESC_TXCTRL_TXCRCDIS (1 << 26) 1845b1b1883SVipin KUMAR #define DESC_TXCTRL_TXRINGEND (1 << 25) 1855b1b1883SVipin KUMAR #define DESC_TXCTRL_TXCHAIN (1 << 24) 1865b1b1883SVipin KUMAR 1875b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE1MASK (0x7FF << 0) 1885b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE1SHFT (0) 1895b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE2MASK (0x7FF << 11) 1905b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE2SHFT (11) 1915b1b1883SVipin KUMAR 1925b1b1883SVipin KUMAR #endif 1935b1b1883SVipin KUMAR 1945b1b1883SVipin KUMAR /* rx control bits definitions */ 1955b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR) 1965b1b1883SVipin KUMAR 1975b1b1883SVipin KUMAR #define DESC_RXCTRL_RXINTDIS (1 << 31) 1985b1b1883SVipin KUMAR #define DESC_RXCTRL_RXRINGEND (1 << 15) 1995b1b1883SVipin KUMAR #define DESC_RXCTRL_RXCHAIN (1 << 14) 2005b1b1883SVipin KUMAR 2015b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE1MASK (0x1FFF << 0) 2025b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE1SHFT (0) 2035b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE2MASK (0x1FFF << 16) 2045b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE2SHFT (16) 2055b1b1883SVipin KUMAR 2065b1b1883SVipin KUMAR #else 2075b1b1883SVipin KUMAR 2085b1b1883SVipin KUMAR #define DESC_RXCTRL_RXINTDIS (1 << 31) 2095b1b1883SVipin KUMAR #define DESC_RXCTRL_RXRINGEND (1 << 25) 2105b1b1883SVipin KUMAR #define DESC_RXCTRL_RXCHAIN (1 << 24) 2115b1b1883SVipin KUMAR 2125b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE1MASK (0x7FF << 0) 2135b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE1SHFT (0) 2145b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE2MASK (0x7FF << 11) 2155b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE2SHFT (11) 2165b1b1883SVipin KUMAR 2175b1b1883SVipin KUMAR #endif 2185b1b1883SVipin KUMAR 2195b1b1883SVipin KUMAR struct dw_eth_dev { 2205b1b1883SVipin KUMAR u32 address; 2219afc1af0SVipin Kumar u32 interface; 2225b1b1883SVipin KUMAR u32 speed; 2235b1b1883SVipin KUMAR u32 duplex; 2245b1b1883SVipin KUMAR u32 tx_currdescnum; 2255b1b1883SVipin KUMAR u32 rx_currdescnum; 22613edd170SVipin Kumar u32 phy_configured; 227*ed102be7SAlexey Brodkin u32 link_printed; 2285b1b1883SVipin KUMAR 2295b1b1883SVipin KUMAR struct dmamacdescr tx_mac_descrtable[CONFIG_TX_DESCR_NUM]; 2305b1b1883SVipin KUMAR struct dmamacdescr rx_mac_descrtable[CONFIG_RX_DESCR_NUM]; 2315b1b1883SVipin KUMAR 2325b1b1883SVipin KUMAR char txbuffs[TX_TOTAL_BUFSIZE]; 2335b1b1883SVipin KUMAR char rxbuffs[RX_TOTAL_BUFSIZE]; 2345b1b1883SVipin KUMAR 2355b1b1883SVipin KUMAR struct eth_mac_regs *mac_regs_p; 2365b1b1883SVipin KUMAR struct eth_dma_regs *dma_regs_p; 2375b1b1883SVipin KUMAR 2385b1b1883SVipin KUMAR struct eth_device *dev; 239*ed102be7SAlexey Brodkin }; 2405b1b1883SVipin KUMAR 2415b1b1883SVipin KUMAR /* Speed specific definitions */ 2425b1b1883SVipin KUMAR #define SPEED_10M 1 2435b1b1883SVipin KUMAR #define SPEED_100M 2 2445b1b1883SVipin KUMAR #define SPEED_1000M 3 2455b1b1883SVipin KUMAR 2465b1b1883SVipin KUMAR /* Duplex mode specific definitions */ 2475b1b1883SVipin KUMAR #define HALF_DUPLEX 1 2485b1b1883SVipin KUMAR #define FULL_DUPLEX 2 2495b1b1883SVipin KUMAR 2505b1b1883SVipin KUMAR #endif 251