xref: /rk3399_rockchip-uboot/drivers/net/designware.h (revision 97a6caa6e5429082d4daf689cfa355b6d8ddb2f3)
15b1b1883SVipin KUMAR /*
25b1b1883SVipin KUMAR  * (C) Copyright 2010
35b1b1883SVipin KUMAR  * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com.
45b1b1883SVipin KUMAR  *
55b1b1883SVipin KUMAR  * See file CREDITS for list of people who contributed to this
65b1b1883SVipin KUMAR  * project.
75b1b1883SVipin KUMAR  *
85b1b1883SVipin KUMAR  * This program is free software; you can redistribute it and/or
95b1b1883SVipin KUMAR  * modify it under the terms of the GNU General Public License as
105b1b1883SVipin KUMAR  * published by the Free Software Foundation; either version 2 of
115b1b1883SVipin KUMAR  * the License, or (at your option) any later version.
125b1b1883SVipin KUMAR  *
135b1b1883SVipin KUMAR  * This program is distributed in the hope that it will be useful,
145b1b1883SVipin KUMAR  * but WITHOUT ANY WARRANTY; without even the implied warranty of
155b1b1883SVipin KUMAR  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
165b1b1883SVipin KUMAR  * GNU General Public License for more details.
175b1b1883SVipin KUMAR  *
185b1b1883SVipin KUMAR  * You should have received a copy of the GNU General Public License
195b1b1883SVipin KUMAR  * along with this program; if not, write to the Free Software
205b1b1883SVipin KUMAR  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
215b1b1883SVipin KUMAR  * MA 02111-1307 USA
225b1b1883SVipin KUMAR  */
235b1b1883SVipin KUMAR 
245b1b1883SVipin KUMAR #ifndef _DW_ETH_H
255b1b1883SVipin KUMAR #define _DW_ETH_H
265b1b1883SVipin KUMAR 
275b1b1883SVipin KUMAR #define CONFIG_TX_DESCR_NUM	16
285b1b1883SVipin KUMAR #define CONFIG_RX_DESCR_NUM	16
295b1b1883SVipin KUMAR #define CONFIG_ETH_BUFSIZE	2048
305b1b1883SVipin KUMAR #define TX_TOTAL_BUFSIZE	(CONFIG_ETH_BUFSIZE * CONFIG_TX_DESCR_NUM)
315b1b1883SVipin KUMAR #define RX_TOTAL_BUFSIZE	(CONFIG_ETH_BUFSIZE * CONFIG_RX_DESCR_NUM)
325b1b1883SVipin KUMAR 
335b1b1883SVipin KUMAR #define CONFIG_MACRESET_TIMEOUT	(3 * CONFIG_SYS_HZ)
345b1b1883SVipin KUMAR #define CONFIG_MDIO_TIMEOUT	(3 * CONFIG_SYS_HZ)
355b1b1883SVipin KUMAR #define CONFIG_PHYRESET_TIMEOUT	(3 * CONFIG_SYS_HZ)
365b1b1883SVipin KUMAR #define CONFIG_AUTONEG_TIMEOUT	(5 * CONFIG_SYS_HZ)
375b1b1883SVipin KUMAR 
385b1b1883SVipin KUMAR struct eth_mac_regs {
395b1b1883SVipin KUMAR 	u32 conf;		/* 0x00 */
405b1b1883SVipin KUMAR 	u32 framefilt;		/* 0x04 */
415b1b1883SVipin KUMAR 	u32 hashtablehigh;	/* 0x08 */
425b1b1883SVipin KUMAR 	u32 hashtablelow;	/* 0x0c */
435b1b1883SVipin KUMAR 	u32 miiaddr;		/* 0x10 */
445b1b1883SVipin KUMAR 	u32 miidata;		/* 0x14 */
455b1b1883SVipin KUMAR 	u32 flowcontrol;	/* 0x18 */
465b1b1883SVipin KUMAR 	u32 vlantag;		/* 0x1c */
475b1b1883SVipin KUMAR 	u32 version;		/* 0x20 */
485b1b1883SVipin KUMAR 	u8 reserved_1[20];
495b1b1883SVipin KUMAR 	u32 intreg;		/* 0x38 */
505b1b1883SVipin KUMAR 	u32 intmask;		/* 0x3c */
515b1b1883SVipin KUMAR 	u32 macaddr0hi;		/* 0x40 */
525b1b1883SVipin KUMAR 	u32 macaddr0lo;		/* 0x44 */
535b1b1883SVipin KUMAR };
545b1b1883SVipin KUMAR 
555b1b1883SVipin KUMAR /* MAC configuration register definitions */
565b1b1883SVipin KUMAR #define FRAMEBURSTENABLE	(1 << 21)
575b1b1883SVipin KUMAR #define MII_PORTSELECT		(1 << 15)
585b1b1883SVipin KUMAR #define FES_100			(1 << 14)
595b1b1883SVipin KUMAR #define DISABLERXOWN		(1 << 13)
605b1b1883SVipin KUMAR #define FULLDPLXMODE		(1 << 11)
615b1b1883SVipin KUMAR #define RXENABLE		(1 << 2)
625b1b1883SVipin KUMAR #define TXENABLE		(1 << 3)
635b1b1883SVipin KUMAR 
645b1b1883SVipin KUMAR /* MII address register definitions */
655b1b1883SVipin KUMAR #define MII_BUSY		(1 << 0)
665b1b1883SVipin KUMAR #define MII_WRITE		(1 << 1)
675b1b1883SVipin KUMAR #define MII_CLKRANGE_60_100M	(0)
685b1b1883SVipin KUMAR #define MII_CLKRANGE_100_150M	(0x4)
695b1b1883SVipin KUMAR #define MII_CLKRANGE_20_35M	(0x8)
705b1b1883SVipin KUMAR #define MII_CLKRANGE_35_60M	(0xC)
715b1b1883SVipin KUMAR #define MII_CLKRANGE_150_250M	(0x10)
725b1b1883SVipin KUMAR #define MII_CLKRANGE_250_300M	(0x14)
735b1b1883SVipin KUMAR 
745b1b1883SVipin KUMAR #define MIIADDRSHIFT		(11)
755b1b1883SVipin KUMAR #define MIIREGSHIFT		(6)
765b1b1883SVipin KUMAR #define MII_REGMSK		(0x1F << 6)
775b1b1883SVipin KUMAR #define MII_ADDRMSK		(0x1F << 11)
785b1b1883SVipin KUMAR 
795b1b1883SVipin KUMAR 
805b1b1883SVipin KUMAR struct eth_dma_regs {
815b1b1883SVipin KUMAR 	u32 busmode;		/* 0x00 */
825b1b1883SVipin KUMAR 	u32 txpolldemand;	/* 0x04 */
835b1b1883SVipin KUMAR 	u32 rxpolldemand;	/* 0x08 */
845b1b1883SVipin KUMAR 	u32 rxdesclistaddr;	/* 0x0c */
855b1b1883SVipin KUMAR 	u32 txdesclistaddr;	/* 0x10 */
865b1b1883SVipin KUMAR 	u32 status;		/* 0x14 */
875b1b1883SVipin KUMAR 	u32 opmode;		/* 0x18 */
885b1b1883SVipin KUMAR 	u32 intenable;		/* 0x1c */
895b1b1883SVipin KUMAR 	u8 reserved[40];
905b1b1883SVipin KUMAR 	u32 currhosttxdesc;	/* 0x48 */
915b1b1883SVipin KUMAR 	u32 currhostrxdesc;	/* 0x4c */
925b1b1883SVipin KUMAR 	u32 currhosttxbuffaddr;	/* 0x50 */
935b1b1883SVipin KUMAR 	u32 currhostrxbuffaddr;	/* 0x54 */
945b1b1883SVipin KUMAR };
955b1b1883SVipin KUMAR 
965b1b1883SVipin KUMAR #define DW_DMA_BASE_OFFSET	(0x1000)
975b1b1883SVipin KUMAR 
985b1b1883SVipin KUMAR /* Bus mode register definitions */
995b1b1883SVipin KUMAR #define FIXEDBURST		(1 << 16)
1005b1b1883SVipin KUMAR #define PRIORXTX_41		(3 << 14)
1015b1b1883SVipin KUMAR #define PRIORXTX_31		(2 << 14)
1025b1b1883SVipin KUMAR #define PRIORXTX_21		(1 << 14)
1035b1b1883SVipin KUMAR #define PRIORXTX_11		(0 << 14)
1045b1b1883SVipin KUMAR #define BURST_1			(1 << 8)
1055b1b1883SVipin KUMAR #define BURST_2			(2 << 8)
1065b1b1883SVipin KUMAR #define BURST_4			(4 << 8)
1075b1b1883SVipin KUMAR #define BURST_8			(8 << 8)
1085b1b1883SVipin KUMAR #define BURST_16		(16 << 8)
1095b1b1883SVipin KUMAR #define BURST_32		(32 << 8)
1105b1b1883SVipin KUMAR #define RXHIGHPRIO		(1 << 1)
1115b1b1883SVipin KUMAR #define DMAMAC_SRST		(1 << 0)
1125b1b1883SVipin KUMAR 
1135b1b1883SVipin KUMAR /* Poll demand definitions */
1145b1b1883SVipin KUMAR #define POLL_DATA		(0xFFFFFFFF)
1155b1b1883SVipin KUMAR 
1165b1b1883SVipin KUMAR /* Operation mode definitions */
1175b1b1883SVipin KUMAR #define STOREFORWARD		(1 << 21)
1185b1b1883SVipin KUMAR #define FLUSHTXFIFO		(1 << 20)
1195b1b1883SVipin KUMAR #define TXSTART			(1 << 13)
1205b1b1883SVipin KUMAR #define TXSECONDFRAME		(1 << 2)
1215b1b1883SVipin KUMAR #define RXSTART			(1 << 1)
1225b1b1883SVipin KUMAR 
1235b1b1883SVipin KUMAR /* Descriptior related definitions */
124*97a6caa6SVipin KUMAR #define MAC_MAX_FRAME_SZ	(1600)
1255b1b1883SVipin KUMAR 
1265b1b1883SVipin KUMAR struct dmamacdescr {
1275b1b1883SVipin KUMAR 	u32 txrx_status;
1285b1b1883SVipin KUMAR 	u32 dmamac_cntl;
1295b1b1883SVipin KUMAR 	void *dmamac_addr;
1305b1b1883SVipin KUMAR 	struct dmamacdescr *dmamac_next;
1315b1b1883SVipin KUMAR };
1325b1b1883SVipin KUMAR 
1335b1b1883SVipin KUMAR /*
1345b1b1883SVipin KUMAR  * txrx_status definitions
1355b1b1883SVipin KUMAR  */
1365b1b1883SVipin KUMAR 
1375b1b1883SVipin KUMAR /* tx status bits definitions */
1385b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR)
1395b1b1883SVipin KUMAR 
1405b1b1883SVipin KUMAR #define DESC_TXSTS_OWNBYDMA		(1 << 31)
1415b1b1883SVipin KUMAR #define DESC_TXSTS_TXINT		(1 << 30)
1425b1b1883SVipin KUMAR #define DESC_TXSTS_TXLAST		(1 << 29)
1435b1b1883SVipin KUMAR #define DESC_TXSTS_TXFIRST		(1 << 28)
1445b1b1883SVipin KUMAR #define DESC_TXSTS_TXCRCDIS		(1 << 27)
1455b1b1883SVipin KUMAR 
1465b1b1883SVipin KUMAR #define DESC_TXSTS_TXPADDIS		(1 << 26)
1475b1b1883SVipin KUMAR #define DESC_TXSTS_TXCHECKINSCTRL	(3 << 22)
1485b1b1883SVipin KUMAR #define DESC_TXSTS_TXRINGEND		(1 << 21)
1495b1b1883SVipin KUMAR #define DESC_TXSTS_TXCHAIN		(1 << 20)
1505b1b1883SVipin KUMAR #define DESC_TXSTS_MSK			(0x1FFFF << 0)
1515b1b1883SVipin KUMAR 
1525b1b1883SVipin KUMAR #else
1535b1b1883SVipin KUMAR 
1545b1b1883SVipin KUMAR #define DESC_TXSTS_OWNBYDMA		(1 << 31)
1555b1b1883SVipin KUMAR #define DESC_TXSTS_MSK			(0x1FFFF << 0)
1565b1b1883SVipin KUMAR 
1575b1b1883SVipin KUMAR #endif
1585b1b1883SVipin KUMAR 
1595b1b1883SVipin KUMAR /* rx status bits definitions */
1605b1b1883SVipin KUMAR #define DESC_RXSTS_OWNBYDMA		(1 << 31)
1615b1b1883SVipin KUMAR #define DESC_RXSTS_DAFILTERFAIL		(1 << 30)
1625b1b1883SVipin KUMAR #define DESC_RXSTS_FRMLENMSK		(0x3FFF << 16)
1635b1b1883SVipin KUMAR #define DESC_RXSTS_FRMLENSHFT		(16)
1645b1b1883SVipin KUMAR 
1655b1b1883SVipin KUMAR #define DESC_RXSTS_ERROR		(1 << 15)
1665b1b1883SVipin KUMAR #define DESC_RXSTS_RXTRUNCATED		(1 << 14)
1675b1b1883SVipin KUMAR #define DESC_RXSTS_SAFILTERFAIL		(1 << 13)
1685b1b1883SVipin KUMAR #define DESC_RXSTS_RXIPC_GIANTFRAME	(1 << 12)
1695b1b1883SVipin KUMAR #define DESC_RXSTS_RXDAMAGED		(1 << 11)
1705b1b1883SVipin KUMAR #define DESC_RXSTS_RXVLANTAG		(1 << 10)
1715b1b1883SVipin KUMAR #define DESC_RXSTS_RXFIRST		(1 << 9)
1725b1b1883SVipin KUMAR #define DESC_RXSTS_RXLAST		(1 << 8)
1735b1b1883SVipin KUMAR #define DESC_RXSTS_RXIPC_GIANT		(1 << 7)
1745b1b1883SVipin KUMAR #define DESC_RXSTS_RXCOLLISION		(1 << 6)
1755b1b1883SVipin KUMAR #define DESC_RXSTS_RXFRAMEETHER		(1 << 5)
1765b1b1883SVipin KUMAR #define DESC_RXSTS_RXWATCHDOG		(1 << 4)
1775b1b1883SVipin KUMAR #define DESC_RXSTS_RXMIIERROR		(1 << 3)
1785b1b1883SVipin KUMAR #define DESC_RXSTS_RXDRIBBLING		(1 << 2)
1795b1b1883SVipin KUMAR #define DESC_RXSTS_RXCRC		(1 << 1)
1805b1b1883SVipin KUMAR 
1815b1b1883SVipin KUMAR /*
1825b1b1883SVipin KUMAR  * dmamac_cntl definitions
1835b1b1883SVipin KUMAR  */
1845b1b1883SVipin KUMAR 
1855b1b1883SVipin KUMAR /* tx control bits definitions */
1865b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR)
1875b1b1883SVipin KUMAR 
1885b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE1MASK		(0x1FFF << 0)
1895b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE1SHFT		(0)
1905b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE2MASK		(0x1FFF << 16)
1915b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE2SHFT		(16)
1925b1b1883SVipin KUMAR 
1935b1b1883SVipin KUMAR #else
1945b1b1883SVipin KUMAR 
1955b1b1883SVipin KUMAR #define DESC_TXCTRL_TXINT		(1 << 31)
1965b1b1883SVipin KUMAR #define DESC_TXCTRL_TXLAST		(1 << 30)
1975b1b1883SVipin KUMAR #define DESC_TXCTRL_TXFIRST		(1 << 29)
1985b1b1883SVipin KUMAR #define DESC_TXCTRL_TXCHECKINSCTRL	(3 << 27)
1995b1b1883SVipin KUMAR #define DESC_TXCTRL_TXCRCDIS		(1 << 26)
2005b1b1883SVipin KUMAR #define DESC_TXCTRL_TXRINGEND		(1 << 25)
2015b1b1883SVipin KUMAR #define DESC_TXCTRL_TXCHAIN		(1 << 24)
2025b1b1883SVipin KUMAR 
2035b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE1MASK		(0x7FF << 0)
2045b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE1SHFT		(0)
2055b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE2MASK		(0x7FF << 11)
2065b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE2SHFT		(11)
2075b1b1883SVipin KUMAR 
2085b1b1883SVipin KUMAR #endif
2095b1b1883SVipin KUMAR 
2105b1b1883SVipin KUMAR /* rx control bits definitions */
2115b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR)
2125b1b1883SVipin KUMAR 
2135b1b1883SVipin KUMAR #define DESC_RXCTRL_RXINTDIS		(1 << 31)
2145b1b1883SVipin KUMAR #define DESC_RXCTRL_RXRINGEND		(1 << 15)
2155b1b1883SVipin KUMAR #define DESC_RXCTRL_RXCHAIN		(1 << 14)
2165b1b1883SVipin KUMAR 
2175b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE1MASK		(0x1FFF << 0)
2185b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE1SHFT		(0)
2195b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE2MASK		(0x1FFF << 16)
2205b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE2SHFT		(16)
2215b1b1883SVipin KUMAR 
2225b1b1883SVipin KUMAR #else
2235b1b1883SVipin KUMAR 
2245b1b1883SVipin KUMAR #define DESC_RXCTRL_RXINTDIS		(1 << 31)
2255b1b1883SVipin KUMAR #define DESC_RXCTRL_RXRINGEND		(1 << 25)
2265b1b1883SVipin KUMAR #define DESC_RXCTRL_RXCHAIN		(1 << 24)
2275b1b1883SVipin KUMAR 
2285b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE1MASK		(0x7FF << 0)
2295b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE1SHFT		(0)
2305b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE2MASK		(0x7FF << 11)
2315b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE2SHFT		(11)
2325b1b1883SVipin KUMAR 
2335b1b1883SVipin KUMAR #endif
2345b1b1883SVipin KUMAR 
2355b1b1883SVipin KUMAR struct dw_eth_dev {
2365b1b1883SVipin KUMAR 	u32 address;
2375b1b1883SVipin KUMAR 	u32 speed;
2385b1b1883SVipin KUMAR 	u32 duplex;
2395b1b1883SVipin KUMAR 	u32 tx_currdescnum;
2405b1b1883SVipin KUMAR 	u32 rx_currdescnum;
2415b1b1883SVipin KUMAR 	u32 padding;
2425b1b1883SVipin KUMAR 
2435b1b1883SVipin KUMAR 	struct dmamacdescr tx_mac_descrtable[CONFIG_TX_DESCR_NUM];
2445b1b1883SVipin KUMAR 	struct dmamacdescr rx_mac_descrtable[CONFIG_RX_DESCR_NUM];
2455b1b1883SVipin KUMAR 
2465b1b1883SVipin KUMAR 	char txbuffs[TX_TOTAL_BUFSIZE];
2475b1b1883SVipin KUMAR 	char rxbuffs[RX_TOTAL_BUFSIZE];
2485b1b1883SVipin KUMAR 
2495b1b1883SVipin KUMAR 	struct eth_mac_regs *mac_regs_p;
2505b1b1883SVipin KUMAR 	struct eth_dma_regs *dma_regs_p;
2515b1b1883SVipin KUMAR 
2525b1b1883SVipin KUMAR 	struct eth_device *dev;
2535b1b1883SVipin KUMAR } __attribute__ ((aligned(8)));
2545b1b1883SVipin KUMAR 
2555b1b1883SVipin KUMAR /* Speed specific definitions */
2565b1b1883SVipin KUMAR #define SPEED_10M		1
2575b1b1883SVipin KUMAR #define SPEED_100M		2
2585b1b1883SVipin KUMAR #define SPEED_1000M		3
2595b1b1883SVipin KUMAR 
2605b1b1883SVipin KUMAR /* Duplex mode specific definitions */
2615b1b1883SVipin KUMAR #define HALF_DUPLEX		1
2625b1b1883SVipin KUMAR #define FULL_DUPLEX		2
2635b1b1883SVipin KUMAR 
2645b1b1883SVipin KUMAR #endif
265