xref: /rk3399_rockchip-uboot/drivers/net/designware.h (revision 90b7fc924adfe7f1745dcf6a1dabb9e77aa762a7)
15b1b1883SVipin KUMAR /*
25b1b1883SVipin KUMAR  * (C) Copyright 2010
35b1b1883SVipin KUMAR  * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com.
45b1b1883SVipin KUMAR  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
65b1b1883SVipin KUMAR  */
75b1b1883SVipin KUMAR 
85b1b1883SVipin KUMAR #ifndef _DW_ETH_H
95b1b1883SVipin KUMAR #define _DW_ETH_H
105b1b1883SVipin KUMAR 
11*90b7fc92SSjoerd Simons #include <asm/gpio.h>
12*90b7fc92SSjoerd Simons 
135b1b1883SVipin KUMAR #define CONFIG_TX_DESCR_NUM	16
145b1b1883SVipin KUMAR #define CONFIG_RX_DESCR_NUM	16
155b1b1883SVipin KUMAR #define CONFIG_ETH_BUFSIZE	2048
165b1b1883SVipin KUMAR #define TX_TOTAL_BUFSIZE	(CONFIG_ETH_BUFSIZE * CONFIG_TX_DESCR_NUM)
175b1b1883SVipin KUMAR #define RX_TOTAL_BUFSIZE	(CONFIG_ETH_BUFSIZE * CONFIG_RX_DESCR_NUM)
185b1b1883SVipin KUMAR 
195b1b1883SVipin KUMAR #define CONFIG_MACRESET_TIMEOUT	(3 * CONFIG_SYS_HZ)
205b1b1883SVipin KUMAR #define CONFIG_MDIO_TIMEOUT	(3 * CONFIG_SYS_HZ)
215b1b1883SVipin KUMAR 
225b1b1883SVipin KUMAR struct eth_mac_regs {
235b1b1883SVipin KUMAR 	u32 conf;		/* 0x00 */
245b1b1883SVipin KUMAR 	u32 framefilt;		/* 0x04 */
255b1b1883SVipin KUMAR 	u32 hashtablehigh;	/* 0x08 */
265b1b1883SVipin KUMAR 	u32 hashtablelow;	/* 0x0c */
275b1b1883SVipin KUMAR 	u32 miiaddr;		/* 0x10 */
285b1b1883SVipin KUMAR 	u32 miidata;		/* 0x14 */
295b1b1883SVipin KUMAR 	u32 flowcontrol;	/* 0x18 */
305b1b1883SVipin KUMAR 	u32 vlantag;		/* 0x1c */
315b1b1883SVipin KUMAR 	u32 version;		/* 0x20 */
325b1b1883SVipin KUMAR 	u8 reserved_1[20];
335b1b1883SVipin KUMAR 	u32 intreg;		/* 0x38 */
345b1b1883SVipin KUMAR 	u32 intmask;		/* 0x3c */
355b1b1883SVipin KUMAR 	u32 macaddr0hi;		/* 0x40 */
365b1b1883SVipin KUMAR 	u32 macaddr0lo;		/* 0x44 */
375b1b1883SVipin KUMAR };
385b1b1883SVipin KUMAR 
395b1b1883SVipin KUMAR /* MAC configuration register definitions */
405b1b1883SVipin KUMAR #define FRAMEBURSTENABLE	(1 << 21)
415b1b1883SVipin KUMAR #define MII_PORTSELECT		(1 << 15)
425b1b1883SVipin KUMAR #define FES_100			(1 << 14)
435b1b1883SVipin KUMAR #define DISABLERXOWN		(1 << 13)
445b1b1883SVipin KUMAR #define FULLDPLXMODE		(1 << 11)
455b1b1883SVipin KUMAR #define RXENABLE		(1 << 2)
465b1b1883SVipin KUMAR #define TXENABLE		(1 << 3)
475b1b1883SVipin KUMAR 
485b1b1883SVipin KUMAR /* MII address register definitions */
495b1b1883SVipin KUMAR #define MII_BUSY		(1 << 0)
505b1b1883SVipin KUMAR #define MII_WRITE		(1 << 1)
515b1b1883SVipin KUMAR #define MII_CLKRANGE_60_100M	(0)
525b1b1883SVipin KUMAR #define MII_CLKRANGE_100_150M	(0x4)
535b1b1883SVipin KUMAR #define MII_CLKRANGE_20_35M	(0x8)
545b1b1883SVipin KUMAR #define MII_CLKRANGE_35_60M	(0xC)
555b1b1883SVipin KUMAR #define MII_CLKRANGE_150_250M	(0x10)
565b1b1883SVipin KUMAR #define MII_CLKRANGE_250_300M	(0x14)
575b1b1883SVipin KUMAR 
585b1b1883SVipin KUMAR #define MIIADDRSHIFT		(11)
595b1b1883SVipin KUMAR #define MIIREGSHIFT		(6)
605b1b1883SVipin KUMAR #define MII_REGMSK		(0x1F << 6)
615b1b1883SVipin KUMAR #define MII_ADDRMSK		(0x1F << 11)
625b1b1883SVipin KUMAR 
635b1b1883SVipin KUMAR 
645b1b1883SVipin KUMAR struct eth_dma_regs {
655b1b1883SVipin KUMAR 	u32 busmode;		/* 0x00 */
665b1b1883SVipin KUMAR 	u32 txpolldemand;	/* 0x04 */
675b1b1883SVipin KUMAR 	u32 rxpolldemand;	/* 0x08 */
685b1b1883SVipin KUMAR 	u32 rxdesclistaddr;	/* 0x0c */
695b1b1883SVipin KUMAR 	u32 txdesclistaddr;	/* 0x10 */
705b1b1883SVipin KUMAR 	u32 status;		/* 0x14 */
715b1b1883SVipin KUMAR 	u32 opmode;		/* 0x18 */
725b1b1883SVipin KUMAR 	u32 intenable;		/* 0x1c */
732ddaf13bSSonic Zhang 	u32 reserved1[2];
742ddaf13bSSonic Zhang 	u32 axibus;		/* 0x28 */
752ddaf13bSSonic Zhang 	u32 reserved2[7];
765b1b1883SVipin KUMAR 	u32 currhosttxdesc;	/* 0x48 */
775b1b1883SVipin KUMAR 	u32 currhostrxdesc;	/* 0x4c */
785b1b1883SVipin KUMAR 	u32 currhosttxbuffaddr;	/* 0x50 */
795b1b1883SVipin KUMAR 	u32 currhostrxbuffaddr;	/* 0x54 */
805b1b1883SVipin KUMAR };
815b1b1883SVipin KUMAR 
825b1b1883SVipin KUMAR #define DW_DMA_BASE_OFFSET	(0x1000)
835b1b1883SVipin KUMAR 
8449692c5fSIan Campbell /* Default DMA Burst length */
8549692c5fSIan Campbell #ifndef CONFIG_DW_GMAC_DEFAULT_DMA_PBL
8649692c5fSIan Campbell #define CONFIG_DW_GMAC_DEFAULT_DMA_PBL 8
8749692c5fSIan Campbell #endif
8849692c5fSIan Campbell 
895b1b1883SVipin KUMAR /* Bus mode register definitions */
905b1b1883SVipin KUMAR #define FIXEDBURST		(1 << 16)
915b1b1883SVipin KUMAR #define PRIORXTX_41		(3 << 14)
925b1b1883SVipin KUMAR #define PRIORXTX_31		(2 << 14)
935b1b1883SVipin KUMAR #define PRIORXTX_21		(1 << 14)
945b1b1883SVipin KUMAR #define PRIORXTX_11		(0 << 14)
9549692c5fSIan Campbell #define DMA_PBL			(CONFIG_DW_GMAC_DEFAULT_DMA_PBL<<8)
965b1b1883SVipin KUMAR #define RXHIGHPRIO		(1 << 1)
975b1b1883SVipin KUMAR #define DMAMAC_SRST		(1 << 0)
985b1b1883SVipin KUMAR 
995b1b1883SVipin KUMAR /* Poll demand definitions */
1005b1b1883SVipin KUMAR #define POLL_DATA		(0xFFFFFFFF)
1015b1b1883SVipin KUMAR 
1025b1b1883SVipin KUMAR /* Operation mode definitions */
1035b1b1883SVipin KUMAR #define STOREFORWARD		(1 << 21)
1045b1b1883SVipin KUMAR #define FLUSHTXFIFO		(1 << 20)
1055b1b1883SVipin KUMAR #define TXSTART			(1 << 13)
1065b1b1883SVipin KUMAR #define TXSECONDFRAME		(1 << 2)
1075b1b1883SVipin KUMAR #define RXSTART			(1 << 1)
1085b1b1883SVipin KUMAR 
1095b1b1883SVipin KUMAR /* Descriptior related definitions */
11097a6caa6SVipin KUMAR #define MAC_MAX_FRAME_SZ	(1600)
1115b1b1883SVipin KUMAR 
1125b1b1883SVipin KUMAR struct dmamacdescr {
1135b1b1883SVipin KUMAR 	u32 txrx_status;
1145b1b1883SVipin KUMAR 	u32 dmamac_cntl;
1155b1b1883SVipin KUMAR 	void *dmamac_addr;
1165b1b1883SVipin KUMAR 	struct dmamacdescr *dmamac_next;
117a7b26dbbSAlexey Brodkin } __aligned(ARCH_DMA_MINALIGN);
1185b1b1883SVipin KUMAR 
1195b1b1883SVipin KUMAR /*
1205b1b1883SVipin KUMAR  * txrx_status definitions
1215b1b1883SVipin KUMAR  */
1225b1b1883SVipin KUMAR 
1235b1b1883SVipin KUMAR /* tx status bits definitions */
1245b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR)
1255b1b1883SVipin KUMAR 
1265b1b1883SVipin KUMAR #define DESC_TXSTS_OWNBYDMA		(1 << 31)
1275b1b1883SVipin KUMAR #define DESC_TXSTS_TXINT		(1 << 30)
1285b1b1883SVipin KUMAR #define DESC_TXSTS_TXLAST		(1 << 29)
1295b1b1883SVipin KUMAR #define DESC_TXSTS_TXFIRST		(1 << 28)
1305b1b1883SVipin KUMAR #define DESC_TXSTS_TXCRCDIS		(1 << 27)
1315b1b1883SVipin KUMAR 
1325b1b1883SVipin KUMAR #define DESC_TXSTS_TXPADDIS		(1 << 26)
1335b1b1883SVipin KUMAR #define DESC_TXSTS_TXCHECKINSCTRL	(3 << 22)
1345b1b1883SVipin KUMAR #define DESC_TXSTS_TXRINGEND		(1 << 21)
1355b1b1883SVipin KUMAR #define DESC_TXSTS_TXCHAIN		(1 << 20)
1365b1b1883SVipin KUMAR #define DESC_TXSTS_MSK			(0x1FFFF << 0)
1375b1b1883SVipin KUMAR 
1385b1b1883SVipin KUMAR #else
1395b1b1883SVipin KUMAR 
1405b1b1883SVipin KUMAR #define DESC_TXSTS_OWNBYDMA		(1 << 31)
1415b1b1883SVipin KUMAR #define DESC_TXSTS_MSK			(0x1FFFF << 0)
1425b1b1883SVipin KUMAR 
1435b1b1883SVipin KUMAR #endif
1445b1b1883SVipin KUMAR 
1455b1b1883SVipin KUMAR /* rx status bits definitions */
1465b1b1883SVipin KUMAR #define DESC_RXSTS_OWNBYDMA		(1 << 31)
1475b1b1883SVipin KUMAR #define DESC_RXSTS_DAFILTERFAIL		(1 << 30)
1485b1b1883SVipin KUMAR #define DESC_RXSTS_FRMLENMSK		(0x3FFF << 16)
1495b1b1883SVipin KUMAR #define DESC_RXSTS_FRMLENSHFT		(16)
1505b1b1883SVipin KUMAR 
1515b1b1883SVipin KUMAR #define DESC_RXSTS_ERROR		(1 << 15)
1525b1b1883SVipin KUMAR #define DESC_RXSTS_RXTRUNCATED		(1 << 14)
1535b1b1883SVipin KUMAR #define DESC_RXSTS_SAFILTERFAIL		(1 << 13)
1545b1b1883SVipin KUMAR #define DESC_RXSTS_RXIPC_GIANTFRAME	(1 << 12)
1555b1b1883SVipin KUMAR #define DESC_RXSTS_RXDAMAGED		(1 << 11)
1565b1b1883SVipin KUMAR #define DESC_RXSTS_RXVLANTAG		(1 << 10)
1575b1b1883SVipin KUMAR #define DESC_RXSTS_RXFIRST		(1 << 9)
1585b1b1883SVipin KUMAR #define DESC_RXSTS_RXLAST		(1 << 8)
1595b1b1883SVipin KUMAR #define DESC_RXSTS_RXIPC_GIANT		(1 << 7)
1605b1b1883SVipin KUMAR #define DESC_RXSTS_RXCOLLISION		(1 << 6)
1615b1b1883SVipin KUMAR #define DESC_RXSTS_RXFRAMEETHER		(1 << 5)
1625b1b1883SVipin KUMAR #define DESC_RXSTS_RXWATCHDOG		(1 << 4)
1635b1b1883SVipin KUMAR #define DESC_RXSTS_RXMIIERROR		(1 << 3)
1645b1b1883SVipin KUMAR #define DESC_RXSTS_RXDRIBBLING		(1 << 2)
1655b1b1883SVipin KUMAR #define DESC_RXSTS_RXCRC		(1 << 1)
1665b1b1883SVipin KUMAR 
1675b1b1883SVipin KUMAR /*
1685b1b1883SVipin KUMAR  * dmamac_cntl definitions
1695b1b1883SVipin KUMAR  */
1705b1b1883SVipin KUMAR 
1715b1b1883SVipin KUMAR /* tx control bits definitions */
1725b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR)
1735b1b1883SVipin KUMAR 
1745b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE1MASK		(0x1FFF << 0)
1755b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE1SHFT		(0)
1765b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE2MASK		(0x1FFF << 16)
1775b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE2SHFT		(16)
1785b1b1883SVipin KUMAR 
1795b1b1883SVipin KUMAR #else
1805b1b1883SVipin KUMAR 
1815b1b1883SVipin KUMAR #define DESC_TXCTRL_TXINT		(1 << 31)
1825b1b1883SVipin KUMAR #define DESC_TXCTRL_TXLAST		(1 << 30)
1835b1b1883SVipin KUMAR #define DESC_TXCTRL_TXFIRST		(1 << 29)
1845b1b1883SVipin KUMAR #define DESC_TXCTRL_TXCHECKINSCTRL	(3 << 27)
1855b1b1883SVipin KUMAR #define DESC_TXCTRL_TXCRCDIS		(1 << 26)
1865b1b1883SVipin KUMAR #define DESC_TXCTRL_TXRINGEND		(1 << 25)
1875b1b1883SVipin KUMAR #define DESC_TXCTRL_TXCHAIN		(1 << 24)
1885b1b1883SVipin KUMAR 
1895b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE1MASK		(0x7FF << 0)
1905b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE1SHFT		(0)
1915b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE2MASK		(0x7FF << 11)
1925b1b1883SVipin KUMAR #define DESC_TXCTRL_SIZE2SHFT		(11)
1935b1b1883SVipin KUMAR 
1945b1b1883SVipin KUMAR #endif
1955b1b1883SVipin KUMAR 
1965b1b1883SVipin KUMAR /* rx control bits definitions */
1975b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR)
1985b1b1883SVipin KUMAR 
1995b1b1883SVipin KUMAR #define DESC_RXCTRL_RXINTDIS		(1 << 31)
2005b1b1883SVipin KUMAR #define DESC_RXCTRL_RXRINGEND		(1 << 15)
2015b1b1883SVipin KUMAR #define DESC_RXCTRL_RXCHAIN		(1 << 14)
2025b1b1883SVipin KUMAR 
2035b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE1MASK		(0x1FFF << 0)
2045b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE1SHFT		(0)
2055b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE2MASK		(0x1FFF << 16)
2065b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE2SHFT		(16)
2075b1b1883SVipin KUMAR 
2085b1b1883SVipin KUMAR #else
2095b1b1883SVipin KUMAR 
2105b1b1883SVipin KUMAR #define DESC_RXCTRL_RXINTDIS		(1 << 31)
2115b1b1883SVipin KUMAR #define DESC_RXCTRL_RXRINGEND		(1 << 25)
2125b1b1883SVipin KUMAR #define DESC_RXCTRL_RXCHAIN		(1 << 24)
2135b1b1883SVipin KUMAR 
2145b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE1MASK		(0x7FF << 0)
2155b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE1SHFT		(0)
2165b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE2MASK		(0x7FF << 11)
2175b1b1883SVipin KUMAR #define DESC_RXCTRL_SIZE2SHFT		(11)
2185b1b1883SVipin KUMAR 
2195b1b1883SVipin KUMAR #endif
2205b1b1883SVipin KUMAR 
2215b1b1883SVipin KUMAR struct dw_eth_dev {
2221857075aSIan Campbell 	struct dmamacdescr tx_mac_descrtable[CONFIG_TX_DESCR_NUM];
2231857075aSIan Campbell 	struct dmamacdescr rx_mac_descrtable[CONFIG_RX_DESCR_NUM];
2241857075aSIan Campbell 	char txbuffs[TX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
2251857075aSIan Campbell 	char rxbuffs[RX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
2261857075aSIan Campbell 
2279afc1af0SVipin Kumar 	u32 interface;
2286968ec92SAlexey Brodkin 	u32 max_speed;
2295b1b1883SVipin KUMAR 	u32 tx_currdescnum;
2305b1b1883SVipin KUMAR 	u32 rx_currdescnum;
2315b1b1883SVipin KUMAR 
2325b1b1883SVipin KUMAR 	struct eth_mac_regs *mac_regs_p;
2335b1b1883SVipin KUMAR 	struct eth_dma_regs *dma_regs_p;
23475577ba4SSimon Glass #ifndef CONFIG_DM_ETH
2355b1b1883SVipin KUMAR 	struct eth_device *dev;
23675577ba4SSimon Glass #endif
237*90b7fc92SSjoerd Simons 	struct gpio_desc reset_gpio;
23892a190aaSAlexey Brodkin 	struct phy_device *phydev;
23992a190aaSAlexey Brodkin 	struct mii_dev *bus;
240ed102be7SAlexey Brodkin };
2415b1b1883SVipin KUMAR 
242*90b7fc92SSjoerd Simons #ifdef CONFIG_DM_ETH
243*90b7fc92SSjoerd Simons struct dw_eth_pdata {
244*90b7fc92SSjoerd Simons 	struct eth_pdata eth_pdata;
245*90b7fc92SSjoerd Simons 	u32 reset_delays[3];
246*90b7fc92SSjoerd Simons };
247*90b7fc92SSjoerd Simons #endif
248*90b7fc92SSjoerd Simons 
2495b1b1883SVipin KUMAR #endif
250