15b1b1883SVipin KUMAR /* 25b1b1883SVipin KUMAR * (C) Copyright 2010 35b1b1883SVipin KUMAR * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com. 45b1b1883SVipin KUMAR * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 65b1b1883SVipin KUMAR */ 75b1b1883SVipin KUMAR 85b1b1883SVipin KUMAR /* 964dcd25fSSimon Glass * Designware ethernet IP driver for U-Boot 105b1b1883SVipin KUMAR */ 115b1b1883SVipin KUMAR 125b1b1883SVipin KUMAR #include <common.h> 1375577ba4SSimon Glass #include <dm.h> 1464dcd25fSSimon Glass #include <errno.h> 155b1b1883SVipin KUMAR #include <miiphy.h> 165b1b1883SVipin KUMAR #include <malloc.h> 178b7ee66cSBin Meng #include <pci.h> 18ef76025aSStefan Roese #include <linux/compiler.h> 195b1b1883SVipin KUMAR #include <linux/err.h> 205b1b1883SVipin KUMAR #include <asm/io.h> 215b1b1883SVipin KUMAR #include "designware.h" 225b1b1883SVipin KUMAR 2375577ba4SSimon Glass DECLARE_GLOBAL_DATA_PTR; 2475577ba4SSimon Glass 2592a190aaSAlexey Brodkin static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg) 2692a190aaSAlexey Brodkin { 2790b7fc92SSjoerd Simons #ifdef CONFIG_DM_ETH 2890b7fc92SSjoerd Simons struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv); 2990b7fc92SSjoerd Simons struct eth_mac_regs *mac_p = priv->mac_regs_p; 3090b7fc92SSjoerd Simons #else 3192a190aaSAlexey Brodkin struct eth_mac_regs *mac_p = bus->priv; 3290b7fc92SSjoerd Simons #endif 3392a190aaSAlexey Brodkin ulong start; 3492a190aaSAlexey Brodkin u16 miiaddr; 3592a190aaSAlexey Brodkin int timeout = CONFIG_MDIO_TIMEOUT; 3692a190aaSAlexey Brodkin 3792a190aaSAlexey Brodkin miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) | 3892a190aaSAlexey Brodkin ((reg << MIIREGSHIFT) & MII_REGMSK); 3992a190aaSAlexey Brodkin 4092a190aaSAlexey Brodkin writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr); 4192a190aaSAlexey Brodkin 4292a190aaSAlexey Brodkin start = get_timer(0); 4392a190aaSAlexey Brodkin while (get_timer(start) < timeout) { 4492a190aaSAlexey Brodkin if (!(readl(&mac_p->miiaddr) & MII_BUSY)) 4592a190aaSAlexey Brodkin return readl(&mac_p->miidata); 4692a190aaSAlexey Brodkin udelay(10); 4792a190aaSAlexey Brodkin }; 4892a190aaSAlexey Brodkin 4964dcd25fSSimon Glass return -ETIMEDOUT; 5092a190aaSAlexey Brodkin } 5192a190aaSAlexey Brodkin 5292a190aaSAlexey Brodkin static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg, 5392a190aaSAlexey Brodkin u16 val) 5492a190aaSAlexey Brodkin { 5590b7fc92SSjoerd Simons #ifdef CONFIG_DM_ETH 5690b7fc92SSjoerd Simons struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv); 5790b7fc92SSjoerd Simons struct eth_mac_regs *mac_p = priv->mac_regs_p; 5890b7fc92SSjoerd Simons #else 5992a190aaSAlexey Brodkin struct eth_mac_regs *mac_p = bus->priv; 6090b7fc92SSjoerd Simons #endif 6192a190aaSAlexey Brodkin ulong start; 6292a190aaSAlexey Brodkin u16 miiaddr; 6364dcd25fSSimon Glass int ret = -ETIMEDOUT, timeout = CONFIG_MDIO_TIMEOUT; 6492a190aaSAlexey Brodkin 6592a190aaSAlexey Brodkin writel(val, &mac_p->miidata); 6692a190aaSAlexey Brodkin miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) | 6792a190aaSAlexey Brodkin ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE; 6892a190aaSAlexey Brodkin 6992a190aaSAlexey Brodkin writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr); 7092a190aaSAlexey Brodkin 7192a190aaSAlexey Brodkin start = get_timer(0); 7292a190aaSAlexey Brodkin while (get_timer(start) < timeout) { 7392a190aaSAlexey Brodkin if (!(readl(&mac_p->miiaddr) & MII_BUSY)) { 7492a190aaSAlexey Brodkin ret = 0; 7592a190aaSAlexey Brodkin break; 7692a190aaSAlexey Brodkin } 7792a190aaSAlexey Brodkin udelay(10); 7892a190aaSAlexey Brodkin }; 7992a190aaSAlexey Brodkin 8092a190aaSAlexey Brodkin return ret; 8192a190aaSAlexey Brodkin } 8292a190aaSAlexey Brodkin 8366d027e2SAlexey Brodkin #if defined(CONFIG_DM_ETH) && defined(CONFIG_DM_GPIO) 8490b7fc92SSjoerd Simons static int dw_mdio_reset(struct mii_dev *bus) 8590b7fc92SSjoerd Simons { 8690b7fc92SSjoerd Simons struct udevice *dev = bus->priv; 8790b7fc92SSjoerd Simons struct dw_eth_dev *priv = dev_get_priv(dev); 8890b7fc92SSjoerd Simons struct dw_eth_pdata *pdata = dev_get_platdata(dev); 8990b7fc92SSjoerd Simons int ret; 9090b7fc92SSjoerd Simons 9190b7fc92SSjoerd Simons if (!dm_gpio_is_valid(&priv->reset_gpio)) 9290b7fc92SSjoerd Simons return 0; 9390b7fc92SSjoerd Simons 9490b7fc92SSjoerd Simons /* reset the phy */ 9590b7fc92SSjoerd Simons ret = dm_gpio_set_value(&priv->reset_gpio, 0); 9690b7fc92SSjoerd Simons if (ret) 9790b7fc92SSjoerd Simons return ret; 9890b7fc92SSjoerd Simons 9990b7fc92SSjoerd Simons udelay(pdata->reset_delays[0]); 10090b7fc92SSjoerd Simons 10190b7fc92SSjoerd Simons ret = dm_gpio_set_value(&priv->reset_gpio, 1); 10290b7fc92SSjoerd Simons if (ret) 10390b7fc92SSjoerd Simons return ret; 10490b7fc92SSjoerd Simons 10590b7fc92SSjoerd Simons udelay(pdata->reset_delays[1]); 10690b7fc92SSjoerd Simons 10790b7fc92SSjoerd Simons ret = dm_gpio_set_value(&priv->reset_gpio, 0); 10890b7fc92SSjoerd Simons if (ret) 10990b7fc92SSjoerd Simons return ret; 11090b7fc92SSjoerd Simons 11190b7fc92SSjoerd Simons udelay(pdata->reset_delays[2]); 11290b7fc92SSjoerd Simons 11390b7fc92SSjoerd Simons return 0; 11490b7fc92SSjoerd Simons } 11590b7fc92SSjoerd Simons #endif 11690b7fc92SSjoerd Simons 11790b7fc92SSjoerd Simons static int dw_mdio_init(const char *name, void *priv) 11892a190aaSAlexey Brodkin { 11992a190aaSAlexey Brodkin struct mii_dev *bus = mdio_alloc(); 12092a190aaSAlexey Brodkin 12192a190aaSAlexey Brodkin if (!bus) { 12292a190aaSAlexey Brodkin printf("Failed to allocate MDIO bus\n"); 12364dcd25fSSimon Glass return -ENOMEM; 12492a190aaSAlexey Brodkin } 12592a190aaSAlexey Brodkin 12692a190aaSAlexey Brodkin bus->read = dw_mdio_read; 12792a190aaSAlexey Brodkin bus->write = dw_mdio_write; 128192bc694SBen Whitten snprintf(bus->name, sizeof(bus->name), "%s", name); 12966d027e2SAlexey Brodkin #if defined(CONFIG_DM_ETH) && defined(CONFIG_DM_GPIO) 13090b7fc92SSjoerd Simons bus->reset = dw_mdio_reset; 13190b7fc92SSjoerd Simons #endif 13292a190aaSAlexey Brodkin 13390b7fc92SSjoerd Simons bus->priv = priv; 13492a190aaSAlexey Brodkin 13592a190aaSAlexey Brodkin return mdio_register(bus); 13692a190aaSAlexey Brodkin } 13713edd170SVipin Kumar 13864dcd25fSSimon Glass static void tx_descs_init(struct dw_eth_dev *priv) 1395b1b1883SVipin KUMAR { 1405b1b1883SVipin KUMAR struct eth_dma_regs *dma_p = priv->dma_regs_p; 1415b1b1883SVipin KUMAR struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0]; 1425b1b1883SVipin KUMAR char *txbuffs = &priv->txbuffs[0]; 1435b1b1883SVipin KUMAR struct dmamacdescr *desc_p; 1445b1b1883SVipin KUMAR u32 idx; 1455b1b1883SVipin KUMAR 1465b1b1883SVipin KUMAR for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) { 1475b1b1883SVipin KUMAR desc_p = &desc_table_p[idx]; 1480e1a3e30SBeniamino Galvani desc_p->dmamac_addr = (ulong)&txbuffs[idx * CONFIG_ETH_BUFSIZE]; 1490e1a3e30SBeniamino Galvani desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1]; 1505b1b1883SVipin KUMAR 1515b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR) 1525b1b1883SVipin KUMAR desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST | 1532b261092SMarek Vasut DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS | 1542b261092SMarek Vasut DESC_TXSTS_TXCHECKINSCTRL | 1555b1b1883SVipin KUMAR DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS); 1565b1b1883SVipin KUMAR 1575b1b1883SVipin KUMAR desc_p->txrx_status |= DESC_TXSTS_TXCHAIN; 1585b1b1883SVipin KUMAR desc_p->dmamac_cntl = 0; 1595b1b1883SVipin KUMAR desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA); 1605b1b1883SVipin KUMAR #else 1615b1b1883SVipin KUMAR desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN; 1625b1b1883SVipin KUMAR desc_p->txrx_status = 0; 1635b1b1883SVipin KUMAR #endif 1645b1b1883SVipin KUMAR } 1655b1b1883SVipin KUMAR 1665b1b1883SVipin KUMAR /* Correcting the last pointer of the chain */ 1670e1a3e30SBeniamino Galvani desc_p->dmamac_next = (ulong)&desc_table_p[0]; 1685b1b1883SVipin KUMAR 16950b0df81SAlexey Brodkin /* Flush all Tx buffer descriptors at once */ 1700e1a3e30SBeniamino Galvani flush_dcache_range((ulong)priv->tx_mac_descrtable, 1710e1a3e30SBeniamino Galvani (ulong)priv->tx_mac_descrtable + 17250b0df81SAlexey Brodkin sizeof(priv->tx_mac_descrtable)); 17350b0df81SAlexey Brodkin 1745b1b1883SVipin KUMAR writel((ulong)&desc_table_p[0], &dma_p->txdesclistaddr); 17574cb708dSAlexey Brodkin priv->tx_currdescnum = 0; 1765b1b1883SVipin KUMAR } 1775b1b1883SVipin KUMAR 17864dcd25fSSimon Glass static void rx_descs_init(struct dw_eth_dev *priv) 1795b1b1883SVipin KUMAR { 1805b1b1883SVipin KUMAR struct eth_dma_regs *dma_p = priv->dma_regs_p; 1815b1b1883SVipin KUMAR struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0]; 1825b1b1883SVipin KUMAR char *rxbuffs = &priv->rxbuffs[0]; 1835b1b1883SVipin KUMAR struct dmamacdescr *desc_p; 1845b1b1883SVipin KUMAR u32 idx; 1855b1b1883SVipin KUMAR 18650b0df81SAlexey Brodkin /* Before passing buffers to GMAC we need to make sure zeros 18750b0df81SAlexey Brodkin * written there right after "priv" structure allocation were 18850b0df81SAlexey Brodkin * flushed into RAM. 18950b0df81SAlexey Brodkin * Otherwise there's a chance to get some of them flushed in RAM when 19050b0df81SAlexey Brodkin * GMAC is already pushing data to RAM via DMA. This way incoming from 19150b0df81SAlexey Brodkin * GMAC data will be corrupted. */ 1920e1a3e30SBeniamino Galvani flush_dcache_range((ulong)rxbuffs, (ulong)rxbuffs + RX_TOTAL_BUFSIZE); 19350b0df81SAlexey Brodkin 1945b1b1883SVipin KUMAR for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) { 1955b1b1883SVipin KUMAR desc_p = &desc_table_p[idx]; 1960e1a3e30SBeniamino Galvani desc_p->dmamac_addr = (ulong)&rxbuffs[idx * CONFIG_ETH_BUFSIZE]; 1970e1a3e30SBeniamino Galvani desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1]; 1985b1b1883SVipin KUMAR 1995b1b1883SVipin KUMAR desc_p->dmamac_cntl = 2002b261092SMarek Vasut (MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) | 2015b1b1883SVipin KUMAR DESC_RXCTRL_RXCHAIN; 2025b1b1883SVipin KUMAR 2035b1b1883SVipin KUMAR desc_p->txrx_status = DESC_RXSTS_OWNBYDMA; 2045b1b1883SVipin KUMAR } 2055b1b1883SVipin KUMAR 2065b1b1883SVipin KUMAR /* Correcting the last pointer of the chain */ 2070e1a3e30SBeniamino Galvani desc_p->dmamac_next = (ulong)&desc_table_p[0]; 2085b1b1883SVipin KUMAR 20950b0df81SAlexey Brodkin /* Flush all Rx buffer descriptors at once */ 2100e1a3e30SBeniamino Galvani flush_dcache_range((ulong)priv->rx_mac_descrtable, 2110e1a3e30SBeniamino Galvani (ulong)priv->rx_mac_descrtable + 21250b0df81SAlexey Brodkin sizeof(priv->rx_mac_descrtable)); 21350b0df81SAlexey Brodkin 2145b1b1883SVipin KUMAR writel((ulong)&desc_table_p[0], &dma_p->rxdesclistaddr); 21574cb708dSAlexey Brodkin priv->rx_currdescnum = 0; 2165b1b1883SVipin KUMAR } 2175b1b1883SVipin KUMAR 21864dcd25fSSimon Glass static int _dw_write_hwaddr(struct dw_eth_dev *priv, u8 *mac_id) 2195b1b1883SVipin KUMAR { 2205b1b1883SVipin KUMAR struct eth_mac_regs *mac_p = priv->mac_regs_p; 2215b1b1883SVipin KUMAR u32 macid_lo, macid_hi; 2225b1b1883SVipin KUMAR 22392a190aaSAlexey Brodkin macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) + 22492a190aaSAlexey Brodkin (mac_id[3] << 24); 2255b1b1883SVipin KUMAR macid_hi = mac_id[4] + (mac_id[5] << 8); 2265b1b1883SVipin KUMAR 2275b1b1883SVipin KUMAR writel(macid_hi, &mac_p->macaddr0hi); 2285b1b1883SVipin KUMAR writel(macid_lo, &mac_p->macaddr0lo); 2295b1b1883SVipin KUMAR 2305b1b1883SVipin KUMAR return 0; 2315b1b1883SVipin KUMAR } 2325b1b1883SVipin KUMAR 2330ea38db9SSimon Glass static int dw_adjust_link(struct dw_eth_dev *priv, struct eth_mac_regs *mac_p, 23492a190aaSAlexey Brodkin struct phy_device *phydev) 23592a190aaSAlexey Brodkin { 23692a190aaSAlexey Brodkin u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN; 23792a190aaSAlexey Brodkin 23892a190aaSAlexey Brodkin if (!phydev->link) { 23992a190aaSAlexey Brodkin printf("%s: No link.\n", phydev->dev->name); 2400ea38db9SSimon Glass return 0; 24192a190aaSAlexey Brodkin } 24292a190aaSAlexey Brodkin 24392a190aaSAlexey Brodkin if (phydev->speed != 1000) 24492a190aaSAlexey Brodkin conf |= MII_PORTSELECT; 245b884c3feSAlexey Brodkin else 246b884c3feSAlexey Brodkin conf &= ~MII_PORTSELECT; 24792a190aaSAlexey Brodkin 24892a190aaSAlexey Brodkin if (phydev->speed == 100) 24992a190aaSAlexey Brodkin conf |= FES_100; 25092a190aaSAlexey Brodkin 25192a190aaSAlexey Brodkin if (phydev->duplex) 25292a190aaSAlexey Brodkin conf |= FULLDPLXMODE; 25392a190aaSAlexey Brodkin 25492a190aaSAlexey Brodkin writel(conf, &mac_p->conf); 25592a190aaSAlexey Brodkin 25692a190aaSAlexey Brodkin printf("Speed: %d, %s duplex%s\n", phydev->speed, 25792a190aaSAlexey Brodkin (phydev->duplex) ? "full" : "half", 25892a190aaSAlexey Brodkin (phydev->port == PORT_FIBRE) ? ", fiber mode" : ""); 2590ea38db9SSimon Glass 2600ea38db9SSimon Glass return 0; 26192a190aaSAlexey Brodkin } 26292a190aaSAlexey Brodkin 26364dcd25fSSimon Glass static void _dw_eth_halt(struct dw_eth_dev *priv) 26492a190aaSAlexey Brodkin { 26592a190aaSAlexey Brodkin struct eth_mac_regs *mac_p = priv->mac_regs_p; 26692a190aaSAlexey Brodkin struct eth_dma_regs *dma_p = priv->dma_regs_p; 26792a190aaSAlexey Brodkin 26892a190aaSAlexey Brodkin writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf); 26992a190aaSAlexey Brodkin writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode); 27092a190aaSAlexey Brodkin 27192a190aaSAlexey Brodkin phy_shutdown(priv->phydev); 27292a190aaSAlexey Brodkin } 27392a190aaSAlexey Brodkin 27464dcd25fSSimon Glass static int _dw_eth_init(struct dw_eth_dev *priv, u8 *enetaddr) 2755b1b1883SVipin KUMAR { 2765b1b1883SVipin KUMAR struct eth_mac_regs *mac_p = priv->mac_regs_p; 2775b1b1883SVipin KUMAR struct eth_dma_regs *dma_p = priv->dma_regs_p; 27892a190aaSAlexey Brodkin unsigned int start; 27964dcd25fSSimon Glass int ret; 2805b1b1883SVipin KUMAR 28192a190aaSAlexey Brodkin writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode); 28213edd170SVipin Kumar 28392a190aaSAlexey Brodkin start = get_timer(0); 28492a190aaSAlexey Brodkin while (readl(&dma_p->busmode) & DMAMAC_SRST) { 285875143f3SAlexey Brodkin if (get_timer(start) >= CONFIG_MACRESET_TIMEOUT) { 286875143f3SAlexey Brodkin printf("DMA reset timeout\n"); 28764dcd25fSSimon Glass return -ETIMEDOUT; 288875143f3SAlexey Brodkin } 2895b1b1883SVipin KUMAR 29092a190aaSAlexey Brodkin mdelay(100); 29192a190aaSAlexey Brodkin }; 29292a190aaSAlexey Brodkin 293f3edfd30SBin Meng /* 294f3edfd30SBin Meng * Soft reset above clears HW address registers. 295f3edfd30SBin Meng * So we have to set it here once again. 296f3edfd30SBin Meng */ 297f3edfd30SBin Meng _dw_write_hwaddr(priv, enetaddr); 298f3edfd30SBin Meng 29964dcd25fSSimon Glass rx_descs_init(priv); 30064dcd25fSSimon Glass tx_descs_init(priv); 3015b1b1883SVipin KUMAR 30249692c5fSIan Campbell writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode); 3035b1b1883SVipin KUMAR 304d2279221SSonic Zhang #ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE 30592a190aaSAlexey Brodkin writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD, 30692a190aaSAlexey Brodkin &dma_p->opmode); 307d2279221SSonic Zhang #else 308d2279221SSonic Zhang writel(readl(&dma_p->opmode) | FLUSHTXFIFO, 309d2279221SSonic Zhang &dma_p->opmode); 310d2279221SSonic Zhang #endif 3115b1b1883SVipin KUMAR 31292a190aaSAlexey Brodkin writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode); 3135b1b1883SVipin KUMAR 3142ddaf13bSSonic Zhang #ifdef CONFIG_DW_AXI_BURST_LEN 3152ddaf13bSSonic Zhang writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus); 3162ddaf13bSSonic Zhang #endif 3172ddaf13bSSonic Zhang 31892a190aaSAlexey Brodkin /* Start up the PHY */ 31964dcd25fSSimon Glass ret = phy_startup(priv->phydev); 32064dcd25fSSimon Glass if (ret) { 32192a190aaSAlexey Brodkin printf("Could not initialize PHY %s\n", 32292a190aaSAlexey Brodkin priv->phydev->dev->name); 32364dcd25fSSimon Glass return ret; 3249afc1af0SVipin Kumar } 3259afc1af0SVipin Kumar 3260ea38db9SSimon Glass ret = dw_adjust_link(priv, mac_p, priv->phydev); 3270ea38db9SSimon Glass if (ret) 3280ea38db9SSimon Glass return ret; 3295b1b1883SVipin KUMAR 330*f63f28eeSSimon Glass return 0; 331*f63f28eeSSimon Glass } 332*f63f28eeSSimon Glass 333*f63f28eeSSimon Glass static int designware_eth_enable(struct dw_eth_dev *priv) 334*f63f28eeSSimon Glass { 335*f63f28eeSSimon Glass struct eth_mac_regs *mac_p = priv->mac_regs_p; 336*f63f28eeSSimon Glass 33792a190aaSAlexey Brodkin if (!priv->phydev->link) 33864dcd25fSSimon Glass return -EIO; 3395b1b1883SVipin KUMAR 340aa51005cSArmando Visconti writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf); 3415b1b1883SVipin KUMAR 3425b1b1883SVipin KUMAR return 0; 3435b1b1883SVipin KUMAR } 3445b1b1883SVipin KUMAR 34564dcd25fSSimon Glass static int _dw_eth_send(struct dw_eth_dev *priv, void *packet, int length) 3465b1b1883SVipin KUMAR { 3475b1b1883SVipin KUMAR struct eth_dma_regs *dma_p = priv->dma_regs_p; 3485b1b1883SVipin KUMAR u32 desc_num = priv->tx_currdescnum; 3495b1b1883SVipin KUMAR struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num]; 3500e1a3e30SBeniamino Galvani ulong desc_start = (ulong)desc_p; 3510e1a3e30SBeniamino Galvani ulong desc_end = desc_start + 35296cec17dSMarek Vasut roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN); 3530e1a3e30SBeniamino Galvani ulong data_start = desc_p->dmamac_addr; 3540e1a3e30SBeniamino Galvani ulong data_end = data_start + roundup(length, ARCH_DMA_MINALIGN); 355964ea7c1SIan Campbell /* 356964ea7c1SIan Campbell * Strictly we only need to invalidate the "txrx_status" field 357964ea7c1SIan Campbell * for the following check, but on some platforms we cannot 35896cec17dSMarek Vasut * invalidate only 4 bytes, so we flush the entire descriptor, 35996cec17dSMarek Vasut * which is 16 bytes in total. This is safe because the 36096cec17dSMarek Vasut * individual descriptors in the array are each aligned to 36196cec17dSMarek Vasut * ARCH_DMA_MINALIGN and padded appropriately. 362964ea7c1SIan Campbell */ 36396cec17dSMarek Vasut invalidate_dcache_range(desc_start, desc_end); 36450b0df81SAlexey Brodkin 3655b1b1883SVipin KUMAR /* Check if the descriptor is owned by CPU */ 3665b1b1883SVipin KUMAR if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) { 3675b1b1883SVipin KUMAR printf("CPU not owner of tx frame\n"); 36864dcd25fSSimon Glass return -EPERM; 3695b1b1883SVipin KUMAR } 3705b1b1883SVipin KUMAR 3710e1a3e30SBeniamino Galvani memcpy((void *)data_start, packet, length); 3725b1b1883SVipin KUMAR 37350b0df81SAlexey Brodkin /* Flush data to be sent */ 37496cec17dSMarek Vasut flush_dcache_range(data_start, data_end); 37550b0df81SAlexey Brodkin 3765b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR) 3775b1b1883SVipin KUMAR desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST; 3782b261092SMarek Vasut desc_p->dmamac_cntl |= (length << DESC_TXCTRL_SIZE1SHFT) & 3795b1b1883SVipin KUMAR DESC_TXCTRL_SIZE1MASK; 3805b1b1883SVipin KUMAR 3815b1b1883SVipin KUMAR desc_p->txrx_status &= ~(DESC_TXSTS_MSK); 3825b1b1883SVipin KUMAR desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA; 3835b1b1883SVipin KUMAR #else 3842b261092SMarek Vasut desc_p->dmamac_cntl |= ((length << DESC_TXCTRL_SIZE1SHFT) & 3852b261092SMarek Vasut DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST | 3865b1b1883SVipin KUMAR DESC_TXCTRL_TXFIRST; 3875b1b1883SVipin KUMAR 3885b1b1883SVipin KUMAR desc_p->txrx_status = DESC_TXSTS_OWNBYDMA; 3895b1b1883SVipin KUMAR #endif 3905b1b1883SVipin KUMAR 39150b0df81SAlexey Brodkin /* Flush modified buffer descriptor */ 39296cec17dSMarek Vasut flush_dcache_range(desc_start, desc_end); 39350b0df81SAlexey Brodkin 3945b1b1883SVipin KUMAR /* Test the wrap-around condition. */ 3955b1b1883SVipin KUMAR if (++desc_num >= CONFIG_TX_DESCR_NUM) 3965b1b1883SVipin KUMAR desc_num = 0; 3975b1b1883SVipin KUMAR 3985b1b1883SVipin KUMAR priv->tx_currdescnum = desc_num; 3995b1b1883SVipin KUMAR 4005b1b1883SVipin KUMAR /* Start the transmission */ 4015b1b1883SVipin KUMAR writel(POLL_DATA, &dma_p->txpolldemand); 4025b1b1883SVipin KUMAR 4035b1b1883SVipin KUMAR return 0; 4045b1b1883SVipin KUMAR } 4055b1b1883SVipin KUMAR 40675577ba4SSimon Glass static int _dw_eth_recv(struct dw_eth_dev *priv, uchar **packetp) 4075b1b1883SVipin KUMAR { 40850b0df81SAlexey Brodkin u32 status, desc_num = priv->rx_currdescnum; 4095b1b1883SVipin KUMAR struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num]; 41075577ba4SSimon Glass int length = -EAGAIN; 4110e1a3e30SBeniamino Galvani ulong desc_start = (ulong)desc_p; 4120e1a3e30SBeniamino Galvani ulong desc_end = desc_start + 41396cec17dSMarek Vasut roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN); 4140e1a3e30SBeniamino Galvani ulong data_start = desc_p->dmamac_addr; 4150e1a3e30SBeniamino Galvani ulong data_end; 4165b1b1883SVipin KUMAR 41750b0df81SAlexey Brodkin /* Invalidate entire buffer descriptor */ 41896cec17dSMarek Vasut invalidate_dcache_range(desc_start, desc_end); 41950b0df81SAlexey Brodkin 42050b0df81SAlexey Brodkin status = desc_p->txrx_status; 42150b0df81SAlexey Brodkin 4225b1b1883SVipin KUMAR /* Check if the owner is the CPU */ 4235b1b1883SVipin KUMAR if (!(status & DESC_RXSTS_OWNBYDMA)) { 4245b1b1883SVipin KUMAR 4252b261092SMarek Vasut length = (status & DESC_RXSTS_FRMLENMSK) >> 4265b1b1883SVipin KUMAR DESC_RXSTS_FRMLENSHFT; 4275b1b1883SVipin KUMAR 42850b0df81SAlexey Brodkin /* Invalidate received data */ 42996cec17dSMarek Vasut data_end = data_start + roundup(length, ARCH_DMA_MINALIGN); 43096cec17dSMarek Vasut invalidate_dcache_range(data_start, data_end); 4310e1a3e30SBeniamino Galvani *packetp = (uchar *)(ulong)desc_p->dmamac_addr; 43275577ba4SSimon Glass } 43350b0df81SAlexey Brodkin 43475577ba4SSimon Glass return length; 43575577ba4SSimon Glass } 43675577ba4SSimon Glass 43775577ba4SSimon Glass static int _dw_free_pkt(struct dw_eth_dev *priv) 43875577ba4SSimon Glass { 43975577ba4SSimon Glass u32 desc_num = priv->rx_currdescnum; 44075577ba4SSimon Glass struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num]; 4410e1a3e30SBeniamino Galvani ulong desc_start = (ulong)desc_p; 4420e1a3e30SBeniamino Galvani ulong desc_end = desc_start + 44375577ba4SSimon Glass roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN); 4445b1b1883SVipin KUMAR 4455b1b1883SVipin KUMAR /* 4465b1b1883SVipin KUMAR * Make the current descriptor valid again and go to 4475b1b1883SVipin KUMAR * the next one 4485b1b1883SVipin KUMAR */ 4495b1b1883SVipin KUMAR desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA; 4505b1b1883SVipin KUMAR 45150b0df81SAlexey Brodkin /* Flush only status field - others weren't changed */ 45296cec17dSMarek Vasut flush_dcache_range(desc_start, desc_end); 45350b0df81SAlexey Brodkin 4545b1b1883SVipin KUMAR /* Test the wrap-around condition. */ 4555b1b1883SVipin KUMAR if (++desc_num >= CONFIG_RX_DESCR_NUM) 4565b1b1883SVipin KUMAR desc_num = 0; 4575b1b1883SVipin KUMAR priv->rx_currdescnum = desc_num; 4585b1b1883SVipin KUMAR 45975577ba4SSimon Glass return 0; 4605b1b1883SVipin KUMAR } 4615b1b1883SVipin KUMAR 46264dcd25fSSimon Glass static int dw_phy_init(struct dw_eth_dev *priv, void *dev) 4635b1b1883SVipin KUMAR { 46492a190aaSAlexey Brodkin struct phy_device *phydev; 4656968ec92SAlexey Brodkin int mask = 0xffffffff, ret; 4665b1b1883SVipin KUMAR 46792a190aaSAlexey Brodkin #ifdef CONFIG_PHY_ADDR 46892a190aaSAlexey Brodkin mask = 1 << CONFIG_PHY_ADDR; 4695b1b1883SVipin KUMAR #endif 4705b1b1883SVipin KUMAR 47192a190aaSAlexey Brodkin phydev = phy_find_by_mask(priv->bus, mask, priv->interface); 47292a190aaSAlexey Brodkin if (!phydev) 47364dcd25fSSimon Glass return -ENODEV; 4745b1b1883SVipin KUMAR 47515e82e53SIan Campbell phy_connect_dev(phydev, dev); 47615e82e53SIan Campbell 47792a190aaSAlexey Brodkin phydev->supported &= PHY_GBIT_FEATURES; 4786968ec92SAlexey Brodkin if (priv->max_speed) { 4796968ec92SAlexey Brodkin ret = phy_set_supported(phydev, priv->max_speed); 4806968ec92SAlexey Brodkin if (ret) 4816968ec92SAlexey Brodkin return ret; 4826968ec92SAlexey Brodkin } 48392a190aaSAlexey Brodkin phydev->advertising = phydev->supported; 48492a190aaSAlexey Brodkin 48592a190aaSAlexey Brodkin priv->phydev = phydev; 48692a190aaSAlexey Brodkin phy_config(phydev); 48792a190aaSAlexey Brodkin 48864dcd25fSSimon Glass return 0; 48964dcd25fSSimon Glass } 49064dcd25fSSimon Glass 49175577ba4SSimon Glass #ifndef CONFIG_DM_ETH 49264dcd25fSSimon Glass static int dw_eth_init(struct eth_device *dev, bd_t *bis) 49364dcd25fSSimon Glass { 494*f63f28eeSSimon Glass int ret; 495*f63f28eeSSimon Glass 496*f63f28eeSSimon Glass ret = _dw_eth_init(dev->priv, dev->enetaddr); 497*f63f28eeSSimon Glass if (!ret) 498*f63f28eeSSimon Glass ret = designware_eth_enable(dev->priv); 499*f63f28eeSSimon Glass 500*f63f28eeSSimon Glass return ret; 50164dcd25fSSimon Glass } 50264dcd25fSSimon Glass 50364dcd25fSSimon Glass static int dw_eth_send(struct eth_device *dev, void *packet, int length) 50464dcd25fSSimon Glass { 50564dcd25fSSimon Glass return _dw_eth_send(dev->priv, packet, length); 50664dcd25fSSimon Glass } 50764dcd25fSSimon Glass 50864dcd25fSSimon Glass static int dw_eth_recv(struct eth_device *dev) 50964dcd25fSSimon Glass { 51075577ba4SSimon Glass uchar *packet; 51175577ba4SSimon Glass int length; 51275577ba4SSimon Glass 51375577ba4SSimon Glass length = _dw_eth_recv(dev->priv, &packet); 51475577ba4SSimon Glass if (length == -EAGAIN) 51575577ba4SSimon Glass return 0; 51675577ba4SSimon Glass net_process_received_packet(packet, length); 51775577ba4SSimon Glass 51875577ba4SSimon Glass _dw_free_pkt(dev->priv); 51975577ba4SSimon Glass 52075577ba4SSimon Glass return 0; 52164dcd25fSSimon Glass } 52264dcd25fSSimon Glass 52364dcd25fSSimon Glass static void dw_eth_halt(struct eth_device *dev) 52464dcd25fSSimon Glass { 52564dcd25fSSimon Glass return _dw_eth_halt(dev->priv); 52664dcd25fSSimon Glass } 52764dcd25fSSimon Glass 52864dcd25fSSimon Glass static int dw_write_hwaddr(struct eth_device *dev) 52964dcd25fSSimon Glass { 53064dcd25fSSimon Glass return _dw_write_hwaddr(dev->priv, dev->enetaddr); 5315b1b1883SVipin KUMAR } 5325b1b1883SVipin KUMAR 53392a190aaSAlexey Brodkin int designware_initialize(ulong base_addr, u32 interface) 5345b1b1883SVipin KUMAR { 5355b1b1883SVipin KUMAR struct eth_device *dev; 5365b1b1883SVipin KUMAR struct dw_eth_dev *priv; 5375b1b1883SVipin KUMAR 5385b1b1883SVipin KUMAR dev = (struct eth_device *) malloc(sizeof(struct eth_device)); 5395b1b1883SVipin KUMAR if (!dev) 5405b1b1883SVipin KUMAR return -ENOMEM; 5415b1b1883SVipin KUMAR 5425b1b1883SVipin KUMAR /* 5435b1b1883SVipin KUMAR * Since the priv structure contains the descriptors which need a strict 5445b1b1883SVipin KUMAR * buswidth alignment, memalign is used to allocate memory 5455b1b1883SVipin KUMAR */ 5461c848a25SIan Campbell priv = (struct dw_eth_dev *) memalign(ARCH_DMA_MINALIGN, 5471c848a25SIan Campbell sizeof(struct dw_eth_dev)); 5485b1b1883SVipin KUMAR if (!priv) { 5495b1b1883SVipin KUMAR free(dev); 5505b1b1883SVipin KUMAR return -ENOMEM; 5515b1b1883SVipin KUMAR } 5525b1b1883SVipin KUMAR 5530e1a3e30SBeniamino Galvani if ((phys_addr_t)priv + sizeof(*priv) > (1ULL << 32)) { 5540e1a3e30SBeniamino Galvani printf("designware: buffers are outside DMA memory\n"); 5550e1a3e30SBeniamino Galvani return -EINVAL; 5560e1a3e30SBeniamino Galvani } 5570e1a3e30SBeniamino Galvani 5585b1b1883SVipin KUMAR memset(dev, 0, sizeof(struct eth_device)); 5595b1b1883SVipin KUMAR memset(priv, 0, sizeof(struct dw_eth_dev)); 5605b1b1883SVipin KUMAR 56192a190aaSAlexey Brodkin sprintf(dev->name, "dwmac.%lx", base_addr); 5625b1b1883SVipin KUMAR dev->iobase = (int)base_addr; 5635b1b1883SVipin KUMAR dev->priv = priv; 5645b1b1883SVipin KUMAR 5655b1b1883SVipin KUMAR priv->dev = dev; 5665b1b1883SVipin KUMAR priv->mac_regs_p = (struct eth_mac_regs *)base_addr; 5675b1b1883SVipin KUMAR priv->dma_regs_p = (struct eth_dma_regs *)(base_addr + 5685b1b1883SVipin KUMAR DW_DMA_BASE_OFFSET); 5695b1b1883SVipin KUMAR 5705b1b1883SVipin KUMAR dev->init = dw_eth_init; 5715b1b1883SVipin KUMAR dev->send = dw_eth_send; 5725b1b1883SVipin KUMAR dev->recv = dw_eth_recv; 5735b1b1883SVipin KUMAR dev->halt = dw_eth_halt; 5745b1b1883SVipin KUMAR dev->write_hwaddr = dw_write_hwaddr; 5755b1b1883SVipin KUMAR 5765b1b1883SVipin KUMAR eth_register(dev); 5775b1b1883SVipin KUMAR 57892a190aaSAlexey Brodkin priv->interface = interface; 57992a190aaSAlexey Brodkin 58092a190aaSAlexey Brodkin dw_mdio_init(dev->name, priv->mac_regs_p); 58192a190aaSAlexey Brodkin priv->bus = miiphy_get_dev_by_name(dev->name); 58292a190aaSAlexey Brodkin 58364dcd25fSSimon Glass return dw_phy_init(priv, dev); 5845b1b1883SVipin KUMAR } 58575577ba4SSimon Glass #endif 58675577ba4SSimon Glass 58775577ba4SSimon Glass #ifdef CONFIG_DM_ETH 58875577ba4SSimon Glass static int designware_eth_start(struct udevice *dev) 58975577ba4SSimon Glass { 59075577ba4SSimon Glass struct eth_pdata *pdata = dev_get_platdata(dev); 591*f63f28eeSSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev); 592*f63f28eeSSimon Glass int ret; 59375577ba4SSimon Glass 594*f63f28eeSSimon Glass ret = _dw_eth_init(priv, pdata->enetaddr); 595*f63f28eeSSimon Glass if (ret) 596*f63f28eeSSimon Glass return ret; 597*f63f28eeSSimon Glass ret = designware_eth_enable(priv); 598*f63f28eeSSimon Glass if (ret) 599*f63f28eeSSimon Glass return ret; 600*f63f28eeSSimon Glass 601*f63f28eeSSimon Glass return 0; 60275577ba4SSimon Glass } 60375577ba4SSimon Glass 60475577ba4SSimon Glass static int designware_eth_send(struct udevice *dev, void *packet, int length) 60575577ba4SSimon Glass { 60675577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev); 60775577ba4SSimon Glass 60875577ba4SSimon Glass return _dw_eth_send(priv, packet, length); 60975577ba4SSimon Glass } 61075577ba4SSimon Glass 611a1ca92eaSSimon Glass static int designware_eth_recv(struct udevice *dev, int flags, uchar **packetp) 61275577ba4SSimon Glass { 61375577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev); 61475577ba4SSimon Glass 61575577ba4SSimon Glass return _dw_eth_recv(priv, packetp); 61675577ba4SSimon Glass } 61775577ba4SSimon Glass 61875577ba4SSimon Glass static int designware_eth_free_pkt(struct udevice *dev, uchar *packet, 61975577ba4SSimon Glass int length) 62075577ba4SSimon Glass { 62175577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev); 62275577ba4SSimon Glass 62375577ba4SSimon Glass return _dw_free_pkt(priv); 62475577ba4SSimon Glass } 62575577ba4SSimon Glass 62675577ba4SSimon Glass static void designware_eth_stop(struct udevice *dev) 62775577ba4SSimon Glass { 62875577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev); 62975577ba4SSimon Glass 63075577ba4SSimon Glass return _dw_eth_halt(priv); 63175577ba4SSimon Glass } 63275577ba4SSimon Glass 63375577ba4SSimon Glass static int designware_eth_write_hwaddr(struct udevice *dev) 63475577ba4SSimon Glass { 63575577ba4SSimon Glass struct eth_pdata *pdata = dev_get_platdata(dev); 63675577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev); 63775577ba4SSimon Glass 63875577ba4SSimon Glass return _dw_write_hwaddr(priv, pdata->enetaddr); 63975577ba4SSimon Glass } 64075577ba4SSimon Glass 6418b7ee66cSBin Meng static int designware_eth_bind(struct udevice *dev) 6428b7ee66cSBin Meng { 6438b7ee66cSBin Meng #ifdef CONFIG_DM_PCI 6448b7ee66cSBin Meng static int num_cards; 6458b7ee66cSBin Meng char name[20]; 6468b7ee66cSBin Meng 6478b7ee66cSBin Meng /* Create a unique device name for PCI type devices */ 6488b7ee66cSBin Meng if (device_is_on_pci_bus(dev)) { 6498b7ee66cSBin Meng sprintf(name, "eth_designware#%u", num_cards++); 6508b7ee66cSBin Meng device_set_name(dev, name); 6518b7ee66cSBin Meng } 6528b7ee66cSBin Meng #endif 6538b7ee66cSBin Meng 6548b7ee66cSBin Meng return 0; 6558b7ee66cSBin Meng } 6568b7ee66cSBin Meng 657b9e08d0eSSjoerd Simons int designware_eth_probe(struct udevice *dev) 65875577ba4SSimon Glass { 65975577ba4SSimon Glass struct eth_pdata *pdata = dev_get_platdata(dev); 66075577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev); 661f0dc73c0SBin Meng u32 iobase = pdata->iobase; 6620e1a3e30SBeniamino Galvani ulong ioaddr; 66375577ba4SSimon Glass int ret; 66475577ba4SSimon Glass 6658b7ee66cSBin Meng #ifdef CONFIG_DM_PCI 6668b7ee66cSBin Meng /* 6678b7ee66cSBin Meng * If we are on PCI bus, either directly attached to a PCI root port, 6688b7ee66cSBin Meng * or via a PCI bridge, fill in platdata before we probe the hardware. 6698b7ee66cSBin Meng */ 6708b7ee66cSBin Meng if (device_is_on_pci_bus(dev)) { 6718b7ee66cSBin Meng dm_pci_read_config32(dev, PCI_BASE_ADDRESS_0, &iobase); 6728b7ee66cSBin Meng iobase &= PCI_BASE_ADDRESS_MEM_MASK; 6736758a6ccSBin Meng iobase = dm_pci_mem_to_phys(dev, iobase); 6748b7ee66cSBin Meng 6758b7ee66cSBin Meng pdata->iobase = iobase; 6768b7ee66cSBin Meng pdata->phy_interface = PHY_INTERFACE_MODE_RMII; 6778b7ee66cSBin Meng } 6788b7ee66cSBin Meng #endif 6798b7ee66cSBin Meng 680f0dc73c0SBin Meng debug("%s, iobase=%x, priv=%p\n", __func__, iobase, priv); 6810e1a3e30SBeniamino Galvani ioaddr = iobase; 6820e1a3e30SBeniamino Galvani priv->mac_regs_p = (struct eth_mac_regs *)ioaddr; 6830e1a3e30SBeniamino Galvani priv->dma_regs_p = (struct eth_dma_regs *)(ioaddr + DW_DMA_BASE_OFFSET); 68475577ba4SSimon Glass priv->interface = pdata->phy_interface; 6856968ec92SAlexey Brodkin priv->max_speed = pdata->max_speed; 68675577ba4SSimon Glass 68790b7fc92SSjoerd Simons dw_mdio_init(dev->name, dev); 68875577ba4SSimon Glass priv->bus = miiphy_get_dev_by_name(dev->name); 68975577ba4SSimon Glass 69075577ba4SSimon Glass ret = dw_phy_init(priv, dev); 69175577ba4SSimon Glass debug("%s, ret=%d\n", __func__, ret); 69275577ba4SSimon Glass 69375577ba4SSimon Glass return ret; 69475577ba4SSimon Glass } 69575577ba4SSimon Glass 6965d2459fdSBin Meng static int designware_eth_remove(struct udevice *dev) 6975d2459fdSBin Meng { 6985d2459fdSBin Meng struct dw_eth_dev *priv = dev_get_priv(dev); 6995d2459fdSBin Meng 7005d2459fdSBin Meng free(priv->phydev); 7015d2459fdSBin Meng mdio_unregister(priv->bus); 7025d2459fdSBin Meng mdio_free(priv->bus); 7035d2459fdSBin Meng 7045d2459fdSBin Meng return 0; 7055d2459fdSBin Meng } 7065d2459fdSBin Meng 707b9e08d0eSSjoerd Simons const struct eth_ops designware_eth_ops = { 70875577ba4SSimon Glass .start = designware_eth_start, 70975577ba4SSimon Glass .send = designware_eth_send, 71075577ba4SSimon Glass .recv = designware_eth_recv, 71175577ba4SSimon Glass .free_pkt = designware_eth_free_pkt, 71275577ba4SSimon Glass .stop = designware_eth_stop, 71375577ba4SSimon Glass .write_hwaddr = designware_eth_write_hwaddr, 71475577ba4SSimon Glass }; 71575577ba4SSimon Glass 716b9e08d0eSSjoerd Simons int designware_eth_ofdata_to_platdata(struct udevice *dev) 71775577ba4SSimon Glass { 71890b7fc92SSjoerd Simons struct dw_eth_pdata *dw_pdata = dev_get_platdata(dev); 71966d027e2SAlexey Brodkin #ifdef CONFIG_DM_GPIO 72090b7fc92SSjoerd Simons struct dw_eth_dev *priv = dev_get_priv(dev); 72166d027e2SAlexey Brodkin #endif 72290b7fc92SSjoerd Simons struct eth_pdata *pdata = &dw_pdata->eth_pdata; 72375577ba4SSimon Glass const char *phy_mode; 7246968ec92SAlexey Brodkin const fdt32_t *cell; 72566d027e2SAlexey Brodkin #ifdef CONFIG_DM_GPIO 72690b7fc92SSjoerd Simons int reset_flags = GPIOD_IS_OUT; 72766d027e2SAlexey Brodkin #endif 72890b7fc92SSjoerd Simons int ret = 0; 72975577ba4SSimon Glass 73075577ba4SSimon Glass pdata->iobase = dev_get_addr(dev); 73175577ba4SSimon Glass pdata->phy_interface = -1; 73275577ba4SSimon Glass phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL); 73375577ba4SSimon Glass if (phy_mode) 73475577ba4SSimon Glass pdata->phy_interface = phy_get_interface_by_name(phy_mode); 73575577ba4SSimon Glass if (pdata->phy_interface == -1) { 73675577ba4SSimon Glass debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode); 73775577ba4SSimon Glass return -EINVAL; 73875577ba4SSimon Glass } 73975577ba4SSimon Glass 7406968ec92SAlexey Brodkin pdata->max_speed = 0; 7416968ec92SAlexey Brodkin cell = fdt_getprop(gd->fdt_blob, dev->of_offset, "max-speed", NULL); 7426968ec92SAlexey Brodkin if (cell) 7436968ec92SAlexey Brodkin pdata->max_speed = fdt32_to_cpu(*cell); 7446968ec92SAlexey Brodkin 74566d027e2SAlexey Brodkin #ifdef CONFIG_DM_GPIO 74690b7fc92SSjoerd Simons if (fdtdec_get_bool(gd->fdt_blob, dev->of_offset, 74790b7fc92SSjoerd Simons "snps,reset-active-low")) 74890b7fc92SSjoerd Simons reset_flags |= GPIOD_ACTIVE_LOW; 74990b7fc92SSjoerd Simons 75090b7fc92SSjoerd Simons ret = gpio_request_by_name(dev, "snps,reset-gpio", 0, 75190b7fc92SSjoerd Simons &priv->reset_gpio, reset_flags); 75290b7fc92SSjoerd Simons if (ret == 0) { 75390b7fc92SSjoerd Simons ret = fdtdec_get_int_array(gd->fdt_blob, dev->of_offset, 75490b7fc92SSjoerd Simons "snps,reset-delays-us", dw_pdata->reset_delays, 3); 75590b7fc92SSjoerd Simons } else if (ret == -ENOENT) { 75690b7fc92SSjoerd Simons ret = 0; 75790b7fc92SSjoerd Simons } 75866d027e2SAlexey Brodkin #endif 75990b7fc92SSjoerd Simons 76090b7fc92SSjoerd Simons return ret; 76175577ba4SSimon Glass } 76275577ba4SSimon Glass 76375577ba4SSimon Glass static const struct udevice_id designware_eth_ids[] = { 76475577ba4SSimon Glass { .compatible = "allwinner,sun7i-a20-gmac" }, 765b9628595SMarek Vasut { .compatible = "altr,socfpga-stmmac" }, 766cfe25561SBeniamino Galvani { .compatible = "amlogic,meson6-dwmac" }, 76775577ba4SSimon Glass { } 76875577ba4SSimon Glass }; 76975577ba4SSimon Glass 7709f76f105SMarek Vasut U_BOOT_DRIVER(eth_designware) = { 77175577ba4SSimon Glass .name = "eth_designware", 77275577ba4SSimon Glass .id = UCLASS_ETH, 77375577ba4SSimon Glass .of_match = designware_eth_ids, 77475577ba4SSimon Glass .ofdata_to_platdata = designware_eth_ofdata_to_platdata, 7758b7ee66cSBin Meng .bind = designware_eth_bind, 77675577ba4SSimon Glass .probe = designware_eth_probe, 7775d2459fdSBin Meng .remove = designware_eth_remove, 77875577ba4SSimon Glass .ops = &designware_eth_ops, 77975577ba4SSimon Glass .priv_auto_alloc_size = sizeof(struct dw_eth_dev), 78090b7fc92SSjoerd Simons .platdata_auto_alloc_size = sizeof(struct dw_eth_pdata), 78175577ba4SSimon Glass .flags = DM_FLAG_ALLOC_PRIV_DMA, 78275577ba4SSimon Glass }; 7838b7ee66cSBin Meng 7848b7ee66cSBin Meng static struct pci_device_id supported[] = { 7858b7ee66cSBin Meng { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_EMAC) }, 7868b7ee66cSBin Meng { } 7878b7ee66cSBin Meng }; 7888b7ee66cSBin Meng 7898b7ee66cSBin Meng U_BOOT_PCI_DEVICE(eth_designware, supported); 79075577ba4SSimon Glass #endif 791