15b1b1883SVipin KUMAR /* 25b1b1883SVipin KUMAR * (C) Copyright 2010 35b1b1883SVipin KUMAR * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com. 45b1b1883SVipin KUMAR * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 65b1b1883SVipin KUMAR */ 75b1b1883SVipin KUMAR 85b1b1883SVipin KUMAR /* 964dcd25fSSimon Glass * Designware ethernet IP driver for U-Boot 105b1b1883SVipin KUMAR */ 115b1b1883SVipin KUMAR 125b1b1883SVipin KUMAR #include <common.h> 1375577ba4SSimon Glass #include <dm.h> 1464dcd25fSSimon Glass #include <errno.h> 155b1b1883SVipin KUMAR #include <miiphy.h> 165b1b1883SVipin KUMAR #include <malloc.h> 17ef76025aSStefan Roese #include <linux/compiler.h> 185b1b1883SVipin KUMAR #include <linux/err.h> 195b1b1883SVipin KUMAR #include <asm/io.h> 205b1b1883SVipin KUMAR #include "designware.h" 215b1b1883SVipin KUMAR 2275577ba4SSimon Glass DECLARE_GLOBAL_DATA_PTR; 2375577ba4SSimon Glass 2492a190aaSAlexey Brodkin #if !defined(CONFIG_PHYLIB) 2592a190aaSAlexey Brodkin # error "DesignWare Ether MAC requires PHYLIB - missing CONFIG_PHYLIB" 2692a190aaSAlexey Brodkin #endif 2792a190aaSAlexey Brodkin 2892a190aaSAlexey Brodkin static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg) 2992a190aaSAlexey Brodkin { 3092a190aaSAlexey Brodkin struct eth_mac_regs *mac_p = bus->priv; 3192a190aaSAlexey Brodkin ulong start; 3292a190aaSAlexey Brodkin u16 miiaddr; 3392a190aaSAlexey Brodkin int timeout = CONFIG_MDIO_TIMEOUT; 3492a190aaSAlexey Brodkin 3592a190aaSAlexey Brodkin miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) | 3692a190aaSAlexey Brodkin ((reg << MIIREGSHIFT) & MII_REGMSK); 3792a190aaSAlexey Brodkin 3892a190aaSAlexey Brodkin writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr); 3992a190aaSAlexey Brodkin 4092a190aaSAlexey Brodkin start = get_timer(0); 4192a190aaSAlexey Brodkin while (get_timer(start) < timeout) { 4292a190aaSAlexey Brodkin if (!(readl(&mac_p->miiaddr) & MII_BUSY)) 4392a190aaSAlexey Brodkin return readl(&mac_p->miidata); 4492a190aaSAlexey Brodkin udelay(10); 4592a190aaSAlexey Brodkin }; 4692a190aaSAlexey Brodkin 4764dcd25fSSimon Glass return -ETIMEDOUT; 4892a190aaSAlexey Brodkin } 4992a190aaSAlexey Brodkin 5092a190aaSAlexey Brodkin static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg, 5192a190aaSAlexey Brodkin u16 val) 5292a190aaSAlexey Brodkin { 5392a190aaSAlexey Brodkin struct eth_mac_regs *mac_p = bus->priv; 5492a190aaSAlexey Brodkin ulong start; 5592a190aaSAlexey Brodkin u16 miiaddr; 5664dcd25fSSimon Glass int ret = -ETIMEDOUT, timeout = CONFIG_MDIO_TIMEOUT; 5792a190aaSAlexey Brodkin 5892a190aaSAlexey Brodkin writel(val, &mac_p->miidata); 5992a190aaSAlexey Brodkin miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) | 6092a190aaSAlexey Brodkin ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE; 6192a190aaSAlexey Brodkin 6292a190aaSAlexey Brodkin writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr); 6392a190aaSAlexey Brodkin 6492a190aaSAlexey Brodkin start = get_timer(0); 6592a190aaSAlexey Brodkin while (get_timer(start) < timeout) { 6692a190aaSAlexey Brodkin if (!(readl(&mac_p->miiaddr) & MII_BUSY)) { 6792a190aaSAlexey Brodkin ret = 0; 6892a190aaSAlexey Brodkin break; 6992a190aaSAlexey Brodkin } 7092a190aaSAlexey Brodkin udelay(10); 7192a190aaSAlexey Brodkin }; 7292a190aaSAlexey Brodkin 7392a190aaSAlexey Brodkin return ret; 7492a190aaSAlexey Brodkin } 7592a190aaSAlexey Brodkin 7664dcd25fSSimon Glass static int dw_mdio_init(const char *name, struct eth_mac_regs *mac_regs_p) 7792a190aaSAlexey Brodkin { 7892a190aaSAlexey Brodkin struct mii_dev *bus = mdio_alloc(); 7992a190aaSAlexey Brodkin 8092a190aaSAlexey Brodkin if (!bus) { 8192a190aaSAlexey Brodkin printf("Failed to allocate MDIO bus\n"); 8264dcd25fSSimon Glass return -ENOMEM; 8392a190aaSAlexey Brodkin } 8492a190aaSAlexey Brodkin 8592a190aaSAlexey Brodkin bus->read = dw_mdio_read; 8692a190aaSAlexey Brodkin bus->write = dw_mdio_write; 8764dcd25fSSimon Glass snprintf(bus->name, sizeof(bus->name), name); 8892a190aaSAlexey Brodkin 8992a190aaSAlexey Brodkin bus->priv = (void *)mac_regs_p; 9092a190aaSAlexey Brodkin 9192a190aaSAlexey Brodkin return mdio_register(bus); 9292a190aaSAlexey Brodkin } 9313edd170SVipin Kumar 9464dcd25fSSimon Glass static void tx_descs_init(struct dw_eth_dev *priv) 955b1b1883SVipin KUMAR { 965b1b1883SVipin KUMAR struct eth_dma_regs *dma_p = priv->dma_regs_p; 975b1b1883SVipin KUMAR struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0]; 985b1b1883SVipin KUMAR char *txbuffs = &priv->txbuffs[0]; 995b1b1883SVipin KUMAR struct dmamacdescr *desc_p; 1005b1b1883SVipin KUMAR u32 idx; 1015b1b1883SVipin KUMAR 1025b1b1883SVipin KUMAR for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) { 1035b1b1883SVipin KUMAR desc_p = &desc_table_p[idx]; 1045b1b1883SVipin KUMAR desc_p->dmamac_addr = &txbuffs[idx * CONFIG_ETH_BUFSIZE]; 1055b1b1883SVipin KUMAR desc_p->dmamac_next = &desc_table_p[idx + 1]; 1065b1b1883SVipin KUMAR 1075b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR) 1085b1b1883SVipin KUMAR desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST | 1095b1b1883SVipin KUMAR DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS | \ 1105b1b1883SVipin KUMAR DESC_TXSTS_TXCHECKINSCTRL | \ 1115b1b1883SVipin KUMAR DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS); 1125b1b1883SVipin KUMAR 1135b1b1883SVipin KUMAR desc_p->txrx_status |= DESC_TXSTS_TXCHAIN; 1145b1b1883SVipin KUMAR desc_p->dmamac_cntl = 0; 1155b1b1883SVipin KUMAR desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA); 1165b1b1883SVipin KUMAR #else 1175b1b1883SVipin KUMAR desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN; 1185b1b1883SVipin KUMAR desc_p->txrx_status = 0; 1195b1b1883SVipin KUMAR #endif 1205b1b1883SVipin KUMAR } 1215b1b1883SVipin KUMAR 1225b1b1883SVipin KUMAR /* Correcting the last pointer of the chain */ 1235b1b1883SVipin KUMAR desc_p->dmamac_next = &desc_table_p[0]; 1245b1b1883SVipin KUMAR 12550b0df81SAlexey Brodkin /* Flush all Tx buffer descriptors at once */ 12650b0df81SAlexey Brodkin flush_dcache_range((unsigned int)priv->tx_mac_descrtable, 12750b0df81SAlexey Brodkin (unsigned int)priv->tx_mac_descrtable + 12850b0df81SAlexey Brodkin sizeof(priv->tx_mac_descrtable)); 12950b0df81SAlexey Brodkin 1305b1b1883SVipin KUMAR writel((ulong)&desc_table_p[0], &dma_p->txdesclistaddr); 13174cb708dSAlexey Brodkin priv->tx_currdescnum = 0; 1325b1b1883SVipin KUMAR } 1335b1b1883SVipin KUMAR 13464dcd25fSSimon Glass static void rx_descs_init(struct dw_eth_dev *priv) 1355b1b1883SVipin KUMAR { 1365b1b1883SVipin KUMAR struct eth_dma_regs *dma_p = priv->dma_regs_p; 1375b1b1883SVipin KUMAR struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0]; 1385b1b1883SVipin KUMAR char *rxbuffs = &priv->rxbuffs[0]; 1395b1b1883SVipin KUMAR struct dmamacdescr *desc_p; 1405b1b1883SVipin KUMAR u32 idx; 1415b1b1883SVipin KUMAR 14250b0df81SAlexey Brodkin /* Before passing buffers to GMAC we need to make sure zeros 14350b0df81SAlexey Brodkin * written there right after "priv" structure allocation were 14450b0df81SAlexey Brodkin * flushed into RAM. 14550b0df81SAlexey Brodkin * Otherwise there's a chance to get some of them flushed in RAM when 14650b0df81SAlexey Brodkin * GMAC is already pushing data to RAM via DMA. This way incoming from 14750b0df81SAlexey Brodkin * GMAC data will be corrupted. */ 14850b0df81SAlexey Brodkin flush_dcache_range((unsigned int)rxbuffs, (unsigned int)rxbuffs + 14950b0df81SAlexey Brodkin RX_TOTAL_BUFSIZE); 15050b0df81SAlexey Brodkin 1515b1b1883SVipin KUMAR for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) { 1525b1b1883SVipin KUMAR desc_p = &desc_table_p[idx]; 1535b1b1883SVipin KUMAR desc_p->dmamac_addr = &rxbuffs[idx * CONFIG_ETH_BUFSIZE]; 1545b1b1883SVipin KUMAR desc_p->dmamac_next = &desc_table_p[idx + 1]; 1555b1b1883SVipin KUMAR 1565b1b1883SVipin KUMAR desc_p->dmamac_cntl = 1575b1b1883SVipin KUMAR (MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) | \ 1585b1b1883SVipin KUMAR DESC_RXCTRL_RXCHAIN; 1595b1b1883SVipin KUMAR 1605b1b1883SVipin KUMAR desc_p->txrx_status = DESC_RXSTS_OWNBYDMA; 1615b1b1883SVipin KUMAR } 1625b1b1883SVipin KUMAR 1635b1b1883SVipin KUMAR /* Correcting the last pointer of the chain */ 1645b1b1883SVipin KUMAR desc_p->dmamac_next = &desc_table_p[0]; 1655b1b1883SVipin KUMAR 16650b0df81SAlexey Brodkin /* Flush all Rx buffer descriptors at once */ 16750b0df81SAlexey Brodkin flush_dcache_range((unsigned int)priv->rx_mac_descrtable, 16850b0df81SAlexey Brodkin (unsigned int)priv->rx_mac_descrtable + 16950b0df81SAlexey Brodkin sizeof(priv->rx_mac_descrtable)); 17050b0df81SAlexey Brodkin 1715b1b1883SVipin KUMAR writel((ulong)&desc_table_p[0], &dma_p->rxdesclistaddr); 17274cb708dSAlexey Brodkin priv->rx_currdescnum = 0; 1735b1b1883SVipin KUMAR } 1745b1b1883SVipin KUMAR 17564dcd25fSSimon Glass static int _dw_write_hwaddr(struct dw_eth_dev *priv, u8 *mac_id) 1765b1b1883SVipin KUMAR { 1775b1b1883SVipin KUMAR struct eth_mac_regs *mac_p = priv->mac_regs_p; 1785b1b1883SVipin KUMAR u32 macid_lo, macid_hi; 1795b1b1883SVipin KUMAR 18092a190aaSAlexey Brodkin macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) + 18192a190aaSAlexey Brodkin (mac_id[3] << 24); 1825b1b1883SVipin KUMAR macid_hi = mac_id[4] + (mac_id[5] << 8); 1835b1b1883SVipin KUMAR 1845b1b1883SVipin KUMAR writel(macid_hi, &mac_p->macaddr0hi); 1855b1b1883SVipin KUMAR writel(macid_lo, &mac_p->macaddr0lo); 1865b1b1883SVipin KUMAR 1875b1b1883SVipin KUMAR return 0; 1885b1b1883SVipin KUMAR } 1895b1b1883SVipin KUMAR 19092a190aaSAlexey Brodkin static void dw_adjust_link(struct eth_mac_regs *mac_p, 19192a190aaSAlexey Brodkin struct phy_device *phydev) 19292a190aaSAlexey Brodkin { 19392a190aaSAlexey Brodkin u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN; 19492a190aaSAlexey Brodkin 19592a190aaSAlexey Brodkin if (!phydev->link) { 19692a190aaSAlexey Brodkin printf("%s: No link.\n", phydev->dev->name); 19792a190aaSAlexey Brodkin return; 19892a190aaSAlexey Brodkin } 19992a190aaSAlexey Brodkin 20092a190aaSAlexey Brodkin if (phydev->speed != 1000) 20192a190aaSAlexey Brodkin conf |= MII_PORTSELECT; 20292a190aaSAlexey Brodkin 20392a190aaSAlexey Brodkin if (phydev->speed == 100) 20492a190aaSAlexey Brodkin conf |= FES_100; 20592a190aaSAlexey Brodkin 20692a190aaSAlexey Brodkin if (phydev->duplex) 20792a190aaSAlexey Brodkin conf |= FULLDPLXMODE; 20892a190aaSAlexey Brodkin 20992a190aaSAlexey Brodkin writel(conf, &mac_p->conf); 21092a190aaSAlexey Brodkin 21192a190aaSAlexey Brodkin printf("Speed: %d, %s duplex%s\n", phydev->speed, 21292a190aaSAlexey Brodkin (phydev->duplex) ? "full" : "half", 21392a190aaSAlexey Brodkin (phydev->port == PORT_FIBRE) ? ", fiber mode" : ""); 21492a190aaSAlexey Brodkin } 21592a190aaSAlexey Brodkin 21664dcd25fSSimon Glass static void _dw_eth_halt(struct dw_eth_dev *priv) 21792a190aaSAlexey Brodkin { 21892a190aaSAlexey Brodkin struct eth_mac_regs *mac_p = priv->mac_regs_p; 21992a190aaSAlexey Brodkin struct eth_dma_regs *dma_p = priv->dma_regs_p; 22092a190aaSAlexey Brodkin 22192a190aaSAlexey Brodkin writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf); 22292a190aaSAlexey Brodkin writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode); 22392a190aaSAlexey Brodkin 22492a190aaSAlexey Brodkin phy_shutdown(priv->phydev); 22592a190aaSAlexey Brodkin } 22692a190aaSAlexey Brodkin 22764dcd25fSSimon Glass static int _dw_eth_init(struct dw_eth_dev *priv, u8 *enetaddr) 2285b1b1883SVipin KUMAR { 2295b1b1883SVipin KUMAR struct eth_mac_regs *mac_p = priv->mac_regs_p; 2305b1b1883SVipin KUMAR struct eth_dma_regs *dma_p = priv->dma_regs_p; 23192a190aaSAlexey Brodkin unsigned int start; 23264dcd25fSSimon Glass int ret; 2335b1b1883SVipin KUMAR 23492a190aaSAlexey Brodkin writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode); 23513edd170SVipin Kumar 23692a190aaSAlexey Brodkin start = get_timer(0); 23792a190aaSAlexey Brodkin while (readl(&dma_p->busmode) & DMAMAC_SRST) { 238875143f3SAlexey Brodkin if (get_timer(start) >= CONFIG_MACRESET_TIMEOUT) { 239875143f3SAlexey Brodkin printf("DMA reset timeout\n"); 24064dcd25fSSimon Glass return -ETIMEDOUT; 241875143f3SAlexey Brodkin } 2425b1b1883SVipin KUMAR 24392a190aaSAlexey Brodkin mdelay(100); 24492a190aaSAlexey Brodkin }; 24592a190aaSAlexey Brodkin 246f3edfd30SBin Meng /* 247f3edfd30SBin Meng * Soft reset above clears HW address registers. 248f3edfd30SBin Meng * So we have to set it here once again. 249f3edfd30SBin Meng */ 250f3edfd30SBin Meng _dw_write_hwaddr(priv, enetaddr); 251f3edfd30SBin Meng 25264dcd25fSSimon Glass rx_descs_init(priv); 25364dcd25fSSimon Glass tx_descs_init(priv); 2545b1b1883SVipin KUMAR 25549692c5fSIan Campbell writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode); 2565b1b1883SVipin KUMAR 257d2279221SSonic Zhang #ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE 25892a190aaSAlexey Brodkin writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD, 25992a190aaSAlexey Brodkin &dma_p->opmode); 260d2279221SSonic Zhang #else 261d2279221SSonic Zhang writel(readl(&dma_p->opmode) | FLUSHTXFIFO, 262d2279221SSonic Zhang &dma_p->opmode); 263d2279221SSonic Zhang #endif 2645b1b1883SVipin KUMAR 26592a190aaSAlexey Brodkin writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode); 2665b1b1883SVipin KUMAR 2672ddaf13bSSonic Zhang #ifdef CONFIG_DW_AXI_BURST_LEN 2682ddaf13bSSonic Zhang writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus); 2692ddaf13bSSonic Zhang #endif 2702ddaf13bSSonic Zhang 27192a190aaSAlexey Brodkin /* Start up the PHY */ 27264dcd25fSSimon Glass ret = phy_startup(priv->phydev); 27364dcd25fSSimon Glass if (ret) { 27492a190aaSAlexey Brodkin printf("Could not initialize PHY %s\n", 27592a190aaSAlexey Brodkin priv->phydev->dev->name); 27664dcd25fSSimon Glass return ret; 2779afc1af0SVipin Kumar } 2789afc1af0SVipin Kumar 27992a190aaSAlexey Brodkin dw_adjust_link(mac_p, priv->phydev); 2805b1b1883SVipin KUMAR 28192a190aaSAlexey Brodkin if (!priv->phydev->link) 28264dcd25fSSimon Glass return -EIO; 2835b1b1883SVipin KUMAR 284aa51005cSArmando Visconti writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf); 2855b1b1883SVipin KUMAR 2865b1b1883SVipin KUMAR return 0; 2875b1b1883SVipin KUMAR } 2885b1b1883SVipin KUMAR 28964dcd25fSSimon Glass static int _dw_eth_send(struct dw_eth_dev *priv, void *packet, int length) 2905b1b1883SVipin KUMAR { 2915b1b1883SVipin KUMAR struct eth_dma_regs *dma_p = priv->dma_regs_p; 2925b1b1883SVipin KUMAR u32 desc_num = priv->tx_currdescnum; 2935b1b1883SVipin KUMAR struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num]; 29496cec17dSMarek Vasut uint32_t desc_start = (uint32_t)desc_p; 29596cec17dSMarek Vasut uint32_t desc_end = desc_start + 29696cec17dSMarek Vasut roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN); 29796cec17dSMarek Vasut uint32_t data_start = (uint32_t)desc_p->dmamac_addr; 29896cec17dSMarek Vasut uint32_t data_end = data_start + 29996cec17dSMarek Vasut roundup(length, ARCH_DMA_MINALIGN); 300964ea7c1SIan Campbell /* 301964ea7c1SIan Campbell * Strictly we only need to invalidate the "txrx_status" field 302964ea7c1SIan Campbell * for the following check, but on some platforms we cannot 30396cec17dSMarek Vasut * invalidate only 4 bytes, so we flush the entire descriptor, 30496cec17dSMarek Vasut * which is 16 bytes in total. This is safe because the 30596cec17dSMarek Vasut * individual descriptors in the array are each aligned to 30696cec17dSMarek Vasut * ARCH_DMA_MINALIGN and padded appropriately. 307964ea7c1SIan Campbell */ 30896cec17dSMarek Vasut invalidate_dcache_range(desc_start, desc_end); 30950b0df81SAlexey Brodkin 3105b1b1883SVipin KUMAR /* Check if the descriptor is owned by CPU */ 3115b1b1883SVipin KUMAR if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) { 3125b1b1883SVipin KUMAR printf("CPU not owner of tx frame\n"); 31364dcd25fSSimon Glass return -EPERM; 3145b1b1883SVipin KUMAR } 3155b1b1883SVipin KUMAR 31696cec17dSMarek Vasut memcpy(desc_p->dmamac_addr, packet, length); 3175b1b1883SVipin KUMAR 31850b0df81SAlexey Brodkin /* Flush data to be sent */ 31996cec17dSMarek Vasut flush_dcache_range(data_start, data_end); 32050b0df81SAlexey Brodkin 3215b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR) 3225b1b1883SVipin KUMAR desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST; 3235b1b1883SVipin KUMAR desc_p->dmamac_cntl |= (length << DESC_TXCTRL_SIZE1SHFT) & \ 3245b1b1883SVipin KUMAR DESC_TXCTRL_SIZE1MASK; 3255b1b1883SVipin KUMAR 3265b1b1883SVipin KUMAR desc_p->txrx_status &= ~(DESC_TXSTS_MSK); 3275b1b1883SVipin KUMAR desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA; 3285b1b1883SVipin KUMAR #else 3295b1b1883SVipin KUMAR desc_p->dmamac_cntl |= ((length << DESC_TXCTRL_SIZE1SHFT) & \ 3305b1b1883SVipin KUMAR DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST | \ 3315b1b1883SVipin KUMAR DESC_TXCTRL_TXFIRST; 3325b1b1883SVipin KUMAR 3335b1b1883SVipin KUMAR desc_p->txrx_status = DESC_TXSTS_OWNBYDMA; 3345b1b1883SVipin KUMAR #endif 3355b1b1883SVipin KUMAR 33650b0df81SAlexey Brodkin /* Flush modified buffer descriptor */ 33796cec17dSMarek Vasut flush_dcache_range(desc_start, desc_end); 33850b0df81SAlexey Brodkin 3395b1b1883SVipin KUMAR /* Test the wrap-around condition. */ 3405b1b1883SVipin KUMAR if (++desc_num >= CONFIG_TX_DESCR_NUM) 3415b1b1883SVipin KUMAR desc_num = 0; 3425b1b1883SVipin KUMAR 3435b1b1883SVipin KUMAR priv->tx_currdescnum = desc_num; 3445b1b1883SVipin KUMAR 3455b1b1883SVipin KUMAR /* Start the transmission */ 3465b1b1883SVipin KUMAR writel(POLL_DATA, &dma_p->txpolldemand); 3475b1b1883SVipin KUMAR 3485b1b1883SVipin KUMAR return 0; 3495b1b1883SVipin KUMAR } 3505b1b1883SVipin KUMAR 35175577ba4SSimon Glass static int _dw_eth_recv(struct dw_eth_dev *priv, uchar **packetp) 3525b1b1883SVipin KUMAR { 35350b0df81SAlexey Brodkin u32 status, desc_num = priv->rx_currdescnum; 3545b1b1883SVipin KUMAR struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num]; 35575577ba4SSimon Glass int length = -EAGAIN; 35696cec17dSMarek Vasut uint32_t desc_start = (uint32_t)desc_p; 35796cec17dSMarek Vasut uint32_t desc_end = desc_start + 35896cec17dSMarek Vasut roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN); 35996cec17dSMarek Vasut uint32_t data_start = (uint32_t)desc_p->dmamac_addr; 36096cec17dSMarek Vasut uint32_t data_end; 3615b1b1883SVipin KUMAR 36250b0df81SAlexey Brodkin /* Invalidate entire buffer descriptor */ 36396cec17dSMarek Vasut invalidate_dcache_range(desc_start, desc_end); 36450b0df81SAlexey Brodkin 36550b0df81SAlexey Brodkin status = desc_p->txrx_status; 36650b0df81SAlexey Brodkin 3675b1b1883SVipin KUMAR /* Check if the owner is the CPU */ 3685b1b1883SVipin KUMAR if (!(status & DESC_RXSTS_OWNBYDMA)) { 3695b1b1883SVipin KUMAR 3705b1b1883SVipin KUMAR length = (status & DESC_RXSTS_FRMLENMSK) >> \ 3715b1b1883SVipin KUMAR DESC_RXSTS_FRMLENSHFT; 3725b1b1883SVipin KUMAR 37350b0df81SAlexey Brodkin /* Invalidate received data */ 37496cec17dSMarek Vasut data_end = data_start + roundup(length, ARCH_DMA_MINALIGN); 37596cec17dSMarek Vasut invalidate_dcache_range(data_start, data_end); 37675577ba4SSimon Glass *packetp = desc_p->dmamac_addr; 37775577ba4SSimon Glass } 37850b0df81SAlexey Brodkin 37975577ba4SSimon Glass return length; 38075577ba4SSimon Glass } 38175577ba4SSimon Glass 38275577ba4SSimon Glass static int _dw_free_pkt(struct dw_eth_dev *priv) 38375577ba4SSimon Glass { 38475577ba4SSimon Glass u32 desc_num = priv->rx_currdescnum; 38575577ba4SSimon Glass struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num]; 38675577ba4SSimon Glass uint32_t desc_start = (uint32_t)desc_p; 38775577ba4SSimon Glass uint32_t desc_end = desc_start + 38875577ba4SSimon Glass roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN); 3895b1b1883SVipin KUMAR 3905b1b1883SVipin KUMAR /* 3915b1b1883SVipin KUMAR * Make the current descriptor valid again and go to 3925b1b1883SVipin KUMAR * the next one 3935b1b1883SVipin KUMAR */ 3945b1b1883SVipin KUMAR desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA; 3955b1b1883SVipin KUMAR 39650b0df81SAlexey Brodkin /* Flush only status field - others weren't changed */ 39796cec17dSMarek Vasut flush_dcache_range(desc_start, desc_end); 39850b0df81SAlexey Brodkin 3995b1b1883SVipin KUMAR /* Test the wrap-around condition. */ 4005b1b1883SVipin KUMAR if (++desc_num >= CONFIG_RX_DESCR_NUM) 4015b1b1883SVipin KUMAR desc_num = 0; 4025b1b1883SVipin KUMAR priv->rx_currdescnum = desc_num; 4035b1b1883SVipin KUMAR 40475577ba4SSimon Glass return 0; 4055b1b1883SVipin KUMAR } 4065b1b1883SVipin KUMAR 40764dcd25fSSimon Glass static int dw_phy_init(struct dw_eth_dev *priv, void *dev) 4085b1b1883SVipin KUMAR { 40992a190aaSAlexey Brodkin struct phy_device *phydev; 41092a190aaSAlexey Brodkin int mask = 0xffffffff; 4115b1b1883SVipin KUMAR 41292a190aaSAlexey Brodkin #ifdef CONFIG_PHY_ADDR 41392a190aaSAlexey Brodkin mask = 1 << CONFIG_PHY_ADDR; 4145b1b1883SVipin KUMAR #endif 4155b1b1883SVipin KUMAR 41692a190aaSAlexey Brodkin phydev = phy_find_by_mask(priv->bus, mask, priv->interface); 41792a190aaSAlexey Brodkin if (!phydev) 41864dcd25fSSimon Glass return -ENODEV; 4195b1b1883SVipin KUMAR 42015e82e53SIan Campbell phy_connect_dev(phydev, dev); 42115e82e53SIan Campbell 42292a190aaSAlexey Brodkin phydev->supported &= PHY_GBIT_FEATURES; 42392a190aaSAlexey Brodkin phydev->advertising = phydev->supported; 42492a190aaSAlexey Brodkin 42592a190aaSAlexey Brodkin priv->phydev = phydev; 42692a190aaSAlexey Brodkin phy_config(phydev); 42792a190aaSAlexey Brodkin 42864dcd25fSSimon Glass return 0; 42964dcd25fSSimon Glass } 43064dcd25fSSimon Glass 43175577ba4SSimon Glass #ifndef CONFIG_DM_ETH 43264dcd25fSSimon Glass static int dw_eth_init(struct eth_device *dev, bd_t *bis) 43364dcd25fSSimon Glass { 43464dcd25fSSimon Glass return _dw_eth_init(dev->priv, dev->enetaddr); 43564dcd25fSSimon Glass } 43664dcd25fSSimon Glass 43764dcd25fSSimon Glass static int dw_eth_send(struct eth_device *dev, void *packet, int length) 43864dcd25fSSimon Glass { 43964dcd25fSSimon Glass return _dw_eth_send(dev->priv, packet, length); 44064dcd25fSSimon Glass } 44164dcd25fSSimon Glass 44264dcd25fSSimon Glass static int dw_eth_recv(struct eth_device *dev) 44364dcd25fSSimon Glass { 44475577ba4SSimon Glass uchar *packet; 44575577ba4SSimon Glass int length; 44675577ba4SSimon Glass 44775577ba4SSimon Glass length = _dw_eth_recv(dev->priv, &packet); 44875577ba4SSimon Glass if (length == -EAGAIN) 44975577ba4SSimon Glass return 0; 45075577ba4SSimon Glass net_process_received_packet(packet, length); 45175577ba4SSimon Glass 45275577ba4SSimon Glass _dw_free_pkt(dev->priv); 45375577ba4SSimon Glass 45475577ba4SSimon Glass return 0; 45564dcd25fSSimon Glass } 45664dcd25fSSimon Glass 45764dcd25fSSimon Glass static void dw_eth_halt(struct eth_device *dev) 45864dcd25fSSimon Glass { 45964dcd25fSSimon Glass return _dw_eth_halt(dev->priv); 46064dcd25fSSimon Glass } 46164dcd25fSSimon Glass 46264dcd25fSSimon Glass static int dw_write_hwaddr(struct eth_device *dev) 46364dcd25fSSimon Glass { 46464dcd25fSSimon Glass return _dw_write_hwaddr(dev->priv, dev->enetaddr); 4655b1b1883SVipin KUMAR } 4665b1b1883SVipin KUMAR 46792a190aaSAlexey Brodkin int designware_initialize(ulong base_addr, u32 interface) 4685b1b1883SVipin KUMAR { 4695b1b1883SVipin KUMAR struct eth_device *dev; 4705b1b1883SVipin KUMAR struct dw_eth_dev *priv; 4715b1b1883SVipin KUMAR 4725b1b1883SVipin KUMAR dev = (struct eth_device *) malloc(sizeof(struct eth_device)); 4735b1b1883SVipin KUMAR if (!dev) 4745b1b1883SVipin KUMAR return -ENOMEM; 4755b1b1883SVipin KUMAR 4765b1b1883SVipin KUMAR /* 4775b1b1883SVipin KUMAR * Since the priv structure contains the descriptors which need a strict 4785b1b1883SVipin KUMAR * buswidth alignment, memalign is used to allocate memory 4795b1b1883SVipin KUMAR */ 4801c848a25SIan Campbell priv = (struct dw_eth_dev *) memalign(ARCH_DMA_MINALIGN, 4811c848a25SIan Campbell sizeof(struct dw_eth_dev)); 4825b1b1883SVipin KUMAR if (!priv) { 4835b1b1883SVipin KUMAR free(dev); 4845b1b1883SVipin KUMAR return -ENOMEM; 4855b1b1883SVipin KUMAR } 4865b1b1883SVipin KUMAR 4875b1b1883SVipin KUMAR memset(dev, 0, sizeof(struct eth_device)); 4885b1b1883SVipin KUMAR memset(priv, 0, sizeof(struct dw_eth_dev)); 4895b1b1883SVipin KUMAR 49092a190aaSAlexey Brodkin sprintf(dev->name, "dwmac.%lx", base_addr); 4915b1b1883SVipin KUMAR dev->iobase = (int)base_addr; 4925b1b1883SVipin KUMAR dev->priv = priv; 4935b1b1883SVipin KUMAR 4945b1b1883SVipin KUMAR priv->dev = dev; 4955b1b1883SVipin KUMAR priv->mac_regs_p = (struct eth_mac_regs *)base_addr; 4965b1b1883SVipin KUMAR priv->dma_regs_p = (struct eth_dma_regs *)(base_addr + 4975b1b1883SVipin KUMAR DW_DMA_BASE_OFFSET); 4985b1b1883SVipin KUMAR 4995b1b1883SVipin KUMAR dev->init = dw_eth_init; 5005b1b1883SVipin KUMAR dev->send = dw_eth_send; 5015b1b1883SVipin KUMAR dev->recv = dw_eth_recv; 5025b1b1883SVipin KUMAR dev->halt = dw_eth_halt; 5035b1b1883SVipin KUMAR dev->write_hwaddr = dw_write_hwaddr; 5045b1b1883SVipin KUMAR 5055b1b1883SVipin KUMAR eth_register(dev); 5065b1b1883SVipin KUMAR 50792a190aaSAlexey Brodkin priv->interface = interface; 50892a190aaSAlexey Brodkin 50992a190aaSAlexey Brodkin dw_mdio_init(dev->name, priv->mac_regs_p); 51092a190aaSAlexey Brodkin priv->bus = miiphy_get_dev_by_name(dev->name); 51192a190aaSAlexey Brodkin 51264dcd25fSSimon Glass return dw_phy_init(priv, dev); 5135b1b1883SVipin KUMAR } 51475577ba4SSimon Glass #endif 51575577ba4SSimon Glass 51675577ba4SSimon Glass #ifdef CONFIG_DM_ETH 51775577ba4SSimon Glass static int designware_eth_start(struct udevice *dev) 51875577ba4SSimon Glass { 51975577ba4SSimon Glass struct eth_pdata *pdata = dev_get_platdata(dev); 52075577ba4SSimon Glass 52175577ba4SSimon Glass return _dw_eth_init(dev->priv, pdata->enetaddr); 52275577ba4SSimon Glass } 52375577ba4SSimon Glass 52475577ba4SSimon Glass static int designware_eth_send(struct udevice *dev, void *packet, int length) 52575577ba4SSimon Glass { 52675577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev); 52775577ba4SSimon Glass 52875577ba4SSimon Glass return _dw_eth_send(priv, packet, length); 52975577ba4SSimon Glass } 53075577ba4SSimon Glass 531*a1ca92eaSSimon Glass static int designware_eth_recv(struct udevice *dev, int flags, uchar **packetp) 53275577ba4SSimon Glass { 53375577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev); 53475577ba4SSimon Glass 53575577ba4SSimon Glass return _dw_eth_recv(priv, packetp); 53675577ba4SSimon Glass } 53775577ba4SSimon Glass 53875577ba4SSimon Glass static int designware_eth_free_pkt(struct udevice *dev, uchar *packet, 53975577ba4SSimon Glass int length) 54075577ba4SSimon Glass { 54175577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev); 54275577ba4SSimon Glass 54375577ba4SSimon Glass return _dw_free_pkt(priv); 54475577ba4SSimon Glass } 54575577ba4SSimon Glass 54675577ba4SSimon Glass static void designware_eth_stop(struct udevice *dev) 54775577ba4SSimon Glass { 54875577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev); 54975577ba4SSimon Glass 55075577ba4SSimon Glass return _dw_eth_halt(priv); 55175577ba4SSimon Glass } 55275577ba4SSimon Glass 55375577ba4SSimon Glass static int designware_eth_write_hwaddr(struct udevice *dev) 55475577ba4SSimon Glass { 55575577ba4SSimon Glass struct eth_pdata *pdata = dev_get_platdata(dev); 55675577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev); 55775577ba4SSimon Glass 55875577ba4SSimon Glass return _dw_write_hwaddr(priv, pdata->enetaddr); 55975577ba4SSimon Glass } 56075577ba4SSimon Glass 56175577ba4SSimon Glass static int designware_eth_probe(struct udevice *dev) 56275577ba4SSimon Glass { 56375577ba4SSimon Glass struct eth_pdata *pdata = dev_get_platdata(dev); 56475577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev); 56575577ba4SSimon Glass int ret; 56675577ba4SSimon Glass 56775577ba4SSimon Glass debug("%s, iobase=%lx, priv=%p\n", __func__, pdata->iobase, priv); 56875577ba4SSimon Glass priv->mac_regs_p = (struct eth_mac_regs *)pdata->iobase; 56975577ba4SSimon Glass priv->dma_regs_p = (struct eth_dma_regs *)(pdata->iobase + 57075577ba4SSimon Glass DW_DMA_BASE_OFFSET); 57175577ba4SSimon Glass priv->interface = pdata->phy_interface; 57275577ba4SSimon Glass 57375577ba4SSimon Glass dw_mdio_init(dev->name, priv->mac_regs_p); 57475577ba4SSimon Glass priv->bus = miiphy_get_dev_by_name(dev->name); 57575577ba4SSimon Glass 57675577ba4SSimon Glass ret = dw_phy_init(priv, dev); 57775577ba4SSimon Glass debug("%s, ret=%d\n", __func__, ret); 57875577ba4SSimon Glass 57975577ba4SSimon Glass return ret; 58075577ba4SSimon Glass } 58175577ba4SSimon Glass 58275577ba4SSimon Glass static const struct eth_ops designware_eth_ops = { 58375577ba4SSimon Glass .start = designware_eth_start, 58475577ba4SSimon Glass .send = designware_eth_send, 58575577ba4SSimon Glass .recv = designware_eth_recv, 58675577ba4SSimon Glass .free_pkt = designware_eth_free_pkt, 58775577ba4SSimon Glass .stop = designware_eth_stop, 58875577ba4SSimon Glass .write_hwaddr = designware_eth_write_hwaddr, 58975577ba4SSimon Glass }; 59075577ba4SSimon Glass 59175577ba4SSimon Glass static int designware_eth_ofdata_to_platdata(struct udevice *dev) 59275577ba4SSimon Glass { 59375577ba4SSimon Glass struct eth_pdata *pdata = dev_get_platdata(dev); 59475577ba4SSimon Glass const char *phy_mode; 59575577ba4SSimon Glass 59675577ba4SSimon Glass pdata->iobase = dev_get_addr(dev); 59775577ba4SSimon Glass pdata->phy_interface = -1; 59875577ba4SSimon Glass phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL); 59975577ba4SSimon Glass if (phy_mode) 60075577ba4SSimon Glass pdata->phy_interface = phy_get_interface_by_name(phy_mode); 60175577ba4SSimon Glass if (pdata->phy_interface == -1) { 60275577ba4SSimon Glass debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode); 60375577ba4SSimon Glass return -EINVAL; 60475577ba4SSimon Glass } 60575577ba4SSimon Glass 60675577ba4SSimon Glass return 0; 60775577ba4SSimon Glass } 60875577ba4SSimon Glass 60975577ba4SSimon Glass static const struct udevice_id designware_eth_ids[] = { 61075577ba4SSimon Glass { .compatible = "allwinner,sun7i-a20-gmac" }, 61175577ba4SSimon Glass { } 61275577ba4SSimon Glass }; 61375577ba4SSimon Glass 61475577ba4SSimon Glass U_BOOT_DRIVER(eth_sandbox) = { 61575577ba4SSimon Glass .name = "eth_designware", 61675577ba4SSimon Glass .id = UCLASS_ETH, 61775577ba4SSimon Glass .of_match = designware_eth_ids, 61875577ba4SSimon Glass .ofdata_to_platdata = designware_eth_ofdata_to_platdata, 61975577ba4SSimon Glass .probe = designware_eth_probe, 62075577ba4SSimon Glass .ops = &designware_eth_ops, 62175577ba4SSimon Glass .priv_auto_alloc_size = sizeof(struct dw_eth_dev), 62275577ba4SSimon Glass .platdata_auto_alloc_size = sizeof(struct eth_pdata), 62375577ba4SSimon Glass .flags = DM_FLAG_ALLOC_PRIV_DMA, 62475577ba4SSimon Glass }; 62575577ba4SSimon Glass #endif 626