xref: /rk3399_rockchip-uboot/drivers/net/designware.c (revision 75577ba45a42420d91ccfd9b9ce4ea1298f507ef)
15b1b1883SVipin KUMAR /*
25b1b1883SVipin KUMAR  * (C) Copyright 2010
35b1b1883SVipin KUMAR  * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com.
45b1b1883SVipin KUMAR  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
65b1b1883SVipin KUMAR  */
75b1b1883SVipin KUMAR 
85b1b1883SVipin KUMAR /*
964dcd25fSSimon Glass  * Designware ethernet IP driver for U-Boot
105b1b1883SVipin KUMAR  */
115b1b1883SVipin KUMAR 
125b1b1883SVipin KUMAR #include <common.h>
13*75577ba4SSimon Glass #include <dm.h>
1464dcd25fSSimon Glass #include <errno.h>
155b1b1883SVipin KUMAR #include <miiphy.h>
165b1b1883SVipin KUMAR #include <malloc.h>
17ef76025aSStefan Roese #include <linux/compiler.h>
185b1b1883SVipin KUMAR #include <linux/err.h>
195b1b1883SVipin KUMAR #include <asm/io.h>
205b1b1883SVipin KUMAR #include "designware.h"
215b1b1883SVipin KUMAR 
22*75577ba4SSimon Glass DECLARE_GLOBAL_DATA_PTR;
23*75577ba4SSimon Glass 
2492a190aaSAlexey Brodkin #if !defined(CONFIG_PHYLIB)
2592a190aaSAlexey Brodkin # error "DesignWare Ether MAC requires PHYLIB - missing CONFIG_PHYLIB"
2692a190aaSAlexey Brodkin #endif
2792a190aaSAlexey Brodkin 
2892a190aaSAlexey Brodkin static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
2992a190aaSAlexey Brodkin {
3092a190aaSAlexey Brodkin 	struct eth_mac_regs *mac_p = bus->priv;
3192a190aaSAlexey Brodkin 	ulong start;
3292a190aaSAlexey Brodkin 	u16 miiaddr;
3392a190aaSAlexey Brodkin 	int timeout = CONFIG_MDIO_TIMEOUT;
3492a190aaSAlexey Brodkin 
3592a190aaSAlexey Brodkin 	miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
3692a190aaSAlexey Brodkin 		  ((reg << MIIREGSHIFT) & MII_REGMSK);
3792a190aaSAlexey Brodkin 
3892a190aaSAlexey Brodkin 	writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
3992a190aaSAlexey Brodkin 
4092a190aaSAlexey Brodkin 	start = get_timer(0);
4192a190aaSAlexey Brodkin 	while (get_timer(start) < timeout) {
4292a190aaSAlexey Brodkin 		if (!(readl(&mac_p->miiaddr) & MII_BUSY))
4392a190aaSAlexey Brodkin 			return readl(&mac_p->miidata);
4492a190aaSAlexey Brodkin 		udelay(10);
4592a190aaSAlexey Brodkin 	};
4692a190aaSAlexey Brodkin 
4764dcd25fSSimon Glass 	return -ETIMEDOUT;
4892a190aaSAlexey Brodkin }
4992a190aaSAlexey Brodkin 
5092a190aaSAlexey Brodkin static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
5192a190aaSAlexey Brodkin 			u16 val)
5292a190aaSAlexey Brodkin {
5392a190aaSAlexey Brodkin 	struct eth_mac_regs *mac_p = bus->priv;
5492a190aaSAlexey Brodkin 	ulong start;
5592a190aaSAlexey Brodkin 	u16 miiaddr;
5664dcd25fSSimon Glass 	int ret = -ETIMEDOUT, timeout = CONFIG_MDIO_TIMEOUT;
5792a190aaSAlexey Brodkin 
5892a190aaSAlexey Brodkin 	writel(val, &mac_p->miidata);
5992a190aaSAlexey Brodkin 	miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
6092a190aaSAlexey Brodkin 		  ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE;
6192a190aaSAlexey Brodkin 
6292a190aaSAlexey Brodkin 	writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
6392a190aaSAlexey Brodkin 
6492a190aaSAlexey Brodkin 	start = get_timer(0);
6592a190aaSAlexey Brodkin 	while (get_timer(start) < timeout) {
6692a190aaSAlexey Brodkin 		if (!(readl(&mac_p->miiaddr) & MII_BUSY)) {
6792a190aaSAlexey Brodkin 			ret = 0;
6892a190aaSAlexey Brodkin 			break;
6992a190aaSAlexey Brodkin 		}
7092a190aaSAlexey Brodkin 		udelay(10);
7192a190aaSAlexey Brodkin 	};
7292a190aaSAlexey Brodkin 
7392a190aaSAlexey Brodkin 	return ret;
7492a190aaSAlexey Brodkin }
7592a190aaSAlexey Brodkin 
7664dcd25fSSimon Glass static int dw_mdio_init(const char *name, struct eth_mac_regs *mac_regs_p)
7792a190aaSAlexey Brodkin {
7892a190aaSAlexey Brodkin 	struct mii_dev *bus = mdio_alloc();
7992a190aaSAlexey Brodkin 
8092a190aaSAlexey Brodkin 	if (!bus) {
8192a190aaSAlexey Brodkin 		printf("Failed to allocate MDIO bus\n");
8264dcd25fSSimon Glass 		return -ENOMEM;
8392a190aaSAlexey Brodkin 	}
8492a190aaSAlexey Brodkin 
8592a190aaSAlexey Brodkin 	bus->read = dw_mdio_read;
8692a190aaSAlexey Brodkin 	bus->write = dw_mdio_write;
8764dcd25fSSimon Glass 	snprintf(bus->name, sizeof(bus->name), name);
8892a190aaSAlexey Brodkin 
8992a190aaSAlexey Brodkin 	bus->priv = (void *)mac_regs_p;
9092a190aaSAlexey Brodkin 
9192a190aaSAlexey Brodkin 	return mdio_register(bus);
9292a190aaSAlexey Brodkin }
9313edd170SVipin Kumar 
9464dcd25fSSimon Glass static void tx_descs_init(struct dw_eth_dev *priv)
955b1b1883SVipin KUMAR {
965b1b1883SVipin KUMAR 	struct eth_dma_regs *dma_p = priv->dma_regs_p;
975b1b1883SVipin KUMAR 	struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0];
985b1b1883SVipin KUMAR 	char *txbuffs = &priv->txbuffs[0];
995b1b1883SVipin KUMAR 	struct dmamacdescr *desc_p;
1005b1b1883SVipin KUMAR 	u32 idx;
1015b1b1883SVipin KUMAR 
1025b1b1883SVipin KUMAR 	for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) {
1035b1b1883SVipin KUMAR 		desc_p = &desc_table_p[idx];
1045b1b1883SVipin KUMAR 		desc_p->dmamac_addr = &txbuffs[idx * CONFIG_ETH_BUFSIZE];
1055b1b1883SVipin KUMAR 		desc_p->dmamac_next = &desc_table_p[idx + 1];
1065b1b1883SVipin KUMAR 
1075b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR)
1085b1b1883SVipin KUMAR 		desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST |
1095b1b1883SVipin KUMAR 				DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS | \
1105b1b1883SVipin KUMAR 				DESC_TXSTS_TXCHECKINSCTRL | \
1115b1b1883SVipin KUMAR 				DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS);
1125b1b1883SVipin KUMAR 
1135b1b1883SVipin KUMAR 		desc_p->txrx_status |= DESC_TXSTS_TXCHAIN;
1145b1b1883SVipin KUMAR 		desc_p->dmamac_cntl = 0;
1155b1b1883SVipin KUMAR 		desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA);
1165b1b1883SVipin KUMAR #else
1175b1b1883SVipin KUMAR 		desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN;
1185b1b1883SVipin KUMAR 		desc_p->txrx_status = 0;
1195b1b1883SVipin KUMAR #endif
1205b1b1883SVipin KUMAR 	}
1215b1b1883SVipin KUMAR 
1225b1b1883SVipin KUMAR 	/* Correcting the last pointer of the chain */
1235b1b1883SVipin KUMAR 	desc_p->dmamac_next = &desc_table_p[0];
1245b1b1883SVipin KUMAR 
12550b0df81SAlexey Brodkin 	/* Flush all Tx buffer descriptors at once */
12650b0df81SAlexey Brodkin 	flush_dcache_range((unsigned int)priv->tx_mac_descrtable,
12750b0df81SAlexey Brodkin 			   (unsigned int)priv->tx_mac_descrtable +
12850b0df81SAlexey Brodkin 			   sizeof(priv->tx_mac_descrtable));
12950b0df81SAlexey Brodkin 
1305b1b1883SVipin KUMAR 	writel((ulong)&desc_table_p[0], &dma_p->txdesclistaddr);
13174cb708dSAlexey Brodkin 	priv->tx_currdescnum = 0;
1325b1b1883SVipin KUMAR }
1335b1b1883SVipin KUMAR 
13464dcd25fSSimon Glass static void rx_descs_init(struct dw_eth_dev *priv)
1355b1b1883SVipin KUMAR {
1365b1b1883SVipin KUMAR 	struct eth_dma_regs *dma_p = priv->dma_regs_p;
1375b1b1883SVipin KUMAR 	struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0];
1385b1b1883SVipin KUMAR 	char *rxbuffs = &priv->rxbuffs[0];
1395b1b1883SVipin KUMAR 	struct dmamacdescr *desc_p;
1405b1b1883SVipin KUMAR 	u32 idx;
1415b1b1883SVipin KUMAR 
14250b0df81SAlexey Brodkin 	/* Before passing buffers to GMAC we need to make sure zeros
14350b0df81SAlexey Brodkin 	 * written there right after "priv" structure allocation were
14450b0df81SAlexey Brodkin 	 * flushed into RAM.
14550b0df81SAlexey Brodkin 	 * Otherwise there's a chance to get some of them flushed in RAM when
14650b0df81SAlexey Brodkin 	 * GMAC is already pushing data to RAM via DMA. This way incoming from
14750b0df81SAlexey Brodkin 	 * GMAC data will be corrupted. */
14850b0df81SAlexey Brodkin 	flush_dcache_range((unsigned int)rxbuffs, (unsigned int)rxbuffs +
14950b0df81SAlexey Brodkin 			   RX_TOTAL_BUFSIZE);
15050b0df81SAlexey Brodkin 
1515b1b1883SVipin KUMAR 	for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) {
1525b1b1883SVipin KUMAR 		desc_p = &desc_table_p[idx];
1535b1b1883SVipin KUMAR 		desc_p->dmamac_addr = &rxbuffs[idx * CONFIG_ETH_BUFSIZE];
1545b1b1883SVipin KUMAR 		desc_p->dmamac_next = &desc_table_p[idx + 1];
1555b1b1883SVipin KUMAR 
1565b1b1883SVipin KUMAR 		desc_p->dmamac_cntl =
1575b1b1883SVipin KUMAR 			(MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) | \
1585b1b1883SVipin KUMAR 				      DESC_RXCTRL_RXCHAIN;
1595b1b1883SVipin KUMAR 
1605b1b1883SVipin KUMAR 		desc_p->txrx_status = DESC_RXSTS_OWNBYDMA;
1615b1b1883SVipin KUMAR 	}
1625b1b1883SVipin KUMAR 
1635b1b1883SVipin KUMAR 	/* Correcting the last pointer of the chain */
1645b1b1883SVipin KUMAR 	desc_p->dmamac_next = &desc_table_p[0];
1655b1b1883SVipin KUMAR 
16650b0df81SAlexey Brodkin 	/* Flush all Rx buffer descriptors at once */
16750b0df81SAlexey Brodkin 	flush_dcache_range((unsigned int)priv->rx_mac_descrtable,
16850b0df81SAlexey Brodkin 			   (unsigned int)priv->rx_mac_descrtable +
16950b0df81SAlexey Brodkin 			   sizeof(priv->rx_mac_descrtable));
17050b0df81SAlexey Brodkin 
1715b1b1883SVipin KUMAR 	writel((ulong)&desc_table_p[0], &dma_p->rxdesclistaddr);
17274cb708dSAlexey Brodkin 	priv->rx_currdescnum = 0;
1735b1b1883SVipin KUMAR }
1745b1b1883SVipin KUMAR 
17564dcd25fSSimon Glass static int _dw_write_hwaddr(struct dw_eth_dev *priv, u8 *mac_id)
1765b1b1883SVipin KUMAR {
1775b1b1883SVipin KUMAR 	struct eth_mac_regs *mac_p = priv->mac_regs_p;
1785b1b1883SVipin KUMAR 	u32 macid_lo, macid_hi;
1795b1b1883SVipin KUMAR 
18092a190aaSAlexey Brodkin 	macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
18192a190aaSAlexey Brodkin 		   (mac_id[3] << 24);
1825b1b1883SVipin KUMAR 	macid_hi = mac_id[4] + (mac_id[5] << 8);
1835b1b1883SVipin KUMAR 
1845b1b1883SVipin KUMAR 	writel(macid_hi, &mac_p->macaddr0hi);
1855b1b1883SVipin KUMAR 	writel(macid_lo, &mac_p->macaddr0lo);
1865b1b1883SVipin KUMAR 
1875b1b1883SVipin KUMAR 	return 0;
1885b1b1883SVipin KUMAR }
1895b1b1883SVipin KUMAR 
19092a190aaSAlexey Brodkin static void dw_adjust_link(struct eth_mac_regs *mac_p,
19192a190aaSAlexey Brodkin 			   struct phy_device *phydev)
19292a190aaSAlexey Brodkin {
19392a190aaSAlexey Brodkin 	u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN;
19492a190aaSAlexey Brodkin 
19592a190aaSAlexey Brodkin 	if (!phydev->link) {
19692a190aaSAlexey Brodkin 		printf("%s: No link.\n", phydev->dev->name);
19792a190aaSAlexey Brodkin 		return;
19892a190aaSAlexey Brodkin 	}
19992a190aaSAlexey Brodkin 
20092a190aaSAlexey Brodkin 	if (phydev->speed != 1000)
20192a190aaSAlexey Brodkin 		conf |= MII_PORTSELECT;
20292a190aaSAlexey Brodkin 
20392a190aaSAlexey Brodkin 	if (phydev->speed == 100)
20492a190aaSAlexey Brodkin 		conf |= FES_100;
20592a190aaSAlexey Brodkin 
20692a190aaSAlexey Brodkin 	if (phydev->duplex)
20792a190aaSAlexey Brodkin 		conf |= FULLDPLXMODE;
20892a190aaSAlexey Brodkin 
20992a190aaSAlexey Brodkin 	writel(conf, &mac_p->conf);
21092a190aaSAlexey Brodkin 
21192a190aaSAlexey Brodkin 	printf("Speed: %d, %s duplex%s\n", phydev->speed,
21292a190aaSAlexey Brodkin 	       (phydev->duplex) ? "full" : "half",
21392a190aaSAlexey Brodkin 	       (phydev->port == PORT_FIBRE) ? ", fiber mode" : "");
21492a190aaSAlexey Brodkin }
21592a190aaSAlexey Brodkin 
21664dcd25fSSimon Glass static void _dw_eth_halt(struct dw_eth_dev *priv)
21792a190aaSAlexey Brodkin {
21892a190aaSAlexey Brodkin 	struct eth_mac_regs *mac_p = priv->mac_regs_p;
21992a190aaSAlexey Brodkin 	struct eth_dma_regs *dma_p = priv->dma_regs_p;
22092a190aaSAlexey Brodkin 
22192a190aaSAlexey Brodkin 	writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf);
22292a190aaSAlexey Brodkin 	writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode);
22392a190aaSAlexey Brodkin 
22492a190aaSAlexey Brodkin 	phy_shutdown(priv->phydev);
22592a190aaSAlexey Brodkin }
22692a190aaSAlexey Brodkin 
22764dcd25fSSimon Glass static int _dw_eth_init(struct dw_eth_dev *priv, u8 *enetaddr)
2285b1b1883SVipin KUMAR {
2295b1b1883SVipin KUMAR 	struct eth_mac_regs *mac_p = priv->mac_regs_p;
2305b1b1883SVipin KUMAR 	struct eth_dma_regs *dma_p = priv->dma_regs_p;
23192a190aaSAlexey Brodkin 	unsigned int start;
23264dcd25fSSimon Glass 	int ret;
2335b1b1883SVipin KUMAR 
23492a190aaSAlexey Brodkin 	writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode);
23513edd170SVipin Kumar 
23692a190aaSAlexey Brodkin 	start = get_timer(0);
23792a190aaSAlexey Brodkin 	while (readl(&dma_p->busmode) & DMAMAC_SRST) {
238875143f3SAlexey Brodkin 		if (get_timer(start) >= CONFIG_MACRESET_TIMEOUT) {
239875143f3SAlexey Brodkin 			printf("DMA reset timeout\n");
24064dcd25fSSimon Glass 			return -ETIMEDOUT;
241875143f3SAlexey Brodkin 		}
2425b1b1883SVipin KUMAR 
24392a190aaSAlexey Brodkin 		mdelay(100);
24492a190aaSAlexey Brodkin 	};
24592a190aaSAlexey Brodkin 
24692a190aaSAlexey Brodkin 	/* Soft reset above clears HW address registers.
24792a190aaSAlexey Brodkin 	 * So we have to set it here once again */
24864dcd25fSSimon Glass 	_dw_write_hwaddr(priv, enetaddr);
249c7f6dbe7SVipin KUMAR 
25064dcd25fSSimon Glass 	rx_descs_init(priv);
25164dcd25fSSimon Glass 	tx_descs_init(priv);
2525b1b1883SVipin KUMAR 
25349692c5fSIan Campbell 	writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode);
2545b1b1883SVipin KUMAR 
255d2279221SSonic Zhang #ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE
25692a190aaSAlexey Brodkin 	writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD,
25792a190aaSAlexey Brodkin 	       &dma_p->opmode);
258d2279221SSonic Zhang #else
259d2279221SSonic Zhang 	writel(readl(&dma_p->opmode) | FLUSHTXFIFO,
260d2279221SSonic Zhang 	       &dma_p->opmode);
261d2279221SSonic Zhang #endif
2625b1b1883SVipin KUMAR 
26392a190aaSAlexey Brodkin 	writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode);
2645b1b1883SVipin KUMAR 
2652ddaf13bSSonic Zhang #ifdef CONFIG_DW_AXI_BURST_LEN
2662ddaf13bSSonic Zhang 	writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus);
2672ddaf13bSSonic Zhang #endif
2682ddaf13bSSonic Zhang 
26992a190aaSAlexey Brodkin 	/* Start up the PHY */
27064dcd25fSSimon Glass 	ret = phy_startup(priv->phydev);
27164dcd25fSSimon Glass 	if (ret) {
27292a190aaSAlexey Brodkin 		printf("Could not initialize PHY %s\n",
27392a190aaSAlexey Brodkin 		       priv->phydev->dev->name);
27464dcd25fSSimon Glass 		return ret;
2759afc1af0SVipin Kumar 	}
2769afc1af0SVipin Kumar 
27792a190aaSAlexey Brodkin 	dw_adjust_link(mac_p, priv->phydev);
2785b1b1883SVipin KUMAR 
27992a190aaSAlexey Brodkin 	if (!priv->phydev->link)
28064dcd25fSSimon Glass 		return -EIO;
2815b1b1883SVipin KUMAR 
282aa51005cSArmando Visconti 	writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf);
2835b1b1883SVipin KUMAR 
2845b1b1883SVipin KUMAR 	return 0;
2855b1b1883SVipin KUMAR }
2865b1b1883SVipin KUMAR 
28764dcd25fSSimon Glass static int _dw_eth_send(struct dw_eth_dev *priv, void *packet, int length)
2885b1b1883SVipin KUMAR {
2895b1b1883SVipin KUMAR 	struct eth_dma_regs *dma_p = priv->dma_regs_p;
2905b1b1883SVipin KUMAR 	u32 desc_num = priv->tx_currdescnum;
2915b1b1883SVipin KUMAR 	struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num];
29296cec17dSMarek Vasut 	uint32_t desc_start = (uint32_t)desc_p;
29396cec17dSMarek Vasut 	uint32_t desc_end = desc_start +
29496cec17dSMarek Vasut 		roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
29596cec17dSMarek Vasut 	uint32_t data_start = (uint32_t)desc_p->dmamac_addr;
29696cec17dSMarek Vasut 	uint32_t data_end = data_start +
29796cec17dSMarek Vasut 		roundup(length, ARCH_DMA_MINALIGN);
298964ea7c1SIan Campbell 	/*
299964ea7c1SIan Campbell 	 * Strictly we only need to invalidate the "txrx_status" field
300964ea7c1SIan Campbell 	 * for the following check, but on some platforms we cannot
30196cec17dSMarek Vasut 	 * invalidate only 4 bytes, so we flush the entire descriptor,
30296cec17dSMarek Vasut 	 * which is 16 bytes in total. This is safe because the
30396cec17dSMarek Vasut 	 * individual descriptors in the array are each aligned to
30496cec17dSMarek Vasut 	 * ARCH_DMA_MINALIGN and padded appropriately.
305964ea7c1SIan Campbell 	 */
30696cec17dSMarek Vasut 	invalidate_dcache_range(desc_start, desc_end);
30750b0df81SAlexey Brodkin 
3085b1b1883SVipin KUMAR 	/* Check if the descriptor is owned by CPU */
3095b1b1883SVipin KUMAR 	if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) {
3105b1b1883SVipin KUMAR 		printf("CPU not owner of tx frame\n");
31164dcd25fSSimon Glass 		return -EPERM;
3125b1b1883SVipin KUMAR 	}
3135b1b1883SVipin KUMAR 
31496cec17dSMarek Vasut 	memcpy(desc_p->dmamac_addr, packet, length);
3155b1b1883SVipin KUMAR 
31650b0df81SAlexey Brodkin 	/* Flush data to be sent */
31796cec17dSMarek Vasut 	flush_dcache_range(data_start, data_end);
31850b0df81SAlexey Brodkin 
3195b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR)
3205b1b1883SVipin KUMAR 	desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST;
3215b1b1883SVipin KUMAR 	desc_p->dmamac_cntl |= (length << DESC_TXCTRL_SIZE1SHFT) & \
3225b1b1883SVipin KUMAR 			       DESC_TXCTRL_SIZE1MASK;
3235b1b1883SVipin KUMAR 
3245b1b1883SVipin KUMAR 	desc_p->txrx_status &= ~(DESC_TXSTS_MSK);
3255b1b1883SVipin KUMAR 	desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA;
3265b1b1883SVipin KUMAR #else
3275b1b1883SVipin KUMAR 	desc_p->dmamac_cntl |= ((length << DESC_TXCTRL_SIZE1SHFT) & \
3285b1b1883SVipin KUMAR 			       DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST | \
3295b1b1883SVipin KUMAR 			       DESC_TXCTRL_TXFIRST;
3305b1b1883SVipin KUMAR 
3315b1b1883SVipin KUMAR 	desc_p->txrx_status = DESC_TXSTS_OWNBYDMA;
3325b1b1883SVipin KUMAR #endif
3335b1b1883SVipin KUMAR 
33450b0df81SAlexey Brodkin 	/* Flush modified buffer descriptor */
33596cec17dSMarek Vasut 	flush_dcache_range(desc_start, desc_end);
33650b0df81SAlexey Brodkin 
3375b1b1883SVipin KUMAR 	/* Test the wrap-around condition. */
3385b1b1883SVipin KUMAR 	if (++desc_num >= CONFIG_TX_DESCR_NUM)
3395b1b1883SVipin KUMAR 		desc_num = 0;
3405b1b1883SVipin KUMAR 
3415b1b1883SVipin KUMAR 	priv->tx_currdescnum = desc_num;
3425b1b1883SVipin KUMAR 
3435b1b1883SVipin KUMAR 	/* Start the transmission */
3445b1b1883SVipin KUMAR 	writel(POLL_DATA, &dma_p->txpolldemand);
3455b1b1883SVipin KUMAR 
3465b1b1883SVipin KUMAR 	return 0;
3475b1b1883SVipin KUMAR }
3485b1b1883SVipin KUMAR 
349*75577ba4SSimon Glass static int _dw_eth_recv(struct dw_eth_dev *priv, uchar **packetp)
3505b1b1883SVipin KUMAR {
35150b0df81SAlexey Brodkin 	u32 status, desc_num = priv->rx_currdescnum;
3525b1b1883SVipin KUMAR 	struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
353*75577ba4SSimon Glass 	int length = -EAGAIN;
35496cec17dSMarek Vasut 	uint32_t desc_start = (uint32_t)desc_p;
35596cec17dSMarek Vasut 	uint32_t desc_end = desc_start +
35696cec17dSMarek Vasut 		roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
35796cec17dSMarek Vasut 	uint32_t data_start = (uint32_t)desc_p->dmamac_addr;
35896cec17dSMarek Vasut 	uint32_t data_end;
3595b1b1883SVipin KUMAR 
36050b0df81SAlexey Brodkin 	/* Invalidate entire buffer descriptor */
36196cec17dSMarek Vasut 	invalidate_dcache_range(desc_start, desc_end);
36250b0df81SAlexey Brodkin 
36350b0df81SAlexey Brodkin 	status = desc_p->txrx_status;
36450b0df81SAlexey Brodkin 
3655b1b1883SVipin KUMAR 	/* Check  if the owner is the CPU */
3665b1b1883SVipin KUMAR 	if (!(status & DESC_RXSTS_OWNBYDMA)) {
3675b1b1883SVipin KUMAR 
3685b1b1883SVipin KUMAR 		length = (status & DESC_RXSTS_FRMLENMSK) >> \
3695b1b1883SVipin KUMAR 			 DESC_RXSTS_FRMLENSHFT;
3705b1b1883SVipin KUMAR 
37150b0df81SAlexey Brodkin 		/* Invalidate received data */
37296cec17dSMarek Vasut 		data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
37396cec17dSMarek Vasut 		invalidate_dcache_range(data_start, data_end);
374*75577ba4SSimon Glass 		*packetp = desc_p->dmamac_addr;
375*75577ba4SSimon Glass 	}
37650b0df81SAlexey Brodkin 
377*75577ba4SSimon Glass 	return length;
378*75577ba4SSimon Glass }
379*75577ba4SSimon Glass 
380*75577ba4SSimon Glass static int _dw_free_pkt(struct dw_eth_dev *priv)
381*75577ba4SSimon Glass {
382*75577ba4SSimon Glass 	u32 desc_num = priv->rx_currdescnum;
383*75577ba4SSimon Glass 	struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
384*75577ba4SSimon Glass 	uint32_t desc_start = (uint32_t)desc_p;
385*75577ba4SSimon Glass 	uint32_t desc_end = desc_start +
386*75577ba4SSimon Glass 		roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
3875b1b1883SVipin KUMAR 
3885b1b1883SVipin KUMAR 	/*
3895b1b1883SVipin KUMAR 	 * Make the current descriptor valid again and go to
3905b1b1883SVipin KUMAR 	 * the next one
3915b1b1883SVipin KUMAR 	 */
3925b1b1883SVipin KUMAR 	desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA;
3935b1b1883SVipin KUMAR 
39450b0df81SAlexey Brodkin 	/* Flush only status field - others weren't changed */
39596cec17dSMarek Vasut 	flush_dcache_range(desc_start, desc_end);
39650b0df81SAlexey Brodkin 
3975b1b1883SVipin KUMAR 	/* Test the wrap-around condition. */
3985b1b1883SVipin KUMAR 	if (++desc_num >= CONFIG_RX_DESCR_NUM)
3995b1b1883SVipin KUMAR 		desc_num = 0;
4005b1b1883SVipin KUMAR 	priv->rx_currdescnum = desc_num;
4015b1b1883SVipin KUMAR 
402*75577ba4SSimon Glass 	return 0;
4035b1b1883SVipin KUMAR }
4045b1b1883SVipin KUMAR 
40564dcd25fSSimon Glass static int dw_phy_init(struct dw_eth_dev *priv, void *dev)
4065b1b1883SVipin KUMAR {
40792a190aaSAlexey Brodkin 	struct phy_device *phydev;
40892a190aaSAlexey Brodkin 	int mask = 0xffffffff;
4095b1b1883SVipin KUMAR 
41092a190aaSAlexey Brodkin #ifdef CONFIG_PHY_ADDR
41192a190aaSAlexey Brodkin 	mask = 1 << CONFIG_PHY_ADDR;
4125b1b1883SVipin KUMAR #endif
4135b1b1883SVipin KUMAR 
41492a190aaSAlexey Brodkin 	phydev = phy_find_by_mask(priv->bus, mask, priv->interface);
41592a190aaSAlexey Brodkin 	if (!phydev)
41664dcd25fSSimon Glass 		return -ENODEV;
4175b1b1883SVipin KUMAR 
41815e82e53SIan Campbell 	phy_connect_dev(phydev, dev);
41915e82e53SIan Campbell 
42092a190aaSAlexey Brodkin 	phydev->supported &= PHY_GBIT_FEATURES;
42192a190aaSAlexey Brodkin 	phydev->advertising = phydev->supported;
42292a190aaSAlexey Brodkin 
42392a190aaSAlexey Brodkin 	priv->phydev = phydev;
42492a190aaSAlexey Brodkin 	phy_config(phydev);
42592a190aaSAlexey Brodkin 
42664dcd25fSSimon Glass 	return 0;
42764dcd25fSSimon Glass }
42864dcd25fSSimon Glass 
429*75577ba4SSimon Glass #ifndef CONFIG_DM_ETH
43064dcd25fSSimon Glass static int dw_eth_init(struct eth_device *dev, bd_t *bis)
43164dcd25fSSimon Glass {
43264dcd25fSSimon Glass 	return _dw_eth_init(dev->priv, dev->enetaddr);
43364dcd25fSSimon Glass }
43464dcd25fSSimon Glass 
43564dcd25fSSimon Glass static int dw_eth_send(struct eth_device *dev, void *packet, int length)
43664dcd25fSSimon Glass {
43764dcd25fSSimon Glass 	return _dw_eth_send(dev->priv, packet, length);
43864dcd25fSSimon Glass }
43964dcd25fSSimon Glass 
44064dcd25fSSimon Glass static int dw_eth_recv(struct eth_device *dev)
44164dcd25fSSimon Glass {
442*75577ba4SSimon Glass 	uchar *packet;
443*75577ba4SSimon Glass 	int length;
444*75577ba4SSimon Glass 
445*75577ba4SSimon Glass 	length = _dw_eth_recv(dev->priv, &packet);
446*75577ba4SSimon Glass 	if (length == -EAGAIN)
447*75577ba4SSimon Glass 		return 0;
448*75577ba4SSimon Glass 	net_process_received_packet(packet, length);
449*75577ba4SSimon Glass 
450*75577ba4SSimon Glass 	_dw_free_pkt(dev->priv);
451*75577ba4SSimon Glass 
452*75577ba4SSimon Glass 	return 0;
45364dcd25fSSimon Glass }
45464dcd25fSSimon Glass 
45564dcd25fSSimon Glass static void dw_eth_halt(struct eth_device *dev)
45664dcd25fSSimon Glass {
45764dcd25fSSimon Glass 	return _dw_eth_halt(dev->priv);
45864dcd25fSSimon Glass }
45964dcd25fSSimon Glass 
46064dcd25fSSimon Glass static int dw_write_hwaddr(struct eth_device *dev)
46164dcd25fSSimon Glass {
46264dcd25fSSimon Glass 	return _dw_write_hwaddr(dev->priv, dev->enetaddr);
4635b1b1883SVipin KUMAR }
4645b1b1883SVipin KUMAR 
46592a190aaSAlexey Brodkin int designware_initialize(ulong base_addr, u32 interface)
4665b1b1883SVipin KUMAR {
4675b1b1883SVipin KUMAR 	struct eth_device *dev;
4685b1b1883SVipin KUMAR 	struct dw_eth_dev *priv;
4695b1b1883SVipin KUMAR 
4705b1b1883SVipin KUMAR 	dev = (struct eth_device *) malloc(sizeof(struct eth_device));
4715b1b1883SVipin KUMAR 	if (!dev)
4725b1b1883SVipin KUMAR 		return -ENOMEM;
4735b1b1883SVipin KUMAR 
4745b1b1883SVipin KUMAR 	/*
4755b1b1883SVipin KUMAR 	 * Since the priv structure contains the descriptors which need a strict
4765b1b1883SVipin KUMAR 	 * buswidth alignment, memalign is used to allocate memory
4775b1b1883SVipin KUMAR 	 */
4781c848a25SIan Campbell 	priv = (struct dw_eth_dev *) memalign(ARCH_DMA_MINALIGN,
4791c848a25SIan Campbell 					      sizeof(struct dw_eth_dev));
4805b1b1883SVipin KUMAR 	if (!priv) {
4815b1b1883SVipin KUMAR 		free(dev);
4825b1b1883SVipin KUMAR 		return -ENOMEM;
4835b1b1883SVipin KUMAR 	}
4845b1b1883SVipin KUMAR 
4855b1b1883SVipin KUMAR 	memset(dev, 0, sizeof(struct eth_device));
4865b1b1883SVipin KUMAR 	memset(priv, 0, sizeof(struct dw_eth_dev));
4875b1b1883SVipin KUMAR 
48892a190aaSAlexey Brodkin 	sprintf(dev->name, "dwmac.%lx", base_addr);
4895b1b1883SVipin KUMAR 	dev->iobase = (int)base_addr;
4905b1b1883SVipin KUMAR 	dev->priv = priv;
4915b1b1883SVipin KUMAR 
4925b1b1883SVipin KUMAR 	priv->dev = dev;
4935b1b1883SVipin KUMAR 	priv->mac_regs_p = (struct eth_mac_regs *)base_addr;
4945b1b1883SVipin KUMAR 	priv->dma_regs_p = (struct eth_dma_regs *)(base_addr +
4955b1b1883SVipin KUMAR 			DW_DMA_BASE_OFFSET);
4965b1b1883SVipin KUMAR 
4975b1b1883SVipin KUMAR 	dev->init = dw_eth_init;
4985b1b1883SVipin KUMAR 	dev->send = dw_eth_send;
4995b1b1883SVipin KUMAR 	dev->recv = dw_eth_recv;
5005b1b1883SVipin KUMAR 	dev->halt = dw_eth_halt;
5015b1b1883SVipin KUMAR 	dev->write_hwaddr = dw_write_hwaddr;
5025b1b1883SVipin KUMAR 
5035b1b1883SVipin KUMAR 	eth_register(dev);
5045b1b1883SVipin KUMAR 
50592a190aaSAlexey Brodkin 	priv->interface = interface;
50692a190aaSAlexey Brodkin 
50792a190aaSAlexey Brodkin 	dw_mdio_init(dev->name, priv->mac_regs_p);
50892a190aaSAlexey Brodkin 	priv->bus = miiphy_get_dev_by_name(dev->name);
50992a190aaSAlexey Brodkin 
51064dcd25fSSimon Glass 	return dw_phy_init(priv, dev);
5115b1b1883SVipin KUMAR }
512*75577ba4SSimon Glass #endif
513*75577ba4SSimon Glass 
514*75577ba4SSimon Glass #ifdef CONFIG_DM_ETH
515*75577ba4SSimon Glass static int designware_eth_start(struct udevice *dev)
516*75577ba4SSimon Glass {
517*75577ba4SSimon Glass 	struct eth_pdata *pdata = dev_get_platdata(dev);
518*75577ba4SSimon Glass 
519*75577ba4SSimon Glass 	return _dw_eth_init(dev->priv, pdata->enetaddr);
520*75577ba4SSimon Glass }
521*75577ba4SSimon Glass 
522*75577ba4SSimon Glass static int designware_eth_send(struct udevice *dev, void *packet, int length)
523*75577ba4SSimon Glass {
524*75577ba4SSimon Glass 	struct dw_eth_dev *priv = dev_get_priv(dev);
525*75577ba4SSimon Glass 
526*75577ba4SSimon Glass 	return _dw_eth_send(priv, packet, length);
527*75577ba4SSimon Glass }
528*75577ba4SSimon Glass 
529*75577ba4SSimon Glass static int designware_eth_recv(struct udevice *dev, uchar **packetp)
530*75577ba4SSimon Glass {
531*75577ba4SSimon Glass 	struct dw_eth_dev *priv = dev_get_priv(dev);
532*75577ba4SSimon Glass 
533*75577ba4SSimon Glass 	return _dw_eth_recv(priv, packetp);
534*75577ba4SSimon Glass }
535*75577ba4SSimon Glass 
536*75577ba4SSimon Glass static int designware_eth_free_pkt(struct udevice *dev, uchar *packet,
537*75577ba4SSimon Glass 				   int length)
538*75577ba4SSimon Glass {
539*75577ba4SSimon Glass 	struct dw_eth_dev *priv = dev_get_priv(dev);
540*75577ba4SSimon Glass 
541*75577ba4SSimon Glass 	return _dw_free_pkt(priv);
542*75577ba4SSimon Glass }
543*75577ba4SSimon Glass 
544*75577ba4SSimon Glass static void designware_eth_stop(struct udevice *dev)
545*75577ba4SSimon Glass {
546*75577ba4SSimon Glass 	struct dw_eth_dev *priv = dev_get_priv(dev);
547*75577ba4SSimon Glass 
548*75577ba4SSimon Glass 	return _dw_eth_halt(priv);
549*75577ba4SSimon Glass }
550*75577ba4SSimon Glass 
551*75577ba4SSimon Glass static int designware_eth_write_hwaddr(struct udevice *dev)
552*75577ba4SSimon Glass {
553*75577ba4SSimon Glass 	struct eth_pdata *pdata = dev_get_platdata(dev);
554*75577ba4SSimon Glass 	struct dw_eth_dev *priv = dev_get_priv(dev);
555*75577ba4SSimon Glass 
556*75577ba4SSimon Glass 	return _dw_write_hwaddr(priv, pdata->enetaddr);
557*75577ba4SSimon Glass }
558*75577ba4SSimon Glass 
559*75577ba4SSimon Glass static int designware_eth_probe(struct udevice *dev)
560*75577ba4SSimon Glass {
561*75577ba4SSimon Glass 	struct eth_pdata *pdata = dev_get_platdata(dev);
562*75577ba4SSimon Glass 	struct dw_eth_dev *priv = dev_get_priv(dev);
563*75577ba4SSimon Glass 	int ret;
564*75577ba4SSimon Glass 
565*75577ba4SSimon Glass 	debug("%s, iobase=%lx, priv=%p\n", __func__, pdata->iobase, priv);
566*75577ba4SSimon Glass 	priv->mac_regs_p = (struct eth_mac_regs *)pdata->iobase;
567*75577ba4SSimon Glass 	priv->dma_regs_p = (struct eth_dma_regs *)(pdata->iobase +
568*75577ba4SSimon Glass 			DW_DMA_BASE_OFFSET);
569*75577ba4SSimon Glass 	priv->interface = pdata->phy_interface;
570*75577ba4SSimon Glass 
571*75577ba4SSimon Glass 	dw_mdio_init(dev->name, priv->mac_regs_p);
572*75577ba4SSimon Glass 	priv->bus = miiphy_get_dev_by_name(dev->name);
573*75577ba4SSimon Glass 
574*75577ba4SSimon Glass 	ret = dw_phy_init(priv, dev);
575*75577ba4SSimon Glass 	debug("%s, ret=%d\n", __func__, ret);
576*75577ba4SSimon Glass 
577*75577ba4SSimon Glass 	return ret;
578*75577ba4SSimon Glass }
579*75577ba4SSimon Glass 
580*75577ba4SSimon Glass static const struct eth_ops designware_eth_ops = {
581*75577ba4SSimon Glass 	.start			= designware_eth_start,
582*75577ba4SSimon Glass 	.send			= designware_eth_send,
583*75577ba4SSimon Glass 	.recv			= designware_eth_recv,
584*75577ba4SSimon Glass 	.free_pkt		= designware_eth_free_pkt,
585*75577ba4SSimon Glass 	.stop			= designware_eth_stop,
586*75577ba4SSimon Glass 	.write_hwaddr		= designware_eth_write_hwaddr,
587*75577ba4SSimon Glass };
588*75577ba4SSimon Glass 
589*75577ba4SSimon Glass static int designware_eth_ofdata_to_platdata(struct udevice *dev)
590*75577ba4SSimon Glass {
591*75577ba4SSimon Glass 	struct eth_pdata *pdata = dev_get_platdata(dev);
592*75577ba4SSimon Glass 	const char *phy_mode;
593*75577ba4SSimon Glass 
594*75577ba4SSimon Glass 	pdata->iobase = dev_get_addr(dev);
595*75577ba4SSimon Glass 	pdata->phy_interface = -1;
596*75577ba4SSimon Glass 	phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL);
597*75577ba4SSimon Glass 	if (phy_mode)
598*75577ba4SSimon Glass 		pdata->phy_interface = phy_get_interface_by_name(phy_mode);
599*75577ba4SSimon Glass 	if (pdata->phy_interface == -1) {
600*75577ba4SSimon Glass 		debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
601*75577ba4SSimon Glass 		return -EINVAL;
602*75577ba4SSimon Glass 	}
603*75577ba4SSimon Glass 
604*75577ba4SSimon Glass 	return 0;
605*75577ba4SSimon Glass }
606*75577ba4SSimon Glass 
607*75577ba4SSimon Glass static const struct udevice_id designware_eth_ids[] = {
608*75577ba4SSimon Glass 	{ .compatible = "allwinner,sun7i-a20-gmac" },
609*75577ba4SSimon Glass 	{ }
610*75577ba4SSimon Glass };
611*75577ba4SSimon Glass 
612*75577ba4SSimon Glass U_BOOT_DRIVER(eth_sandbox) = {
613*75577ba4SSimon Glass 	.name	= "eth_designware",
614*75577ba4SSimon Glass 	.id	= UCLASS_ETH,
615*75577ba4SSimon Glass 	.of_match = designware_eth_ids,
616*75577ba4SSimon Glass 	.ofdata_to_platdata = designware_eth_ofdata_to_platdata,
617*75577ba4SSimon Glass 	.probe	= designware_eth_probe,
618*75577ba4SSimon Glass 	.ops	= &designware_eth_ops,
619*75577ba4SSimon Glass 	.priv_auto_alloc_size = sizeof(struct dw_eth_dev),
620*75577ba4SSimon Glass 	.platdata_auto_alloc_size = sizeof(struct eth_pdata),
621*75577ba4SSimon Glass 	.flags = DM_FLAG_ALLOC_PRIV_DMA,
622*75577ba4SSimon Glass };
623*75577ba4SSimon Glass #endif
624