xref: /rk3399_rockchip-uboot/drivers/net/designware.c (revision 6758a6ccc120dbdc0d1c05d38a5e00fcfdc59fd7)
15b1b1883SVipin KUMAR /*
25b1b1883SVipin KUMAR  * (C) Copyright 2010
35b1b1883SVipin KUMAR  * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com.
45b1b1883SVipin KUMAR  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
65b1b1883SVipin KUMAR  */
75b1b1883SVipin KUMAR 
85b1b1883SVipin KUMAR /*
964dcd25fSSimon Glass  * Designware ethernet IP driver for U-Boot
105b1b1883SVipin KUMAR  */
115b1b1883SVipin KUMAR 
125b1b1883SVipin KUMAR #include <common.h>
1375577ba4SSimon Glass #include <dm.h>
1464dcd25fSSimon Glass #include <errno.h>
155b1b1883SVipin KUMAR #include <miiphy.h>
165b1b1883SVipin KUMAR #include <malloc.h>
178b7ee66cSBin Meng #include <pci.h>
18ef76025aSStefan Roese #include <linux/compiler.h>
195b1b1883SVipin KUMAR #include <linux/err.h>
205b1b1883SVipin KUMAR #include <asm/io.h>
215b1b1883SVipin KUMAR #include "designware.h"
225b1b1883SVipin KUMAR 
2375577ba4SSimon Glass DECLARE_GLOBAL_DATA_PTR;
2475577ba4SSimon Glass 
2592a190aaSAlexey Brodkin static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
2692a190aaSAlexey Brodkin {
2792a190aaSAlexey Brodkin 	struct eth_mac_regs *mac_p = bus->priv;
2892a190aaSAlexey Brodkin 	ulong start;
2992a190aaSAlexey Brodkin 	u16 miiaddr;
3092a190aaSAlexey Brodkin 	int timeout = CONFIG_MDIO_TIMEOUT;
3192a190aaSAlexey Brodkin 
3292a190aaSAlexey Brodkin 	miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
3392a190aaSAlexey Brodkin 		  ((reg << MIIREGSHIFT) & MII_REGMSK);
3492a190aaSAlexey Brodkin 
3592a190aaSAlexey Brodkin 	writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
3692a190aaSAlexey Brodkin 
3792a190aaSAlexey Brodkin 	start = get_timer(0);
3892a190aaSAlexey Brodkin 	while (get_timer(start) < timeout) {
3992a190aaSAlexey Brodkin 		if (!(readl(&mac_p->miiaddr) & MII_BUSY))
4092a190aaSAlexey Brodkin 			return readl(&mac_p->miidata);
4192a190aaSAlexey Brodkin 		udelay(10);
4292a190aaSAlexey Brodkin 	};
4392a190aaSAlexey Brodkin 
4464dcd25fSSimon Glass 	return -ETIMEDOUT;
4592a190aaSAlexey Brodkin }
4692a190aaSAlexey Brodkin 
4792a190aaSAlexey Brodkin static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
4892a190aaSAlexey Brodkin 			u16 val)
4992a190aaSAlexey Brodkin {
5092a190aaSAlexey Brodkin 	struct eth_mac_regs *mac_p = bus->priv;
5192a190aaSAlexey Brodkin 	ulong start;
5292a190aaSAlexey Brodkin 	u16 miiaddr;
5364dcd25fSSimon Glass 	int ret = -ETIMEDOUT, timeout = CONFIG_MDIO_TIMEOUT;
5492a190aaSAlexey Brodkin 
5592a190aaSAlexey Brodkin 	writel(val, &mac_p->miidata);
5692a190aaSAlexey Brodkin 	miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
5792a190aaSAlexey Brodkin 		  ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE;
5892a190aaSAlexey Brodkin 
5992a190aaSAlexey Brodkin 	writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
6092a190aaSAlexey Brodkin 
6192a190aaSAlexey Brodkin 	start = get_timer(0);
6292a190aaSAlexey Brodkin 	while (get_timer(start) < timeout) {
6392a190aaSAlexey Brodkin 		if (!(readl(&mac_p->miiaddr) & MII_BUSY)) {
6492a190aaSAlexey Brodkin 			ret = 0;
6592a190aaSAlexey Brodkin 			break;
6692a190aaSAlexey Brodkin 		}
6792a190aaSAlexey Brodkin 		udelay(10);
6892a190aaSAlexey Brodkin 	};
6992a190aaSAlexey Brodkin 
7092a190aaSAlexey Brodkin 	return ret;
7192a190aaSAlexey Brodkin }
7292a190aaSAlexey Brodkin 
7364dcd25fSSimon Glass static int dw_mdio_init(const char *name, struct eth_mac_regs *mac_regs_p)
7492a190aaSAlexey Brodkin {
7592a190aaSAlexey Brodkin 	struct mii_dev *bus = mdio_alloc();
7692a190aaSAlexey Brodkin 
7792a190aaSAlexey Brodkin 	if (!bus) {
7892a190aaSAlexey Brodkin 		printf("Failed to allocate MDIO bus\n");
7964dcd25fSSimon Glass 		return -ENOMEM;
8092a190aaSAlexey Brodkin 	}
8192a190aaSAlexey Brodkin 
8292a190aaSAlexey Brodkin 	bus->read = dw_mdio_read;
8392a190aaSAlexey Brodkin 	bus->write = dw_mdio_write;
84192bc694SBen Whitten 	snprintf(bus->name, sizeof(bus->name), "%s", name);
8592a190aaSAlexey Brodkin 
8692a190aaSAlexey Brodkin 	bus->priv = (void *)mac_regs_p;
8792a190aaSAlexey Brodkin 
8892a190aaSAlexey Brodkin 	return mdio_register(bus);
8992a190aaSAlexey Brodkin }
9013edd170SVipin Kumar 
9164dcd25fSSimon Glass static void tx_descs_init(struct dw_eth_dev *priv)
925b1b1883SVipin KUMAR {
935b1b1883SVipin KUMAR 	struct eth_dma_regs *dma_p = priv->dma_regs_p;
945b1b1883SVipin KUMAR 	struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0];
955b1b1883SVipin KUMAR 	char *txbuffs = &priv->txbuffs[0];
965b1b1883SVipin KUMAR 	struct dmamacdescr *desc_p;
975b1b1883SVipin KUMAR 	u32 idx;
985b1b1883SVipin KUMAR 
995b1b1883SVipin KUMAR 	for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) {
1005b1b1883SVipin KUMAR 		desc_p = &desc_table_p[idx];
1015b1b1883SVipin KUMAR 		desc_p->dmamac_addr = &txbuffs[idx * CONFIG_ETH_BUFSIZE];
1025b1b1883SVipin KUMAR 		desc_p->dmamac_next = &desc_table_p[idx + 1];
1035b1b1883SVipin KUMAR 
1045b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR)
1055b1b1883SVipin KUMAR 		desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST |
1062b261092SMarek Vasut 				DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS |
1072b261092SMarek Vasut 				DESC_TXSTS_TXCHECKINSCTRL |
1085b1b1883SVipin KUMAR 				DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS);
1095b1b1883SVipin KUMAR 
1105b1b1883SVipin KUMAR 		desc_p->txrx_status |= DESC_TXSTS_TXCHAIN;
1115b1b1883SVipin KUMAR 		desc_p->dmamac_cntl = 0;
1125b1b1883SVipin KUMAR 		desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA);
1135b1b1883SVipin KUMAR #else
1145b1b1883SVipin KUMAR 		desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN;
1155b1b1883SVipin KUMAR 		desc_p->txrx_status = 0;
1165b1b1883SVipin KUMAR #endif
1175b1b1883SVipin KUMAR 	}
1185b1b1883SVipin KUMAR 
1195b1b1883SVipin KUMAR 	/* Correcting the last pointer of the chain */
1205b1b1883SVipin KUMAR 	desc_p->dmamac_next = &desc_table_p[0];
1215b1b1883SVipin KUMAR 
12250b0df81SAlexey Brodkin 	/* Flush all Tx buffer descriptors at once */
12350b0df81SAlexey Brodkin 	flush_dcache_range((unsigned int)priv->tx_mac_descrtable,
12450b0df81SAlexey Brodkin 			   (unsigned int)priv->tx_mac_descrtable +
12550b0df81SAlexey Brodkin 			   sizeof(priv->tx_mac_descrtable));
12650b0df81SAlexey Brodkin 
1275b1b1883SVipin KUMAR 	writel((ulong)&desc_table_p[0], &dma_p->txdesclistaddr);
12874cb708dSAlexey Brodkin 	priv->tx_currdescnum = 0;
1295b1b1883SVipin KUMAR }
1305b1b1883SVipin KUMAR 
13164dcd25fSSimon Glass static void rx_descs_init(struct dw_eth_dev *priv)
1325b1b1883SVipin KUMAR {
1335b1b1883SVipin KUMAR 	struct eth_dma_regs *dma_p = priv->dma_regs_p;
1345b1b1883SVipin KUMAR 	struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0];
1355b1b1883SVipin KUMAR 	char *rxbuffs = &priv->rxbuffs[0];
1365b1b1883SVipin KUMAR 	struct dmamacdescr *desc_p;
1375b1b1883SVipin KUMAR 	u32 idx;
1385b1b1883SVipin KUMAR 
13950b0df81SAlexey Brodkin 	/* Before passing buffers to GMAC we need to make sure zeros
14050b0df81SAlexey Brodkin 	 * written there right after "priv" structure allocation were
14150b0df81SAlexey Brodkin 	 * flushed into RAM.
14250b0df81SAlexey Brodkin 	 * Otherwise there's a chance to get some of them flushed in RAM when
14350b0df81SAlexey Brodkin 	 * GMAC is already pushing data to RAM via DMA. This way incoming from
14450b0df81SAlexey Brodkin 	 * GMAC data will be corrupted. */
14550b0df81SAlexey Brodkin 	flush_dcache_range((unsigned int)rxbuffs, (unsigned int)rxbuffs +
14650b0df81SAlexey Brodkin 			   RX_TOTAL_BUFSIZE);
14750b0df81SAlexey Brodkin 
1485b1b1883SVipin KUMAR 	for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) {
1495b1b1883SVipin KUMAR 		desc_p = &desc_table_p[idx];
1505b1b1883SVipin KUMAR 		desc_p->dmamac_addr = &rxbuffs[idx * CONFIG_ETH_BUFSIZE];
1515b1b1883SVipin KUMAR 		desc_p->dmamac_next = &desc_table_p[idx + 1];
1525b1b1883SVipin KUMAR 
1535b1b1883SVipin KUMAR 		desc_p->dmamac_cntl =
1542b261092SMarek Vasut 			(MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) |
1555b1b1883SVipin KUMAR 				      DESC_RXCTRL_RXCHAIN;
1565b1b1883SVipin KUMAR 
1575b1b1883SVipin KUMAR 		desc_p->txrx_status = DESC_RXSTS_OWNBYDMA;
1585b1b1883SVipin KUMAR 	}
1595b1b1883SVipin KUMAR 
1605b1b1883SVipin KUMAR 	/* Correcting the last pointer of the chain */
1615b1b1883SVipin KUMAR 	desc_p->dmamac_next = &desc_table_p[0];
1625b1b1883SVipin KUMAR 
16350b0df81SAlexey Brodkin 	/* Flush all Rx buffer descriptors at once */
16450b0df81SAlexey Brodkin 	flush_dcache_range((unsigned int)priv->rx_mac_descrtable,
16550b0df81SAlexey Brodkin 			   (unsigned int)priv->rx_mac_descrtable +
16650b0df81SAlexey Brodkin 			   sizeof(priv->rx_mac_descrtable));
16750b0df81SAlexey Brodkin 
1685b1b1883SVipin KUMAR 	writel((ulong)&desc_table_p[0], &dma_p->rxdesclistaddr);
16974cb708dSAlexey Brodkin 	priv->rx_currdescnum = 0;
1705b1b1883SVipin KUMAR }
1715b1b1883SVipin KUMAR 
17264dcd25fSSimon Glass static int _dw_write_hwaddr(struct dw_eth_dev *priv, u8 *mac_id)
1735b1b1883SVipin KUMAR {
1745b1b1883SVipin KUMAR 	struct eth_mac_regs *mac_p = priv->mac_regs_p;
1755b1b1883SVipin KUMAR 	u32 macid_lo, macid_hi;
1765b1b1883SVipin KUMAR 
17792a190aaSAlexey Brodkin 	macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
17892a190aaSAlexey Brodkin 		   (mac_id[3] << 24);
1795b1b1883SVipin KUMAR 	macid_hi = mac_id[4] + (mac_id[5] << 8);
1805b1b1883SVipin KUMAR 
1815b1b1883SVipin KUMAR 	writel(macid_hi, &mac_p->macaddr0hi);
1825b1b1883SVipin KUMAR 	writel(macid_lo, &mac_p->macaddr0lo);
1835b1b1883SVipin KUMAR 
1845b1b1883SVipin KUMAR 	return 0;
1855b1b1883SVipin KUMAR }
1865b1b1883SVipin KUMAR 
18792a190aaSAlexey Brodkin static void dw_adjust_link(struct eth_mac_regs *mac_p,
18892a190aaSAlexey Brodkin 			   struct phy_device *phydev)
18992a190aaSAlexey Brodkin {
19092a190aaSAlexey Brodkin 	u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN;
19192a190aaSAlexey Brodkin 
19292a190aaSAlexey Brodkin 	if (!phydev->link) {
19392a190aaSAlexey Brodkin 		printf("%s: No link.\n", phydev->dev->name);
19492a190aaSAlexey Brodkin 		return;
19592a190aaSAlexey Brodkin 	}
19692a190aaSAlexey Brodkin 
19792a190aaSAlexey Brodkin 	if (phydev->speed != 1000)
19892a190aaSAlexey Brodkin 		conf |= MII_PORTSELECT;
199b884c3feSAlexey Brodkin 	else
200b884c3feSAlexey Brodkin 		conf &= ~MII_PORTSELECT;
20192a190aaSAlexey Brodkin 
20292a190aaSAlexey Brodkin 	if (phydev->speed == 100)
20392a190aaSAlexey Brodkin 		conf |= FES_100;
20492a190aaSAlexey Brodkin 
20592a190aaSAlexey Brodkin 	if (phydev->duplex)
20692a190aaSAlexey Brodkin 		conf |= FULLDPLXMODE;
20792a190aaSAlexey Brodkin 
20892a190aaSAlexey Brodkin 	writel(conf, &mac_p->conf);
20992a190aaSAlexey Brodkin 
21092a190aaSAlexey Brodkin 	printf("Speed: %d, %s duplex%s\n", phydev->speed,
21192a190aaSAlexey Brodkin 	       (phydev->duplex) ? "full" : "half",
21292a190aaSAlexey Brodkin 	       (phydev->port == PORT_FIBRE) ? ", fiber mode" : "");
21392a190aaSAlexey Brodkin }
21492a190aaSAlexey Brodkin 
21564dcd25fSSimon Glass static void _dw_eth_halt(struct dw_eth_dev *priv)
21692a190aaSAlexey Brodkin {
21792a190aaSAlexey Brodkin 	struct eth_mac_regs *mac_p = priv->mac_regs_p;
21892a190aaSAlexey Brodkin 	struct eth_dma_regs *dma_p = priv->dma_regs_p;
21992a190aaSAlexey Brodkin 
22092a190aaSAlexey Brodkin 	writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf);
22192a190aaSAlexey Brodkin 	writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode);
22292a190aaSAlexey Brodkin 
22392a190aaSAlexey Brodkin 	phy_shutdown(priv->phydev);
22492a190aaSAlexey Brodkin }
22592a190aaSAlexey Brodkin 
22664dcd25fSSimon Glass static int _dw_eth_init(struct dw_eth_dev *priv, u8 *enetaddr)
2275b1b1883SVipin KUMAR {
2285b1b1883SVipin KUMAR 	struct eth_mac_regs *mac_p = priv->mac_regs_p;
2295b1b1883SVipin KUMAR 	struct eth_dma_regs *dma_p = priv->dma_regs_p;
23092a190aaSAlexey Brodkin 	unsigned int start;
23164dcd25fSSimon Glass 	int ret;
2325b1b1883SVipin KUMAR 
23392a190aaSAlexey Brodkin 	writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode);
23413edd170SVipin Kumar 
23592a190aaSAlexey Brodkin 	start = get_timer(0);
23692a190aaSAlexey Brodkin 	while (readl(&dma_p->busmode) & DMAMAC_SRST) {
237875143f3SAlexey Brodkin 		if (get_timer(start) >= CONFIG_MACRESET_TIMEOUT) {
238875143f3SAlexey Brodkin 			printf("DMA reset timeout\n");
23964dcd25fSSimon Glass 			return -ETIMEDOUT;
240875143f3SAlexey Brodkin 		}
2415b1b1883SVipin KUMAR 
24292a190aaSAlexey Brodkin 		mdelay(100);
24392a190aaSAlexey Brodkin 	};
24492a190aaSAlexey Brodkin 
245f3edfd30SBin Meng 	/*
246f3edfd30SBin Meng 	 * Soft reset above clears HW address registers.
247f3edfd30SBin Meng 	 * So we have to set it here once again.
248f3edfd30SBin Meng 	 */
249f3edfd30SBin Meng 	_dw_write_hwaddr(priv, enetaddr);
250f3edfd30SBin Meng 
25164dcd25fSSimon Glass 	rx_descs_init(priv);
25264dcd25fSSimon Glass 	tx_descs_init(priv);
2535b1b1883SVipin KUMAR 
25449692c5fSIan Campbell 	writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode);
2555b1b1883SVipin KUMAR 
256d2279221SSonic Zhang #ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE
25792a190aaSAlexey Brodkin 	writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD,
25892a190aaSAlexey Brodkin 	       &dma_p->opmode);
259d2279221SSonic Zhang #else
260d2279221SSonic Zhang 	writel(readl(&dma_p->opmode) | FLUSHTXFIFO,
261d2279221SSonic Zhang 	       &dma_p->opmode);
262d2279221SSonic Zhang #endif
2635b1b1883SVipin KUMAR 
26492a190aaSAlexey Brodkin 	writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode);
2655b1b1883SVipin KUMAR 
2662ddaf13bSSonic Zhang #ifdef CONFIG_DW_AXI_BURST_LEN
2672ddaf13bSSonic Zhang 	writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus);
2682ddaf13bSSonic Zhang #endif
2692ddaf13bSSonic Zhang 
27092a190aaSAlexey Brodkin 	/* Start up the PHY */
27164dcd25fSSimon Glass 	ret = phy_startup(priv->phydev);
27264dcd25fSSimon Glass 	if (ret) {
27392a190aaSAlexey Brodkin 		printf("Could not initialize PHY %s\n",
27492a190aaSAlexey Brodkin 		       priv->phydev->dev->name);
27564dcd25fSSimon Glass 		return ret;
2769afc1af0SVipin Kumar 	}
2779afc1af0SVipin Kumar 
27892a190aaSAlexey Brodkin 	dw_adjust_link(mac_p, priv->phydev);
2795b1b1883SVipin KUMAR 
28092a190aaSAlexey Brodkin 	if (!priv->phydev->link)
28164dcd25fSSimon Glass 		return -EIO;
2825b1b1883SVipin KUMAR 
283aa51005cSArmando Visconti 	writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf);
2845b1b1883SVipin KUMAR 
2855b1b1883SVipin KUMAR 	return 0;
2865b1b1883SVipin KUMAR }
2875b1b1883SVipin KUMAR 
28864dcd25fSSimon Glass static int _dw_eth_send(struct dw_eth_dev *priv, void *packet, int length)
2895b1b1883SVipin KUMAR {
2905b1b1883SVipin KUMAR 	struct eth_dma_regs *dma_p = priv->dma_regs_p;
2915b1b1883SVipin KUMAR 	u32 desc_num = priv->tx_currdescnum;
2925b1b1883SVipin KUMAR 	struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num];
29396cec17dSMarek Vasut 	uint32_t desc_start = (uint32_t)desc_p;
29496cec17dSMarek Vasut 	uint32_t desc_end = desc_start +
29596cec17dSMarek Vasut 		roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
29696cec17dSMarek Vasut 	uint32_t data_start = (uint32_t)desc_p->dmamac_addr;
29796cec17dSMarek Vasut 	uint32_t data_end = data_start +
29896cec17dSMarek Vasut 		roundup(length, ARCH_DMA_MINALIGN);
299964ea7c1SIan Campbell 	/*
300964ea7c1SIan Campbell 	 * Strictly we only need to invalidate the "txrx_status" field
301964ea7c1SIan Campbell 	 * for the following check, but on some platforms we cannot
30296cec17dSMarek Vasut 	 * invalidate only 4 bytes, so we flush the entire descriptor,
30396cec17dSMarek Vasut 	 * which is 16 bytes in total. This is safe because the
30496cec17dSMarek Vasut 	 * individual descriptors in the array are each aligned to
30596cec17dSMarek Vasut 	 * ARCH_DMA_MINALIGN and padded appropriately.
306964ea7c1SIan Campbell 	 */
30796cec17dSMarek Vasut 	invalidate_dcache_range(desc_start, desc_end);
30850b0df81SAlexey Brodkin 
3095b1b1883SVipin KUMAR 	/* Check if the descriptor is owned by CPU */
3105b1b1883SVipin KUMAR 	if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) {
3115b1b1883SVipin KUMAR 		printf("CPU not owner of tx frame\n");
31264dcd25fSSimon Glass 		return -EPERM;
3135b1b1883SVipin KUMAR 	}
3145b1b1883SVipin KUMAR 
31596cec17dSMarek Vasut 	memcpy(desc_p->dmamac_addr, packet, length);
3165b1b1883SVipin KUMAR 
31750b0df81SAlexey Brodkin 	/* Flush data to be sent */
31896cec17dSMarek Vasut 	flush_dcache_range(data_start, data_end);
31950b0df81SAlexey Brodkin 
3205b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR)
3215b1b1883SVipin KUMAR 	desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST;
3222b261092SMarek Vasut 	desc_p->dmamac_cntl |= (length << DESC_TXCTRL_SIZE1SHFT) &
3235b1b1883SVipin KUMAR 			       DESC_TXCTRL_SIZE1MASK;
3245b1b1883SVipin KUMAR 
3255b1b1883SVipin KUMAR 	desc_p->txrx_status &= ~(DESC_TXSTS_MSK);
3265b1b1883SVipin KUMAR 	desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA;
3275b1b1883SVipin KUMAR #else
3282b261092SMarek Vasut 	desc_p->dmamac_cntl |= ((length << DESC_TXCTRL_SIZE1SHFT) &
3292b261092SMarek Vasut 			       DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST |
3305b1b1883SVipin KUMAR 			       DESC_TXCTRL_TXFIRST;
3315b1b1883SVipin KUMAR 
3325b1b1883SVipin KUMAR 	desc_p->txrx_status = DESC_TXSTS_OWNBYDMA;
3335b1b1883SVipin KUMAR #endif
3345b1b1883SVipin KUMAR 
33550b0df81SAlexey Brodkin 	/* Flush modified buffer descriptor */
33696cec17dSMarek Vasut 	flush_dcache_range(desc_start, desc_end);
33750b0df81SAlexey Brodkin 
3385b1b1883SVipin KUMAR 	/* Test the wrap-around condition. */
3395b1b1883SVipin KUMAR 	if (++desc_num >= CONFIG_TX_DESCR_NUM)
3405b1b1883SVipin KUMAR 		desc_num = 0;
3415b1b1883SVipin KUMAR 
3425b1b1883SVipin KUMAR 	priv->tx_currdescnum = desc_num;
3435b1b1883SVipin KUMAR 
3445b1b1883SVipin KUMAR 	/* Start the transmission */
3455b1b1883SVipin KUMAR 	writel(POLL_DATA, &dma_p->txpolldemand);
3465b1b1883SVipin KUMAR 
3475b1b1883SVipin KUMAR 	return 0;
3485b1b1883SVipin KUMAR }
3495b1b1883SVipin KUMAR 
35075577ba4SSimon Glass static int _dw_eth_recv(struct dw_eth_dev *priv, uchar **packetp)
3515b1b1883SVipin KUMAR {
35250b0df81SAlexey Brodkin 	u32 status, desc_num = priv->rx_currdescnum;
3535b1b1883SVipin KUMAR 	struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
35475577ba4SSimon Glass 	int length = -EAGAIN;
35596cec17dSMarek Vasut 	uint32_t desc_start = (uint32_t)desc_p;
35696cec17dSMarek Vasut 	uint32_t desc_end = desc_start +
35796cec17dSMarek Vasut 		roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
35896cec17dSMarek Vasut 	uint32_t data_start = (uint32_t)desc_p->dmamac_addr;
35996cec17dSMarek Vasut 	uint32_t data_end;
3605b1b1883SVipin KUMAR 
36150b0df81SAlexey Brodkin 	/* Invalidate entire buffer descriptor */
36296cec17dSMarek Vasut 	invalidate_dcache_range(desc_start, desc_end);
36350b0df81SAlexey Brodkin 
36450b0df81SAlexey Brodkin 	status = desc_p->txrx_status;
36550b0df81SAlexey Brodkin 
3665b1b1883SVipin KUMAR 	/* Check  if the owner is the CPU */
3675b1b1883SVipin KUMAR 	if (!(status & DESC_RXSTS_OWNBYDMA)) {
3685b1b1883SVipin KUMAR 
3692b261092SMarek Vasut 		length = (status & DESC_RXSTS_FRMLENMSK) >>
3705b1b1883SVipin KUMAR 			 DESC_RXSTS_FRMLENSHFT;
3715b1b1883SVipin KUMAR 
37250b0df81SAlexey Brodkin 		/* Invalidate received data */
37396cec17dSMarek Vasut 		data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
37496cec17dSMarek Vasut 		invalidate_dcache_range(data_start, data_end);
37575577ba4SSimon Glass 		*packetp = desc_p->dmamac_addr;
37675577ba4SSimon Glass 	}
37750b0df81SAlexey Brodkin 
37875577ba4SSimon Glass 	return length;
37975577ba4SSimon Glass }
38075577ba4SSimon Glass 
38175577ba4SSimon Glass static int _dw_free_pkt(struct dw_eth_dev *priv)
38275577ba4SSimon Glass {
38375577ba4SSimon Glass 	u32 desc_num = priv->rx_currdescnum;
38475577ba4SSimon Glass 	struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
38575577ba4SSimon Glass 	uint32_t desc_start = (uint32_t)desc_p;
38675577ba4SSimon Glass 	uint32_t desc_end = desc_start +
38775577ba4SSimon Glass 		roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
3885b1b1883SVipin KUMAR 
3895b1b1883SVipin KUMAR 	/*
3905b1b1883SVipin KUMAR 	 * Make the current descriptor valid again and go to
3915b1b1883SVipin KUMAR 	 * the next one
3925b1b1883SVipin KUMAR 	 */
3935b1b1883SVipin KUMAR 	desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA;
3945b1b1883SVipin KUMAR 
39550b0df81SAlexey Brodkin 	/* Flush only status field - others weren't changed */
39696cec17dSMarek Vasut 	flush_dcache_range(desc_start, desc_end);
39750b0df81SAlexey Brodkin 
3985b1b1883SVipin KUMAR 	/* Test the wrap-around condition. */
3995b1b1883SVipin KUMAR 	if (++desc_num >= CONFIG_RX_DESCR_NUM)
4005b1b1883SVipin KUMAR 		desc_num = 0;
4015b1b1883SVipin KUMAR 	priv->rx_currdescnum = desc_num;
4025b1b1883SVipin KUMAR 
40375577ba4SSimon Glass 	return 0;
4045b1b1883SVipin KUMAR }
4055b1b1883SVipin KUMAR 
40664dcd25fSSimon Glass static int dw_phy_init(struct dw_eth_dev *priv, void *dev)
4075b1b1883SVipin KUMAR {
40892a190aaSAlexey Brodkin 	struct phy_device *phydev;
4096968ec92SAlexey Brodkin 	int mask = 0xffffffff, ret;
4105b1b1883SVipin KUMAR 
41192a190aaSAlexey Brodkin #ifdef CONFIG_PHY_ADDR
41292a190aaSAlexey Brodkin 	mask = 1 << CONFIG_PHY_ADDR;
4135b1b1883SVipin KUMAR #endif
4145b1b1883SVipin KUMAR 
41592a190aaSAlexey Brodkin 	phydev = phy_find_by_mask(priv->bus, mask, priv->interface);
41692a190aaSAlexey Brodkin 	if (!phydev)
41764dcd25fSSimon Glass 		return -ENODEV;
4185b1b1883SVipin KUMAR 
41915e82e53SIan Campbell 	phy_connect_dev(phydev, dev);
42015e82e53SIan Campbell 
42192a190aaSAlexey Brodkin 	phydev->supported &= PHY_GBIT_FEATURES;
4226968ec92SAlexey Brodkin 	if (priv->max_speed) {
4236968ec92SAlexey Brodkin 		ret = phy_set_supported(phydev, priv->max_speed);
4246968ec92SAlexey Brodkin 		if (ret)
4256968ec92SAlexey Brodkin 			return ret;
4266968ec92SAlexey Brodkin 	}
42792a190aaSAlexey Brodkin 	phydev->advertising = phydev->supported;
42892a190aaSAlexey Brodkin 
42992a190aaSAlexey Brodkin 	priv->phydev = phydev;
43092a190aaSAlexey Brodkin 	phy_config(phydev);
43192a190aaSAlexey Brodkin 
43264dcd25fSSimon Glass 	return 0;
43364dcd25fSSimon Glass }
43464dcd25fSSimon Glass 
43575577ba4SSimon Glass #ifndef CONFIG_DM_ETH
43664dcd25fSSimon Glass static int dw_eth_init(struct eth_device *dev, bd_t *bis)
43764dcd25fSSimon Glass {
43864dcd25fSSimon Glass 	return _dw_eth_init(dev->priv, dev->enetaddr);
43964dcd25fSSimon Glass }
44064dcd25fSSimon Glass 
44164dcd25fSSimon Glass static int dw_eth_send(struct eth_device *dev, void *packet, int length)
44264dcd25fSSimon Glass {
44364dcd25fSSimon Glass 	return _dw_eth_send(dev->priv, packet, length);
44464dcd25fSSimon Glass }
44564dcd25fSSimon Glass 
44664dcd25fSSimon Glass static int dw_eth_recv(struct eth_device *dev)
44764dcd25fSSimon Glass {
44875577ba4SSimon Glass 	uchar *packet;
44975577ba4SSimon Glass 	int length;
45075577ba4SSimon Glass 
45175577ba4SSimon Glass 	length = _dw_eth_recv(dev->priv, &packet);
45275577ba4SSimon Glass 	if (length == -EAGAIN)
45375577ba4SSimon Glass 		return 0;
45475577ba4SSimon Glass 	net_process_received_packet(packet, length);
45575577ba4SSimon Glass 
45675577ba4SSimon Glass 	_dw_free_pkt(dev->priv);
45775577ba4SSimon Glass 
45875577ba4SSimon Glass 	return 0;
45964dcd25fSSimon Glass }
46064dcd25fSSimon Glass 
46164dcd25fSSimon Glass static void dw_eth_halt(struct eth_device *dev)
46264dcd25fSSimon Glass {
46364dcd25fSSimon Glass 	return _dw_eth_halt(dev->priv);
46464dcd25fSSimon Glass }
46564dcd25fSSimon Glass 
46664dcd25fSSimon Glass static int dw_write_hwaddr(struct eth_device *dev)
46764dcd25fSSimon Glass {
46864dcd25fSSimon Glass 	return _dw_write_hwaddr(dev->priv, dev->enetaddr);
4695b1b1883SVipin KUMAR }
4705b1b1883SVipin KUMAR 
47192a190aaSAlexey Brodkin int designware_initialize(ulong base_addr, u32 interface)
4725b1b1883SVipin KUMAR {
4735b1b1883SVipin KUMAR 	struct eth_device *dev;
4745b1b1883SVipin KUMAR 	struct dw_eth_dev *priv;
4755b1b1883SVipin KUMAR 
4765b1b1883SVipin KUMAR 	dev = (struct eth_device *) malloc(sizeof(struct eth_device));
4775b1b1883SVipin KUMAR 	if (!dev)
4785b1b1883SVipin KUMAR 		return -ENOMEM;
4795b1b1883SVipin KUMAR 
4805b1b1883SVipin KUMAR 	/*
4815b1b1883SVipin KUMAR 	 * Since the priv structure contains the descriptors which need a strict
4825b1b1883SVipin KUMAR 	 * buswidth alignment, memalign is used to allocate memory
4835b1b1883SVipin KUMAR 	 */
4841c848a25SIan Campbell 	priv = (struct dw_eth_dev *) memalign(ARCH_DMA_MINALIGN,
4851c848a25SIan Campbell 					      sizeof(struct dw_eth_dev));
4865b1b1883SVipin KUMAR 	if (!priv) {
4875b1b1883SVipin KUMAR 		free(dev);
4885b1b1883SVipin KUMAR 		return -ENOMEM;
4895b1b1883SVipin KUMAR 	}
4905b1b1883SVipin KUMAR 
4915b1b1883SVipin KUMAR 	memset(dev, 0, sizeof(struct eth_device));
4925b1b1883SVipin KUMAR 	memset(priv, 0, sizeof(struct dw_eth_dev));
4935b1b1883SVipin KUMAR 
49492a190aaSAlexey Brodkin 	sprintf(dev->name, "dwmac.%lx", base_addr);
4955b1b1883SVipin KUMAR 	dev->iobase = (int)base_addr;
4965b1b1883SVipin KUMAR 	dev->priv = priv;
4975b1b1883SVipin KUMAR 
4985b1b1883SVipin KUMAR 	priv->dev = dev;
4995b1b1883SVipin KUMAR 	priv->mac_regs_p = (struct eth_mac_regs *)base_addr;
5005b1b1883SVipin KUMAR 	priv->dma_regs_p = (struct eth_dma_regs *)(base_addr +
5015b1b1883SVipin KUMAR 			DW_DMA_BASE_OFFSET);
5025b1b1883SVipin KUMAR 
5035b1b1883SVipin KUMAR 	dev->init = dw_eth_init;
5045b1b1883SVipin KUMAR 	dev->send = dw_eth_send;
5055b1b1883SVipin KUMAR 	dev->recv = dw_eth_recv;
5065b1b1883SVipin KUMAR 	dev->halt = dw_eth_halt;
5075b1b1883SVipin KUMAR 	dev->write_hwaddr = dw_write_hwaddr;
5085b1b1883SVipin KUMAR 
5095b1b1883SVipin KUMAR 	eth_register(dev);
5105b1b1883SVipin KUMAR 
51192a190aaSAlexey Brodkin 	priv->interface = interface;
51292a190aaSAlexey Brodkin 
51392a190aaSAlexey Brodkin 	dw_mdio_init(dev->name, priv->mac_regs_p);
51492a190aaSAlexey Brodkin 	priv->bus = miiphy_get_dev_by_name(dev->name);
51592a190aaSAlexey Brodkin 
51664dcd25fSSimon Glass 	return dw_phy_init(priv, dev);
5175b1b1883SVipin KUMAR }
51875577ba4SSimon Glass #endif
51975577ba4SSimon Glass 
52075577ba4SSimon Glass #ifdef CONFIG_DM_ETH
52175577ba4SSimon Glass static int designware_eth_start(struct udevice *dev)
52275577ba4SSimon Glass {
52375577ba4SSimon Glass 	struct eth_pdata *pdata = dev_get_platdata(dev);
52475577ba4SSimon Glass 
52575577ba4SSimon Glass 	return _dw_eth_init(dev->priv, pdata->enetaddr);
52675577ba4SSimon Glass }
52775577ba4SSimon Glass 
52875577ba4SSimon Glass static int designware_eth_send(struct udevice *dev, void *packet, int length)
52975577ba4SSimon Glass {
53075577ba4SSimon Glass 	struct dw_eth_dev *priv = dev_get_priv(dev);
53175577ba4SSimon Glass 
53275577ba4SSimon Glass 	return _dw_eth_send(priv, packet, length);
53375577ba4SSimon Glass }
53475577ba4SSimon Glass 
535a1ca92eaSSimon Glass static int designware_eth_recv(struct udevice *dev, int flags, uchar **packetp)
53675577ba4SSimon Glass {
53775577ba4SSimon Glass 	struct dw_eth_dev *priv = dev_get_priv(dev);
53875577ba4SSimon Glass 
53975577ba4SSimon Glass 	return _dw_eth_recv(priv, packetp);
54075577ba4SSimon Glass }
54175577ba4SSimon Glass 
54275577ba4SSimon Glass static int designware_eth_free_pkt(struct udevice *dev, uchar *packet,
54375577ba4SSimon Glass 				   int length)
54475577ba4SSimon Glass {
54575577ba4SSimon Glass 	struct dw_eth_dev *priv = dev_get_priv(dev);
54675577ba4SSimon Glass 
54775577ba4SSimon Glass 	return _dw_free_pkt(priv);
54875577ba4SSimon Glass }
54975577ba4SSimon Glass 
55075577ba4SSimon Glass static void designware_eth_stop(struct udevice *dev)
55175577ba4SSimon Glass {
55275577ba4SSimon Glass 	struct dw_eth_dev *priv = dev_get_priv(dev);
55375577ba4SSimon Glass 
55475577ba4SSimon Glass 	return _dw_eth_halt(priv);
55575577ba4SSimon Glass }
55675577ba4SSimon Glass 
55775577ba4SSimon Glass static int designware_eth_write_hwaddr(struct udevice *dev)
55875577ba4SSimon Glass {
55975577ba4SSimon Glass 	struct eth_pdata *pdata = dev_get_platdata(dev);
56075577ba4SSimon Glass 	struct dw_eth_dev *priv = dev_get_priv(dev);
56175577ba4SSimon Glass 
56275577ba4SSimon Glass 	return _dw_write_hwaddr(priv, pdata->enetaddr);
56375577ba4SSimon Glass }
56475577ba4SSimon Glass 
5658b7ee66cSBin Meng static int designware_eth_bind(struct udevice *dev)
5668b7ee66cSBin Meng {
5678b7ee66cSBin Meng #ifdef CONFIG_DM_PCI
5688b7ee66cSBin Meng 	static int num_cards;
5698b7ee66cSBin Meng 	char name[20];
5708b7ee66cSBin Meng 
5718b7ee66cSBin Meng 	/* Create a unique device name for PCI type devices */
5728b7ee66cSBin Meng 	if (device_is_on_pci_bus(dev)) {
5738b7ee66cSBin Meng 		sprintf(name, "eth_designware#%u", num_cards++);
5748b7ee66cSBin Meng 		device_set_name(dev, name);
5758b7ee66cSBin Meng 	}
5768b7ee66cSBin Meng #endif
5778b7ee66cSBin Meng 
5788b7ee66cSBin Meng 	return 0;
5798b7ee66cSBin Meng }
5808b7ee66cSBin Meng 
58175577ba4SSimon Glass static int designware_eth_probe(struct udevice *dev)
58275577ba4SSimon Glass {
58375577ba4SSimon Glass 	struct eth_pdata *pdata = dev_get_platdata(dev);
58475577ba4SSimon Glass 	struct dw_eth_dev *priv = dev_get_priv(dev);
585f0dc73c0SBin Meng 	u32 iobase = pdata->iobase;
58675577ba4SSimon Glass 	int ret;
58775577ba4SSimon Glass 
5888b7ee66cSBin Meng #ifdef CONFIG_DM_PCI
5898b7ee66cSBin Meng 	/*
5908b7ee66cSBin Meng 	 * If we are on PCI bus, either directly attached to a PCI root port,
5918b7ee66cSBin Meng 	 * or via a PCI bridge, fill in platdata before we probe the hardware.
5928b7ee66cSBin Meng 	 */
5938b7ee66cSBin Meng 	if (device_is_on_pci_bus(dev)) {
5948b7ee66cSBin Meng 		dm_pci_read_config32(dev, PCI_BASE_ADDRESS_0, &iobase);
5958b7ee66cSBin Meng 		iobase &= PCI_BASE_ADDRESS_MEM_MASK;
596*6758a6ccSBin Meng 		iobase = dm_pci_mem_to_phys(dev, iobase);
5978b7ee66cSBin Meng 
5988b7ee66cSBin Meng 		pdata->iobase = iobase;
5998b7ee66cSBin Meng 		pdata->phy_interface = PHY_INTERFACE_MODE_RMII;
6008b7ee66cSBin Meng 	}
6018b7ee66cSBin Meng #endif
6028b7ee66cSBin Meng 
603f0dc73c0SBin Meng 	debug("%s, iobase=%x, priv=%p\n", __func__, iobase, priv);
604f0dc73c0SBin Meng 	priv->mac_regs_p = (struct eth_mac_regs *)iobase;
605f0dc73c0SBin Meng 	priv->dma_regs_p = (struct eth_dma_regs *)(iobase + DW_DMA_BASE_OFFSET);
60675577ba4SSimon Glass 	priv->interface = pdata->phy_interface;
6076968ec92SAlexey Brodkin 	priv->max_speed = pdata->max_speed;
60875577ba4SSimon Glass 
60975577ba4SSimon Glass 	dw_mdio_init(dev->name, priv->mac_regs_p);
61075577ba4SSimon Glass 	priv->bus = miiphy_get_dev_by_name(dev->name);
61175577ba4SSimon Glass 
61275577ba4SSimon Glass 	ret = dw_phy_init(priv, dev);
61375577ba4SSimon Glass 	debug("%s, ret=%d\n", __func__, ret);
61475577ba4SSimon Glass 
61575577ba4SSimon Glass 	return ret;
61675577ba4SSimon Glass }
61775577ba4SSimon Glass 
6185d2459fdSBin Meng static int designware_eth_remove(struct udevice *dev)
6195d2459fdSBin Meng {
6205d2459fdSBin Meng 	struct dw_eth_dev *priv = dev_get_priv(dev);
6215d2459fdSBin Meng 
6225d2459fdSBin Meng 	free(priv->phydev);
6235d2459fdSBin Meng 	mdio_unregister(priv->bus);
6245d2459fdSBin Meng 	mdio_free(priv->bus);
6255d2459fdSBin Meng 
6265d2459fdSBin Meng 	return 0;
6275d2459fdSBin Meng }
6285d2459fdSBin Meng 
62975577ba4SSimon Glass static const struct eth_ops designware_eth_ops = {
63075577ba4SSimon Glass 	.start			= designware_eth_start,
63175577ba4SSimon Glass 	.send			= designware_eth_send,
63275577ba4SSimon Glass 	.recv			= designware_eth_recv,
63375577ba4SSimon Glass 	.free_pkt		= designware_eth_free_pkt,
63475577ba4SSimon Glass 	.stop			= designware_eth_stop,
63575577ba4SSimon Glass 	.write_hwaddr		= designware_eth_write_hwaddr,
63675577ba4SSimon Glass };
63775577ba4SSimon Glass 
63875577ba4SSimon Glass static int designware_eth_ofdata_to_platdata(struct udevice *dev)
63975577ba4SSimon Glass {
64075577ba4SSimon Glass 	struct eth_pdata *pdata = dev_get_platdata(dev);
64175577ba4SSimon Glass 	const char *phy_mode;
6426968ec92SAlexey Brodkin 	const fdt32_t *cell;
64375577ba4SSimon Glass 
64475577ba4SSimon Glass 	pdata->iobase = dev_get_addr(dev);
64575577ba4SSimon Glass 	pdata->phy_interface = -1;
64675577ba4SSimon Glass 	phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL);
64775577ba4SSimon Glass 	if (phy_mode)
64875577ba4SSimon Glass 		pdata->phy_interface = phy_get_interface_by_name(phy_mode);
64975577ba4SSimon Glass 	if (pdata->phy_interface == -1) {
65075577ba4SSimon Glass 		debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
65175577ba4SSimon Glass 		return -EINVAL;
65275577ba4SSimon Glass 	}
65375577ba4SSimon Glass 
6546968ec92SAlexey Brodkin 	pdata->max_speed = 0;
6556968ec92SAlexey Brodkin 	cell = fdt_getprop(gd->fdt_blob, dev->of_offset, "max-speed", NULL);
6566968ec92SAlexey Brodkin 	if (cell)
6576968ec92SAlexey Brodkin 		pdata->max_speed = fdt32_to_cpu(*cell);
6586968ec92SAlexey Brodkin 
65975577ba4SSimon Glass 	return 0;
66075577ba4SSimon Glass }
66175577ba4SSimon Glass 
66275577ba4SSimon Glass static const struct udevice_id designware_eth_ids[] = {
66375577ba4SSimon Glass 	{ .compatible = "allwinner,sun7i-a20-gmac" },
664b9628595SMarek Vasut 	{ .compatible = "altr,socfpga-stmmac" },
66575577ba4SSimon Glass 	{ }
66675577ba4SSimon Glass };
66775577ba4SSimon Glass 
6689f76f105SMarek Vasut U_BOOT_DRIVER(eth_designware) = {
66975577ba4SSimon Glass 	.name	= "eth_designware",
67075577ba4SSimon Glass 	.id	= UCLASS_ETH,
67175577ba4SSimon Glass 	.of_match = designware_eth_ids,
67275577ba4SSimon Glass 	.ofdata_to_platdata = designware_eth_ofdata_to_platdata,
6738b7ee66cSBin Meng 	.bind	= designware_eth_bind,
67475577ba4SSimon Glass 	.probe	= designware_eth_probe,
6755d2459fdSBin Meng 	.remove	= designware_eth_remove,
67675577ba4SSimon Glass 	.ops	= &designware_eth_ops,
67775577ba4SSimon Glass 	.priv_auto_alloc_size = sizeof(struct dw_eth_dev),
67875577ba4SSimon Glass 	.platdata_auto_alloc_size = sizeof(struct eth_pdata),
67975577ba4SSimon Glass 	.flags = DM_FLAG_ALLOC_PRIV_DMA,
68075577ba4SSimon Glass };
6818b7ee66cSBin Meng 
6828b7ee66cSBin Meng static struct pci_device_id supported[] = {
6838b7ee66cSBin Meng 	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_EMAC) },
6848b7ee66cSBin Meng 	{ }
6858b7ee66cSBin Meng };
6868b7ee66cSBin Meng 
6878b7ee66cSBin Meng U_BOOT_PCI_DEVICE(eth_designware, supported);
68875577ba4SSimon Glass #endif
689