15b1b1883SVipin KUMAR /* 25b1b1883SVipin KUMAR * (C) Copyright 2010 35b1b1883SVipin KUMAR * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com. 45b1b1883SVipin KUMAR * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 65b1b1883SVipin KUMAR */ 75b1b1883SVipin KUMAR 85b1b1883SVipin KUMAR /* 9*64dcd25fSSimon Glass * Designware ethernet IP driver for U-Boot 105b1b1883SVipin KUMAR */ 115b1b1883SVipin KUMAR 125b1b1883SVipin KUMAR #include <common.h> 13*64dcd25fSSimon Glass #include <errno.h> 145b1b1883SVipin KUMAR #include <miiphy.h> 155b1b1883SVipin KUMAR #include <malloc.h> 16ef76025aSStefan Roese #include <linux/compiler.h> 175b1b1883SVipin KUMAR #include <linux/err.h> 185b1b1883SVipin KUMAR #include <asm/io.h> 195b1b1883SVipin KUMAR #include "designware.h" 205b1b1883SVipin KUMAR 2192a190aaSAlexey Brodkin #if !defined(CONFIG_PHYLIB) 2292a190aaSAlexey Brodkin # error "DesignWare Ether MAC requires PHYLIB - missing CONFIG_PHYLIB" 2392a190aaSAlexey Brodkin #endif 2492a190aaSAlexey Brodkin 2592a190aaSAlexey Brodkin static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg) 2692a190aaSAlexey Brodkin { 2792a190aaSAlexey Brodkin struct eth_mac_regs *mac_p = bus->priv; 2892a190aaSAlexey Brodkin ulong start; 2992a190aaSAlexey Brodkin u16 miiaddr; 3092a190aaSAlexey Brodkin int timeout = CONFIG_MDIO_TIMEOUT; 3192a190aaSAlexey Brodkin 3292a190aaSAlexey Brodkin miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) | 3392a190aaSAlexey Brodkin ((reg << MIIREGSHIFT) & MII_REGMSK); 3492a190aaSAlexey Brodkin 3592a190aaSAlexey Brodkin writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr); 3692a190aaSAlexey Brodkin 3792a190aaSAlexey Brodkin start = get_timer(0); 3892a190aaSAlexey Brodkin while (get_timer(start) < timeout) { 3992a190aaSAlexey Brodkin if (!(readl(&mac_p->miiaddr) & MII_BUSY)) 4092a190aaSAlexey Brodkin return readl(&mac_p->miidata); 4192a190aaSAlexey Brodkin udelay(10); 4292a190aaSAlexey Brodkin }; 4392a190aaSAlexey Brodkin 44*64dcd25fSSimon Glass return -ETIMEDOUT; 4592a190aaSAlexey Brodkin } 4692a190aaSAlexey Brodkin 4792a190aaSAlexey Brodkin static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg, 4892a190aaSAlexey Brodkin u16 val) 4992a190aaSAlexey Brodkin { 5092a190aaSAlexey Brodkin struct eth_mac_regs *mac_p = bus->priv; 5192a190aaSAlexey Brodkin ulong start; 5292a190aaSAlexey Brodkin u16 miiaddr; 53*64dcd25fSSimon Glass int ret = -ETIMEDOUT, timeout = CONFIG_MDIO_TIMEOUT; 5492a190aaSAlexey Brodkin 5592a190aaSAlexey Brodkin writel(val, &mac_p->miidata); 5692a190aaSAlexey Brodkin miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) | 5792a190aaSAlexey Brodkin ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE; 5892a190aaSAlexey Brodkin 5992a190aaSAlexey Brodkin writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr); 6092a190aaSAlexey Brodkin 6192a190aaSAlexey Brodkin start = get_timer(0); 6292a190aaSAlexey Brodkin while (get_timer(start) < timeout) { 6392a190aaSAlexey Brodkin if (!(readl(&mac_p->miiaddr) & MII_BUSY)) { 6492a190aaSAlexey Brodkin ret = 0; 6592a190aaSAlexey Brodkin break; 6692a190aaSAlexey Brodkin } 6792a190aaSAlexey Brodkin udelay(10); 6892a190aaSAlexey Brodkin }; 6992a190aaSAlexey Brodkin 7092a190aaSAlexey Brodkin return ret; 7192a190aaSAlexey Brodkin } 7292a190aaSAlexey Brodkin 73*64dcd25fSSimon Glass static int dw_mdio_init(const char *name, struct eth_mac_regs *mac_regs_p) 7492a190aaSAlexey Brodkin { 7592a190aaSAlexey Brodkin struct mii_dev *bus = mdio_alloc(); 7692a190aaSAlexey Brodkin 7792a190aaSAlexey Brodkin if (!bus) { 7892a190aaSAlexey Brodkin printf("Failed to allocate MDIO bus\n"); 79*64dcd25fSSimon Glass return -ENOMEM; 8092a190aaSAlexey Brodkin } 8192a190aaSAlexey Brodkin 8292a190aaSAlexey Brodkin bus->read = dw_mdio_read; 8392a190aaSAlexey Brodkin bus->write = dw_mdio_write; 84*64dcd25fSSimon Glass snprintf(bus->name, sizeof(bus->name), name); 8592a190aaSAlexey Brodkin 8692a190aaSAlexey Brodkin bus->priv = (void *)mac_regs_p; 8792a190aaSAlexey Brodkin 8892a190aaSAlexey Brodkin return mdio_register(bus); 8992a190aaSAlexey Brodkin } 9013edd170SVipin Kumar 91*64dcd25fSSimon Glass static void tx_descs_init(struct dw_eth_dev *priv) 925b1b1883SVipin KUMAR { 935b1b1883SVipin KUMAR struct eth_dma_regs *dma_p = priv->dma_regs_p; 945b1b1883SVipin KUMAR struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0]; 955b1b1883SVipin KUMAR char *txbuffs = &priv->txbuffs[0]; 965b1b1883SVipin KUMAR struct dmamacdescr *desc_p; 975b1b1883SVipin KUMAR u32 idx; 985b1b1883SVipin KUMAR 995b1b1883SVipin KUMAR for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) { 1005b1b1883SVipin KUMAR desc_p = &desc_table_p[idx]; 1015b1b1883SVipin KUMAR desc_p->dmamac_addr = &txbuffs[idx * CONFIG_ETH_BUFSIZE]; 1025b1b1883SVipin KUMAR desc_p->dmamac_next = &desc_table_p[idx + 1]; 1035b1b1883SVipin KUMAR 1045b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR) 1055b1b1883SVipin KUMAR desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST | 1065b1b1883SVipin KUMAR DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS | \ 1075b1b1883SVipin KUMAR DESC_TXSTS_TXCHECKINSCTRL | \ 1085b1b1883SVipin KUMAR DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS); 1095b1b1883SVipin KUMAR 1105b1b1883SVipin KUMAR desc_p->txrx_status |= DESC_TXSTS_TXCHAIN; 1115b1b1883SVipin KUMAR desc_p->dmamac_cntl = 0; 1125b1b1883SVipin KUMAR desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA); 1135b1b1883SVipin KUMAR #else 1145b1b1883SVipin KUMAR desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN; 1155b1b1883SVipin KUMAR desc_p->txrx_status = 0; 1165b1b1883SVipin KUMAR #endif 1175b1b1883SVipin KUMAR } 1185b1b1883SVipin KUMAR 1195b1b1883SVipin KUMAR /* Correcting the last pointer of the chain */ 1205b1b1883SVipin KUMAR desc_p->dmamac_next = &desc_table_p[0]; 1215b1b1883SVipin KUMAR 12250b0df81SAlexey Brodkin /* Flush all Tx buffer descriptors at once */ 12350b0df81SAlexey Brodkin flush_dcache_range((unsigned int)priv->tx_mac_descrtable, 12450b0df81SAlexey Brodkin (unsigned int)priv->tx_mac_descrtable + 12550b0df81SAlexey Brodkin sizeof(priv->tx_mac_descrtable)); 12650b0df81SAlexey Brodkin 1275b1b1883SVipin KUMAR writel((ulong)&desc_table_p[0], &dma_p->txdesclistaddr); 12874cb708dSAlexey Brodkin priv->tx_currdescnum = 0; 1295b1b1883SVipin KUMAR } 1305b1b1883SVipin KUMAR 131*64dcd25fSSimon Glass static void rx_descs_init(struct dw_eth_dev *priv) 1325b1b1883SVipin KUMAR { 1335b1b1883SVipin KUMAR struct eth_dma_regs *dma_p = priv->dma_regs_p; 1345b1b1883SVipin KUMAR struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0]; 1355b1b1883SVipin KUMAR char *rxbuffs = &priv->rxbuffs[0]; 1365b1b1883SVipin KUMAR struct dmamacdescr *desc_p; 1375b1b1883SVipin KUMAR u32 idx; 1385b1b1883SVipin KUMAR 13950b0df81SAlexey Brodkin /* Before passing buffers to GMAC we need to make sure zeros 14050b0df81SAlexey Brodkin * written there right after "priv" structure allocation were 14150b0df81SAlexey Brodkin * flushed into RAM. 14250b0df81SAlexey Brodkin * Otherwise there's a chance to get some of them flushed in RAM when 14350b0df81SAlexey Brodkin * GMAC is already pushing data to RAM via DMA. This way incoming from 14450b0df81SAlexey Brodkin * GMAC data will be corrupted. */ 14550b0df81SAlexey Brodkin flush_dcache_range((unsigned int)rxbuffs, (unsigned int)rxbuffs + 14650b0df81SAlexey Brodkin RX_TOTAL_BUFSIZE); 14750b0df81SAlexey Brodkin 1485b1b1883SVipin KUMAR for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) { 1495b1b1883SVipin KUMAR desc_p = &desc_table_p[idx]; 1505b1b1883SVipin KUMAR desc_p->dmamac_addr = &rxbuffs[idx * CONFIG_ETH_BUFSIZE]; 1515b1b1883SVipin KUMAR desc_p->dmamac_next = &desc_table_p[idx + 1]; 1525b1b1883SVipin KUMAR 1535b1b1883SVipin KUMAR desc_p->dmamac_cntl = 1545b1b1883SVipin KUMAR (MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) | \ 1555b1b1883SVipin KUMAR DESC_RXCTRL_RXCHAIN; 1565b1b1883SVipin KUMAR 1575b1b1883SVipin KUMAR desc_p->txrx_status = DESC_RXSTS_OWNBYDMA; 1585b1b1883SVipin KUMAR } 1595b1b1883SVipin KUMAR 1605b1b1883SVipin KUMAR /* Correcting the last pointer of the chain */ 1615b1b1883SVipin KUMAR desc_p->dmamac_next = &desc_table_p[0]; 1625b1b1883SVipin KUMAR 16350b0df81SAlexey Brodkin /* Flush all Rx buffer descriptors at once */ 16450b0df81SAlexey Brodkin flush_dcache_range((unsigned int)priv->rx_mac_descrtable, 16550b0df81SAlexey Brodkin (unsigned int)priv->rx_mac_descrtable + 16650b0df81SAlexey Brodkin sizeof(priv->rx_mac_descrtable)); 16750b0df81SAlexey Brodkin 1685b1b1883SVipin KUMAR writel((ulong)&desc_table_p[0], &dma_p->rxdesclistaddr); 16974cb708dSAlexey Brodkin priv->rx_currdescnum = 0; 1705b1b1883SVipin KUMAR } 1715b1b1883SVipin KUMAR 172*64dcd25fSSimon Glass static int _dw_write_hwaddr(struct dw_eth_dev *priv, u8 *mac_id) 1735b1b1883SVipin KUMAR { 1745b1b1883SVipin KUMAR struct eth_mac_regs *mac_p = priv->mac_regs_p; 1755b1b1883SVipin KUMAR u32 macid_lo, macid_hi; 1765b1b1883SVipin KUMAR 17792a190aaSAlexey Brodkin macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) + 17892a190aaSAlexey Brodkin (mac_id[3] << 24); 1795b1b1883SVipin KUMAR macid_hi = mac_id[4] + (mac_id[5] << 8); 1805b1b1883SVipin KUMAR 1815b1b1883SVipin KUMAR writel(macid_hi, &mac_p->macaddr0hi); 1825b1b1883SVipin KUMAR writel(macid_lo, &mac_p->macaddr0lo); 1835b1b1883SVipin KUMAR 1845b1b1883SVipin KUMAR return 0; 1855b1b1883SVipin KUMAR } 1865b1b1883SVipin KUMAR 18792a190aaSAlexey Brodkin static void dw_adjust_link(struct eth_mac_regs *mac_p, 18892a190aaSAlexey Brodkin struct phy_device *phydev) 18992a190aaSAlexey Brodkin { 19092a190aaSAlexey Brodkin u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN; 19192a190aaSAlexey Brodkin 19292a190aaSAlexey Brodkin if (!phydev->link) { 19392a190aaSAlexey Brodkin printf("%s: No link.\n", phydev->dev->name); 19492a190aaSAlexey Brodkin return; 19592a190aaSAlexey Brodkin } 19692a190aaSAlexey Brodkin 19792a190aaSAlexey Brodkin if (phydev->speed != 1000) 19892a190aaSAlexey Brodkin conf |= MII_PORTSELECT; 19992a190aaSAlexey Brodkin 20092a190aaSAlexey Brodkin if (phydev->speed == 100) 20192a190aaSAlexey Brodkin conf |= FES_100; 20292a190aaSAlexey Brodkin 20392a190aaSAlexey Brodkin if (phydev->duplex) 20492a190aaSAlexey Brodkin conf |= FULLDPLXMODE; 20592a190aaSAlexey Brodkin 20692a190aaSAlexey Brodkin writel(conf, &mac_p->conf); 20792a190aaSAlexey Brodkin 20892a190aaSAlexey Brodkin printf("Speed: %d, %s duplex%s\n", phydev->speed, 20992a190aaSAlexey Brodkin (phydev->duplex) ? "full" : "half", 21092a190aaSAlexey Brodkin (phydev->port == PORT_FIBRE) ? ", fiber mode" : ""); 21192a190aaSAlexey Brodkin } 21292a190aaSAlexey Brodkin 213*64dcd25fSSimon Glass static void _dw_eth_halt(struct dw_eth_dev *priv) 21492a190aaSAlexey Brodkin { 21592a190aaSAlexey Brodkin struct eth_mac_regs *mac_p = priv->mac_regs_p; 21692a190aaSAlexey Brodkin struct eth_dma_regs *dma_p = priv->dma_regs_p; 21792a190aaSAlexey Brodkin 21892a190aaSAlexey Brodkin writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf); 21992a190aaSAlexey Brodkin writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode); 22092a190aaSAlexey Brodkin 22192a190aaSAlexey Brodkin phy_shutdown(priv->phydev); 22292a190aaSAlexey Brodkin } 22392a190aaSAlexey Brodkin 224*64dcd25fSSimon Glass static int _dw_eth_init(struct dw_eth_dev *priv, u8 *enetaddr) 2255b1b1883SVipin KUMAR { 2265b1b1883SVipin KUMAR struct eth_mac_regs *mac_p = priv->mac_regs_p; 2275b1b1883SVipin KUMAR struct eth_dma_regs *dma_p = priv->dma_regs_p; 22892a190aaSAlexey Brodkin unsigned int start; 229*64dcd25fSSimon Glass int ret; 2305b1b1883SVipin KUMAR 23192a190aaSAlexey Brodkin writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode); 23213edd170SVipin Kumar 23392a190aaSAlexey Brodkin start = get_timer(0); 23492a190aaSAlexey Brodkin while (readl(&dma_p->busmode) & DMAMAC_SRST) { 235875143f3SAlexey Brodkin if (get_timer(start) >= CONFIG_MACRESET_TIMEOUT) { 236875143f3SAlexey Brodkin printf("DMA reset timeout\n"); 237*64dcd25fSSimon Glass return -ETIMEDOUT; 238875143f3SAlexey Brodkin } 2395b1b1883SVipin KUMAR 24092a190aaSAlexey Brodkin mdelay(100); 24192a190aaSAlexey Brodkin }; 24292a190aaSAlexey Brodkin 24392a190aaSAlexey Brodkin /* Soft reset above clears HW address registers. 24492a190aaSAlexey Brodkin * So we have to set it here once again */ 245*64dcd25fSSimon Glass _dw_write_hwaddr(priv, enetaddr); 246c7f6dbe7SVipin KUMAR 247*64dcd25fSSimon Glass rx_descs_init(priv); 248*64dcd25fSSimon Glass tx_descs_init(priv); 2495b1b1883SVipin KUMAR 25049692c5fSIan Campbell writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode); 2515b1b1883SVipin KUMAR 252d2279221SSonic Zhang #ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE 25392a190aaSAlexey Brodkin writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD, 25492a190aaSAlexey Brodkin &dma_p->opmode); 255d2279221SSonic Zhang #else 256d2279221SSonic Zhang writel(readl(&dma_p->opmode) | FLUSHTXFIFO, 257d2279221SSonic Zhang &dma_p->opmode); 258d2279221SSonic Zhang #endif 2595b1b1883SVipin KUMAR 26092a190aaSAlexey Brodkin writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode); 2615b1b1883SVipin KUMAR 2622ddaf13bSSonic Zhang #ifdef CONFIG_DW_AXI_BURST_LEN 2632ddaf13bSSonic Zhang writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus); 2642ddaf13bSSonic Zhang #endif 2652ddaf13bSSonic Zhang 26692a190aaSAlexey Brodkin /* Start up the PHY */ 267*64dcd25fSSimon Glass ret = phy_startup(priv->phydev); 268*64dcd25fSSimon Glass if (ret) { 26992a190aaSAlexey Brodkin printf("Could not initialize PHY %s\n", 27092a190aaSAlexey Brodkin priv->phydev->dev->name); 271*64dcd25fSSimon Glass return ret; 2729afc1af0SVipin Kumar } 2739afc1af0SVipin Kumar 27492a190aaSAlexey Brodkin dw_adjust_link(mac_p, priv->phydev); 2755b1b1883SVipin KUMAR 27692a190aaSAlexey Brodkin if (!priv->phydev->link) 277*64dcd25fSSimon Glass return -EIO; 2785b1b1883SVipin KUMAR 279aa51005cSArmando Visconti writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf); 2805b1b1883SVipin KUMAR 2815b1b1883SVipin KUMAR return 0; 2825b1b1883SVipin KUMAR } 2835b1b1883SVipin KUMAR 284*64dcd25fSSimon Glass static int _dw_eth_send(struct dw_eth_dev *priv, void *packet, int length) 2855b1b1883SVipin KUMAR { 2865b1b1883SVipin KUMAR struct eth_dma_regs *dma_p = priv->dma_regs_p; 2875b1b1883SVipin KUMAR u32 desc_num = priv->tx_currdescnum; 2885b1b1883SVipin KUMAR struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num]; 28996cec17dSMarek Vasut uint32_t desc_start = (uint32_t)desc_p; 29096cec17dSMarek Vasut uint32_t desc_end = desc_start + 29196cec17dSMarek Vasut roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN); 29296cec17dSMarek Vasut uint32_t data_start = (uint32_t)desc_p->dmamac_addr; 29396cec17dSMarek Vasut uint32_t data_end = data_start + 29496cec17dSMarek Vasut roundup(length, ARCH_DMA_MINALIGN); 295964ea7c1SIan Campbell /* 296964ea7c1SIan Campbell * Strictly we only need to invalidate the "txrx_status" field 297964ea7c1SIan Campbell * for the following check, but on some platforms we cannot 29896cec17dSMarek Vasut * invalidate only 4 bytes, so we flush the entire descriptor, 29996cec17dSMarek Vasut * which is 16 bytes in total. This is safe because the 30096cec17dSMarek Vasut * individual descriptors in the array are each aligned to 30196cec17dSMarek Vasut * ARCH_DMA_MINALIGN and padded appropriately. 302964ea7c1SIan Campbell */ 30396cec17dSMarek Vasut invalidate_dcache_range(desc_start, desc_end); 30450b0df81SAlexey Brodkin 3055b1b1883SVipin KUMAR /* Check if the descriptor is owned by CPU */ 3065b1b1883SVipin KUMAR if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) { 3075b1b1883SVipin KUMAR printf("CPU not owner of tx frame\n"); 308*64dcd25fSSimon Glass return -EPERM; 3095b1b1883SVipin KUMAR } 3105b1b1883SVipin KUMAR 31196cec17dSMarek Vasut memcpy(desc_p->dmamac_addr, packet, length); 3125b1b1883SVipin KUMAR 31350b0df81SAlexey Brodkin /* Flush data to be sent */ 31496cec17dSMarek Vasut flush_dcache_range(data_start, data_end); 31550b0df81SAlexey Brodkin 3165b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR) 3175b1b1883SVipin KUMAR desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST; 3185b1b1883SVipin KUMAR desc_p->dmamac_cntl |= (length << DESC_TXCTRL_SIZE1SHFT) & \ 3195b1b1883SVipin KUMAR DESC_TXCTRL_SIZE1MASK; 3205b1b1883SVipin KUMAR 3215b1b1883SVipin KUMAR desc_p->txrx_status &= ~(DESC_TXSTS_MSK); 3225b1b1883SVipin KUMAR desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA; 3235b1b1883SVipin KUMAR #else 3245b1b1883SVipin KUMAR desc_p->dmamac_cntl |= ((length << DESC_TXCTRL_SIZE1SHFT) & \ 3255b1b1883SVipin KUMAR DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST | \ 3265b1b1883SVipin KUMAR DESC_TXCTRL_TXFIRST; 3275b1b1883SVipin KUMAR 3285b1b1883SVipin KUMAR desc_p->txrx_status = DESC_TXSTS_OWNBYDMA; 3295b1b1883SVipin KUMAR #endif 3305b1b1883SVipin KUMAR 33150b0df81SAlexey Brodkin /* Flush modified buffer descriptor */ 33296cec17dSMarek Vasut flush_dcache_range(desc_start, desc_end); 33350b0df81SAlexey Brodkin 3345b1b1883SVipin KUMAR /* Test the wrap-around condition. */ 3355b1b1883SVipin KUMAR if (++desc_num >= CONFIG_TX_DESCR_NUM) 3365b1b1883SVipin KUMAR desc_num = 0; 3375b1b1883SVipin KUMAR 3385b1b1883SVipin KUMAR priv->tx_currdescnum = desc_num; 3395b1b1883SVipin KUMAR 3405b1b1883SVipin KUMAR /* Start the transmission */ 3415b1b1883SVipin KUMAR writel(POLL_DATA, &dma_p->txpolldemand); 3425b1b1883SVipin KUMAR 3435b1b1883SVipin KUMAR return 0; 3445b1b1883SVipin KUMAR } 3455b1b1883SVipin KUMAR 346*64dcd25fSSimon Glass static int _dw_eth_recv(struct dw_eth_dev *priv) 3475b1b1883SVipin KUMAR { 34850b0df81SAlexey Brodkin u32 status, desc_num = priv->rx_currdescnum; 3495b1b1883SVipin KUMAR struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num]; 3505b1b1883SVipin KUMAR int length = 0; 35196cec17dSMarek Vasut uint32_t desc_start = (uint32_t)desc_p; 35296cec17dSMarek Vasut uint32_t desc_end = desc_start + 35396cec17dSMarek Vasut roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN); 35496cec17dSMarek Vasut uint32_t data_start = (uint32_t)desc_p->dmamac_addr; 35596cec17dSMarek Vasut uint32_t data_end; 3565b1b1883SVipin KUMAR 35750b0df81SAlexey Brodkin /* Invalidate entire buffer descriptor */ 35896cec17dSMarek Vasut invalidate_dcache_range(desc_start, desc_end); 35950b0df81SAlexey Brodkin 36050b0df81SAlexey Brodkin status = desc_p->txrx_status; 36150b0df81SAlexey Brodkin 3625b1b1883SVipin KUMAR /* Check if the owner is the CPU */ 3635b1b1883SVipin KUMAR if (!(status & DESC_RXSTS_OWNBYDMA)) { 3645b1b1883SVipin KUMAR 3655b1b1883SVipin KUMAR length = (status & DESC_RXSTS_FRMLENMSK) >> \ 3665b1b1883SVipin KUMAR DESC_RXSTS_FRMLENSHFT; 3675b1b1883SVipin KUMAR 36850b0df81SAlexey Brodkin /* Invalidate received data */ 36996cec17dSMarek Vasut data_end = data_start + roundup(length, ARCH_DMA_MINALIGN); 37096cec17dSMarek Vasut invalidate_dcache_range(data_start, data_end); 37150b0df81SAlexey Brodkin 3721fd92db8SJoe Hershberger net_process_received_packet(desc_p->dmamac_addr, length); 3735b1b1883SVipin KUMAR 3745b1b1883SVipin KUMAR /* 3755b1b1883SVipin KUMAR * Make the current descriptor valid again and go to 3765b1b1883SVipin KUMAR * the next one 3775b1b1883SVipin KUMAR */ 3785b1b1883SVipin KUMAR desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA; 3795b1b1883SVipin KUMAR 38050b0df81SAlexey Brodkin /* Flush only status field - others weren't changed */ 38196cec17dSMarek Vasut flush_dcache_range(desc_start, desc_end); 38250b0df81SAlexey Brodkin 3835b1b1883SVipin KUMAR /* Test the wrap-around condition. */ 3845b1b1883SVipin KUMAR if (++desc_num >= CONFIG_RX_DESCR_NUM) 3855b1b1883SVipin KUMAR desc_num = 0; 3865b1b1883SVipin KUMAR } 3875b1b1883SVipin KUMAR 3885b1b1883SVipin KUMAR priv->rx_currdescnum = desc_num; 3895b1b1883SVipin KUMAR 3905b1b1883SVipin KUMAR return length; 3915b1b1883SVipin KUMAR } 3925b1b1883SVipin KUMAR 393*64dcd25fSSimon Glass static int dw_phy_init(struct dw_eth_dev *priv, void *dev) 3945b1b1883SVipin KUMAR { 39592a190aaSAlexey Brodkin struct phy_device *phydev; 39692a190aaSAlexey Brodkin int mask = 0xffffffff; 3975b1b1883SVipin KUMAR 39892a190aaSAlexey Brodkin #ifdef CONFIG_PHY_ADDR 39992a190aaSAlexey Brodkin mask = 1 << CONFIG_PHY_ADDR; 4005b1b1883SVipin KUMAR #endif 4015b1b1883SVipin KUMAR 40292a190aaSAlexey Brodkin phydev = phy_find_by_mask(priv->bus, mask, priv->interface); 40392a190aaSAlexey Brodkin if (!phydev) 404*64dcd25fSSimon Glass return -ENODEV; 4055b1b1883SVipin KUMAR 40615e82e53SIan Campbell phy_connect_dev(phydev, dev); 40715e82e53SIan Campbell 40892a190aaSAlexey Brodkin phydev->supported &= PHY_GBIT_FEATURES; 40992a190aaSAlexey Brodkin phydev->advertising = phydev->supported; 41092a190aaSAlexey Brodkin 41192a190aaSAlexey Brodkin priv->phydev = phydev; 41292a190aaSAlexey Brodkin phy_config(phydev); 41392a190aaSAlexey Brodkin 414*64dcd25fSSimon Glass return 0; 415*64dcd25fSSimon Glass } 416*64dcd25fSSimon Glass 417*64dcd25fSSimon Glass static int dw_eth_init(struct eth_device *dev, bd_t *bis) 418*64dcd25fSSimon Glass { 419*64dcd25fSSimon Glass return _dw_eth_init(dev->priv, dev->enetaddr); 420*64dcd25fSSimon Glass } 421*64dcd25fSSimon Glass 422*64dcd25fSSimon Glass static int dw_eth_send(struct eth_device *dev, void *packet, int length) 423*64dcd25fSSimon Glass { 424*64dcd25fSSimon Glass return _dw_eth_send(dev->priv, packet, length); 425*64dcd25fSSimon Glass } 426*64dcd25fSSimon Glass 427*64dcd25fSSimon Glass static int dw_eth_recv(struct eth_device *dev) 428*64dcd25fSSimon Glass { 429*64dcd25fSSimon Glass return _dw_eth_recv(dev->priv); 430*64dcd25fSSimon Glass } 431*64dcd25fSSimon Glass 432*64dcd25fSSimon Glass static void dw_eth_halt(struct eth_device *dev) 433*64dcd25fSSimon Glass { 434*64dcd25fSSimon Glass return _dw_eth_halt(dev->priv); 435*64dcd25fSSimon Glass } 436*64dcd25fSSimon Glass 437*64dcd25fSSimon Glass static int dw_write_hwaddr(struct eth_device *dev) 438*64dcd25fSSimon Glass { 439*64dcd25fSSimon Glass return _dw_write_hwaddr(dev->priv, dev->enetaddr); 4405b1b1883SVipin KUMAR } 4415b1b1883SVipin KUMAR 44292a190aaSAlexey Brodkin int designware_initialize(ulong base_addr, u32 interface) 4435b1b1883SVipin KUMAR { 4445b1b1883SVipin KUMAR struct eth_device *dev; 4455b1b1883SVipin KUMAR struct dw_eth_dev *priv; 4465b1b1883SVipin KUMAR 4475b1b1883SVipin KUMAR dev = (struct eth_device *) malloc(sizeof(struct eth_device)); 4485b1b1883SVipin KUMAR if (!dev) 4495b1b1883SVipin KUMAR return -ENOMEM; 4505b1b1883SVipin KUMAR 4515b1b1883SVipin KUMAR /* 4525b1b1883SVipin KUMAR * Since the priv structure contains the descriptors which need a strict 4535b1b1883SVipin KUMAR * buswidth alignment, memalign is used to allocate memory 4545b1b1883SVipin KUMAR */ 4551c848a25SIan Campbell priv = (struct dw_eth_dev *) memalign(ARCH_DMA_MINALIGN, 4561c848a25SIan Campbell sizeof(struct dw_eth_dev)); 4575b1b1883SVipin KUMAR if (!priv) { 4585b1b1883SVipin KUMAR free(dev); 4595b1b1883SVipin KUMAR return -ENOMEM; 4605b1b1883SVipin KUMAR } 4615b1b1883SVipin KUMAR 4625b1b1883SVipin KUMAR memset(dev, 0, sizeof(struct eth_device)); 4635b1b1883SVipin KUMAR memset(priv, 0, sizeof(struct dw_eth_dev)); 4645b1b1883SVipin KUMAR 46592a190aaSAlexey Brodkin sprintf(dev->name, "dwmac.%lx", base_addr); 4665b1b1883SVipin KUMAR dev->iobase = (int)base_addr; 4675b1b1883SVipin KUMAR dev->priv = priv; 4685b1b1883SVipin KUMAR 4695b1b1883SVipin KUMAR priv->dev = dev; 4705b1b1883SVipin KUMAR priv->mac_regs_p = (struct eth_mac_regs *)base_addr; 4715b1b1883SVipin KUMAR priv->dma_regs_p = (struct eth_dma_regs *)(base_addr + 4725b1b1883SVipin KUMAR DW_DMA_BASE_OFFSET); 4735b1b1883SVipin KUMAR 4745b1b1883SVipin KUMAR dev->init = dw_eth_init; 4755b1b1883SVipin KUMAR dev->send = dw_eth_send; 4765b1b1883SVipin KUMAR dev->recv = dw_eth_recv; 4775b1b1883SVipin KUMAR dev->halt = dw_eth_halt; 4785b1b1883SVipin KUMAR dev->write_hwaddr = dw_write_hwaddr; 4795b1b1883SVipin KUMAR 4805b1b1883SVipin KUMAR eth_register(dev); 4815b1b1883SVipin KUMAR 48292a190aaSAlexey Brodkin priv->interface = interface; 48392a190aaSAlexey Brodkin 48492a190aaSAlexey Brodkin dw_mdio_init(dev->name, priv->mac_regs_p); 48592a190aaSAlexey Brodkin priv->bus = miiphy_get_dev_by_name(dev->name); 48692a190aaSAlexey Brodkin 487*64dcd25fSSimon Glass return dw_phy_init(priv, dev); 4885b1b1883SVipin KUMAR } 489