xref: /rk3399_rockchip-uboot/drivers/net/designware.c (revision 1fd92db83d399ff7918e51ba84bc73d2466b5eb6)
15b1b1883SVipin KUMAR /*
25b1b1883SVipin KUMAR  * (C) Copyright 2010
35b1b1883SVipin KUMAR  * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com.
45b1b1883SVipin KUMAR  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
65b1b1883SVipin KUMAR  */
75b1b1883SVipin KUMAR 
85b1b1883SVipin KUMAR /*
95b1b1883SVipin KUMAR  * Designware ethernet IP driver for u-boot
105b1b1883SVipin KUMAR  */
115b1b1883SVipin KUMAR 
125b1b1883SVipin KUMAR #include <common.h>
135b1b1883SVipin KUMAR #include <miiphy.h>
145b1b1883SVipin KUMAR #include <malloc.h>
15ef76025aSStefan Roese #include <linux/compiler.h>
165b1b1883SVipin KUMAR #include <linux/err.h>
175b1b1883SVipin KUMAR #include <asm/io.h>
185b1b1883SVipin KUMAR #include "designware.h"
195b1b1883SVipin KUMAR 
2092a190aaSAlexey Brodkin #if !defined(CONFIG_PHYLIB)
2192a190aaSAlexey Brodkin # error "DesignWare Ether MAC requires PHYLIB - missing CONFIG_PHYLIB"
2292a190aaSAlexey Brodkin #endif
2392a190aaSAlexey Brodkin 
2492a190aaSAlexey Brodkin static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
2592a190aaSAlexey Brodkin {
2692a190aaSAlexey Brodkin 	struct eth_mac_regs *mac_p = bus->priv;
2792a190aaSAlexey Brodkin 	ulong start;
2892a190aaSAlexey Brodkin 	u16 miiaddr;
2992a190aaSAlexey Brodkin 	int timeout = CONFIG_MDIO_TIMEOUT;
3092a190aaSAlexey Brodkin 
3192a190aaSAlexey Brodkin 	miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
3292a190aaSAlexey Brodkin 		  ((reg << MIIREGSHIFT) & MII_REGMSK);
3392a190aaSAlexey Brodkin 
3492a190aaSAlexey Brodkin 	writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
3592a190aaSAlexey Brodkin 
3692a190aaSAlexey Brodkin 	start = get_timer(0);
3792a190aaSAlexey Brodkin 	while (get_timer(start) < timeout) {
3892a190aaSAlexey Brodkin 		if (!(readl(&mac_p->miiaddr) & MII_BUSY))
3992a190aaSAlexey Brodkin 			return readl(&mac_p->miidata);
4092a190aaSAlexey Brodkin 		udelay(10);
4192a190aaSAlexey Brodkin 	};
4292a190aaSAlexey Brodkin 
4392a190aaSAlexey Brodkin 	return -1;
4492a190aaSAlexey Brodkin }
4592a190aaSAlexey Brodkin 
4692a190aaSAlexey Brodkin static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
4792a190aaSAlexey Brodkin 			u16 val)
4892a190aaSAlexey Brodkin {
4992a190aaSAlexey Brodkin 	struct eth_mac_regs *mac_p = bus->priv;
5092a190aaSAlexey Brodkin 	ulong start;
5192a190aaSAlexey Brodkin 	u16 miiaddr;
5292a190aaSAlexey Brodkin 	int ret = -1, timeout = CONFIG_MDIO_TIMEOUT;
5392a190aaSAlexey Brodkin 
5492a190aaSAlexey Brodkin 	writel(val, &mac_p->miidata);
5592a190aaSAlexey Brodkin 	miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
5692a190aaSAlexey Brodkin 		  ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE;
5792a190aaSAlexey Brodkin 
5892a190aaSAlexey Brodkin 	writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
5992a190aaSAlexey Brodkin 
6092a190aaSAlexey Brodkin 	start = get_timer(0);
6192a190aaSAlexey Brodkin 	while (get_timer(start) < timeout) {
6292a190aaSAlexey Brodkin 		if (!(readl(&mac_p->miiaddr) & MII_BUSY)) {
6392a190aaSAlexey Brodkin 			ret = 0;
6492a190aaSAlexey Brodkin 			break;
6592a190aaSAlexey Brodkin 		}
6692a190aaSAlexey Brodkin 		udelay(10);
6792a190aaSAlexey Brodkin 	};
6892a190aaSAlexey Brodkin 
6992a190aaSAlexey Brodkin 	return ret;
7092a190aaSAlexey Brodkin }
7192a190aaSAlexey Brodkin 
7292a190aaSAlexey Brodkin static int dw_mdio_init(char *name, struct eth_mac_regs *mac_regs_p)
7392a190aaSAlexey Brodkin {
7492a190aaSAlexey Brodkin 	struct mii_dev *bus = mdio_alloc();
7592a190aaSAlexey Brodkin 
7692a190aaSAlexey Brodkin 	if (!bus) {
7792a190aaSAlexey Brodkin 		printf("Failed to allocate MDIO bus\n");
7892a190aaSAlexey Brodkin 		return -1;
7992a190aaSAlexey Brodkin 	}
8092a190aaSAlexey Brodkin 
8192a190aaSAlexey Brodkin 	bus->read = dw_mdio_read;
8292a190aaSAlexey Brodkin 	bus->write = dw_mdio_write;
8392a190aaSAlexey Brodkin 	sprintf(bus->name, name);
8492a190aaSAlexey Brodkin 
8592a190aaSAlexey Brodkin 	bus->priv = (void *)mac_regs_p;
8692a190aaSAlexey Brodkin 
8792a190aaSAlexey Brodkin 	return mdio_register(bus);
8892a190aaSAlexey Brodkin }
8913edd170SVipin Kumar 
905b1b1883SVipin KUMAR static void tx_descs_init(struct eth_device *dev)
915b1b1883SVipin KUMAR {
925b1b1883SVipin KUMAR 	struct dw_eth_dev *priv = dev->priv;
935b1b1883SVipin KUMAR 	struct eth_dma_regs *dma_p = priv->dma_regs_p;
945b1b1883SVipin KUMAR 	struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0];
955b1b1883SVipin KUMAR 	char *txbuffs = &priv->txbuffs[0];
965b1b1883SVipin KUMAR 	struct dmamacdescr *desc_p;
975b1b1883SVipin KUMAR 	u32 idx;
985b1b1883SVipin KUMAR 
995b1b1883SVipin KUMAR 	for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) {
1005b1b1883SVipin KUMAR 		desc_p = &desc_table_p[idx];
1015b1b1883SVipin KUMAR 		desc_p->dmamac_addr = &txbuffs[idx * CONFIG_ETH_BUFSIZE];
1025b1b1883SVipin KUMAR 		desc_p->dmamac_next = &desc_table_p[idx + 1];
1035b1b1883SVipin KUMAR 
1045b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR)
1055b1b1883SVipin KUMAR 		desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST |
1065b1b1883SVipin KUMAR 				DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS | \
1075b1b1883SVipin KUMAR 				DESC_TXSTS_TXCHECKINSCTRL | \
1085b1b1883SVipin KUMAR 				DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS);
1095b1b1883SVipin KUMAR 
1105b1b1883SVipin KUMAR 		desc_p->txrx_status |= DESC_TXSTS_TXCHAIN;
1115b1b1883SVipin KUMAR 		desc_p->dmamac_cntl = 0;
1125b1b1883SVipin KUMAR 		desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA);
1135b1b1883SVipin KUMAR #else
1145b1b1883SVipin KUMAR 		desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN;
1155b1b1883SVipin KUMAR 		desc_p->txrx_status = 0;
1165b1b1883SVipin KUMAR #endif
1175b1b1883SVipin KUMAR 	}
1185b1b1883SVipin KUMAR 
1195b1b1883SVipin KUMAR 	/* Correcting the last pointer of the chain */
1205b1b1883SVipin KUMAR 	desc_p->dmamac_next = &desc_table_p[0];
1215b1b1883SVipin KUMAR 
12250b0df81SAlexey Brodkin 	/* Flush all Tx buffer descriptors at once */
12350b0df81SAlexey Brodkin 	flush_dcache_range((unsigned int)priv->tx_mac_descrtable,
12450b0df81SAlexey Brodkin 			   (unsigned int)priv->tx_mac_descrtable +
12550b0df81SAlexey Brodkin 			   sizeof(priv->tx_mac_descrtable));
12650b0df81SAlexey Brodkin 
1275b1b1883SVipin KUMAR 	writel((ulong)&desc_table_p[0], &dma_p->txdesclistaddr);
12874cb708dSAlexey Brodkin 	priv->tx_currdescnum = 0;
1295b1b1883SVipin KUMAR }
1305b1b1883SVipin KUMAR 
1315b1b1883SVipin KUMAR static void rx_descs_init(struct eth_device *dev)
1325b1b1883SVipin KUMAR {
1335b1b1883SVipin KUMAR 	struct dw_eth_dev *priv = dev->priv;
1345b1b1883SVipin KUMAR 	struct eth_dma_regs *dma_p = priv->dma_regs_p;
1355b1b1883SVipin KUMAR 	struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0];
1365b1b1883SVipin KUMAR 	char *rxbuffs = &priv->rxbuffs[0];
1375b1b1883SVipin KUMAR 	struct dmamacdescr *desc_p;
1385b1b1883SVipin KUMAR 	u32 idx;
1395b1b1883SVipin KUMAR 
14050b0df81SAlexey Brodkin 	/* Before passing buffers to GMAC we need to make sure zeros
14150b0df81SAlexey Brodkin 	 * written there right after "priv" structure allocation were
14250b0df81SAlexey Brodkin 	 * flushed into RAM.
14350b0df81SAlexey Brodkin 	 * Otherwise there's a chance to get some of them flushed in RAM when
14450b0df81SAlexey Brodkin 	 * GMAC is already pushing data to RAM via DMA. This way incoming from
14550b0df81SAlexey Brodkin 	 * GMAC data will be corrupted. */
14650b0df81SAlexey Brodkin 	flush_dcache_range((unsigned int)rxbuffs, (unsigned int)rxbuffs +
14750b0df81SAlexey Brodkin 			   RX_TOTAL_BUFSIZE);
14850b0df81SAlexey Brodkin 
1495b1b1883SVipin KUMAR 	for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) {
1505b1b1883SVipin KUMAR 		desc_p = &desc_table_p[idx];
1515b1b1883SVipin KUMAR 		desc_p->dmamac_addr = &rxbuffs[idx * CONFIG_ETH_BUFSIZE];
1525b1b1883SVipin KUMAR 		desc_p->dmamac_next = &desc_table_p[idx + 1];
1535b1b1883SVipin KUMAR 
1545b1b1883SVipin KUMAR 		desc_p->dmamac_cntl =
1555b1b1883SVipin KUMAR 			(MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) | \
1565b1b1883SVipin KUMAR 				      DESC_RXCTRL_RXCHAIN;
1575b1b1883SVipin KUMAR 
1585b1b1883SVipin KUMAR 		desc_p->txrx_status = DESC_RXSTS_OWNBYDMA;
1595b1b1883SVipin KUMAR 	}
1605b1b1883SVipin KUMAR 
1615b1b1883SVipin KUMAR 	/* Correcting the last pointer of the chain */
1625b1b1883SVipin KUMAR 	desc_p->dmamac_next = &desc_table_p[0];
1635b1b1883SVipin KUMAR 
16450b0df81SAlexey Brodkin 	/* Flush all Rx buffer descriptors at once */
16550b0df81SAlexey Brodkin 	flush_dcache_range((unsigned int)priv->rx_mac_descrtable,
16650b0df81SAlexey Brodkin 			   (unsigned int)priv->rx_mac_descrtable +
16750b0df81SAlexey Brodkin 			   sizeof(priv->rx_mac_descrtable));
16850b0df81SAlexey Brodkin 
1695b1b1883SVipin KUMAR 	writel((ulong)&desc_table_p[0], &dma_p->rxdesclistaddr);
17074cb708dSAlexey Brodkin 	priv->rx_currdescnum = 0;
1715b1b1883SVipin KUMAR }
1725b1b1883SVipin KUMAR 
1735b1b1883SVipin KUMAR static int dw_write_hwaddr(struct eth_device *dev)
1745b1b1883SVipin KUMAR {
1755b1b1883SVipin KUMAR 	struct dw_eth_dev *priv = dev->priv;
1765b1b1883SVipin KUMAR 	struct eth_mac_regs *mac_p = priv->mac_regs_p;
1775b1b1883SVipin KUMAR 	u32 macid_lo, macid_hi;
1785b1b1883SVipin KUMAR 	u8 *mac_id = &dev->enetaddr[0];
1795b1b1883SVipin KUMAR 
18092a190aaSAlexey Brodkin 	macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
18192a190aaSAlexey Brodkin 		   (mac_id[3] << 24);
1825b1b1883SVipin KUMAR 	macid_hi = mac_id[4] + (mac_id[5] << 8);
1835b1b1883SVipin KUMAR 
1845b1b1883SVipin KUMAR 	writel(macid_hi, &mac_p->macaddr0hi);
1855b1b1883SVipin KUMAR 	writel(macid_lo, &mac_p->macaddr0lo);
1865b1b1883SVipin KUMAR 
1875b1b1883SVipin KUMAR 	return 0;
1885b1b1883SVipin KUMAR }
1895b1b1883SVipin KUMAR 
19092a190aaSAlexey Brodkin static void dw_adjust_link(struct eth_mac_regs *mac_p,
19192a190aaSAlexey Brodkin 			   struct phy_device *phydev)
19292a190aaSAlexey Brodkin {
19392a190aaSAlexey Brodkin 	u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN;
19492a190aaSAlexey Brodkin 
19592a190aaSAlexey Brodkin 	if (!phydev->link) {
19692a190aaSAlexey Brodkin 		printf("%s: No link.\n", phydev->dev->name);
19792a190aaSAlexey Brodkin 		return;
19892a190aaSAlexey Brodkin 	}
19992a190aaSAlexey Brodkin 
20092a190aaSAlexey Brodkin 	if (phydev->speed != 1000)
20192a190aaSAlexey Brodkin 		conf |= MII_PORTSELECT;
20292a190aaSAlexey Brodkin 
20392a190aaSAlexey Brodkin 	if (phydev->speed == 100)
20492a190aaSAlexey Brodkin 		conf |= FES_100;
20592a190aaSAlexey Brodkin 
20692a190aaSAlexey Brodkin 	if (phydev->duplex)
20792a190aaSAlexey Brodkin 		conf |= FULLDPLXMODE;
20892a190aaSAlexey Brodkin 
20992a190aaSAlexey Brodkin 	writel(conf, &mac_p->conf);
21092a190aaSAlexey Brodkin 
21192a190aaSAlexey Brodkin 	printf("Speed: %d, %s duplex%s\n", phydev->speed,
21292a190aaSAlexey Brodkin 	       (phydev->duplex) ? "full" : "half",
21392a190aaSAlexey Brodkin 	       (phydev->port == PORT_FIBRE) ? ", fiber mode" : "");
21492a190aaSAlexey Brodkin }
21592a190aaSAlexey Brodkin 
21692a190aaSAlexey Brodkin static void dw_eth_halt(struct eth_device *dev)
21792a190aaSAlexey Brodkin {
21892a190aaSAlexey Brodkin 	struct dw_eth_dev *priv = dev->priv;
21992a190aaSAlexey Brodkin 	struct eth_mac_regs *mac_p = priv->mac_regs_p;
22092a190aaSAlexey Brodkin 	struct eth_dma_regs *dma_p = priv->dma_regs_p;
22192a190aaSAlexey Brodkin 
22292a190aaSAlexey Brodkin 	writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf);
22392a190aaSAlexey Brodkin 	writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode);
22492a190aaSAlexey Brodkin 
22592a190aaSAlexey Brodkin 	phy_shutdown(priv->phydev);
22692a190aaSAlexey Brodkin }
22792a190aaSAlexey Brodkin 
2285b1b1883SVipin KUMAR static int dw_eth_init(struct eth_device *dev, bd_t *bis)
2295b1b1883SVipin KUMAR {
2305b1b1883SVipin KUMAR 	struct dw_eth_dev *priv = dev->priv;
2315b1b1883SVipin KUMAR 	struct eth_mac_regs *mac_p = priv->mac_regs_p;
2325b1b1883SVipin KUMAR 	struct eth_dma_regs *dma_p = priv->dma_regs_p;
23392a190aaSAlexey Brodkin 	unsigned int start;
2345b1b1883SVipin KUMAR 
23592a190aaSAlexey Brodkin 	writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode);
23613edd170SVipin Kumar 
23792a190aaSAlexey Brodkin 	start = get_timer(0);
23892a190aaSAlexey Brodkin 	while (readl(&dma_p->busmode) & DMAMAC_SRST) {
239875143f3SAlexey Brodkin 		if (get_timer(start) >= CONFIG_MACRESET_TIMEOUT) {
240875143f3SAlexey Brodkin 			printf("DMA reset timeout\n");
2415b1b1883SVipin KUMAR 			return -1;
242875143f3SAlexey Brodkin 		}
2435b1b1883SVipin KUMAR 
24492a190aaSAlexey Brodkin 		mdelay(100);
24592a190aaSAlexey Brodkin 	};
24692a190aaSAlexey Brodkin 
24792a190aaSAlexey Brodkin 	/* Soft reset above clears HW address registers.
24892a190aaSAlexey Brodkin 	 * So we have to set it here once again */
249c7f6dbe7SVipin KUMAR 	dw_write_hwaddr(dev);
250c7f6dbe7SVipin KUMAR 
25192a190aaSAlexey Brodkin 	rx_descs_init(dev);
25292a190aaSAlexey Brodkin 	tx_descs_init(dev);
2535b1b1883SVipin KUMAR 
25449692c5fSIan Campbell 	writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode);
2555b1b1883SVipin KUMAR 
256d2279221SSonic Zhang #ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE
25792a190aaSAlexey Brodkin 	writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD,
25892a190aaSAlexey Brodkin 	       &dma_p->opmode);
259d2279221SSonic Zhang #else
260d2279221SSonic Zhang 	writel(readl(&dma_p->opmode) | FLUSHTXFIFO,
261d2279221SSonic Zhang 	       &dma_p->opmode);
262d2279221SSonic Zhang #endif
2635b1b1883SVipin KUMAR 
26492a190aaSAlexey Brodkin 	writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode);
2655b1b1883SVipin KUMAR 
2662ddaf13bSSonic Zhang #ifdef CONFIG_DW_AXI_BURST_LEN
2672ddaf13bSSonic Zhang 	writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus);
2682ddaf13bSSonic Zhang #endif
2692ddaf13bSSonic Zhang 
27092a190aaSAlexey Brodkin 	/* Start up the PHY */
27192a190aaSAlexey Brodkin 	if (phy_startup(priv->phydev)) {
27292a190aaSAlexey Brodkin 		printf("Could not initialize PHY %s\n",
27392a190aaSAlexey Brodkin 		       priv->phydev->dev->name);
27492a190aaSAlexey Brodkin 		return -1;
2759afc1af0SVipin Kumar 	}
2769afc1af0SVipin Kumar 
27792a190aaSAlexey Brodkin 	dw_adjust_link(mac_p, priv->phydev);
2785b1b1883SVipin KUMAR 
27992a190aaSAlexey Brodkin 	if (!priv->phydev->link)
28092a190aaSAlexey Brodkin 		return -1;
2815b1b1883SVipin KUMAR 
282aa51005cSArmando Visconti 	writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf);
2835b1b1883SVipin KUMAR 
2845b1b1883SVipin KUMAR 	return 0;
2855b1b1883SVipin KUMAR }
2865b1b1883SVipin KUMAR 
28710cbe3b6SJoe Hershberger static int dw_eth_send(struct eth_device *dev, void *packet, int length)
2885b1b1883SVipin KUMAR {
2895b1b1883SVipin KUMAR 	struct dw_eth_dev *priv = dev->priv;
2905b1b1883SVipin KUMAR 	struct eth_dma_regs *dma_p = priv->dma_regs_p;
2915b1b1883SVipin KUMAR 	u32 desc_num = priv->tx_currdescnum;
2925b1b1883SVipin KUMAR 	struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num];
29396cec17dSMarek Vasut 	uint32_t desc_start = (uint32_t)desc_p;
29496cec17dSMarek Vasut 	uint32_t desc_end = desc_start +
29596cec17dSMarek Vasut 		roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
29696cec17dSMarek Vasut 	uint32_t data_start = (uint32_t)desc_p->dmamac_addr;
29796cec17dSMarek Vasut 	uint32_t data_end = data_start +
29896cec17dSMarek Vasut 		roundup(length, ARCH_DMA_MINALIGN);
299964ea7c1SIan Campbell 	/*
300964ea7c1SIan Campbell 	 * Strictly we only need to invalidate the "txrx_status" field
301964ea7c1SIan Campbell 	 * for the following check, but on some platforms we cannot
30296cec17dSMarek Vasut 	 * invalidate only 4 bytes, so we flush the entire descriptor,
30396cec17dSMarek Vasut 	 * which is 16 bytes in total. This is safe because the
30496cec17dSMarek Vasut 	 * individual descriptors in the array are each aligned to
30596cec17dSMarek Vasut 	 * ARCH_DMA_MINALIGN and padded appropriately.
306964ea7c1SIan Campbell 	 */
30796cec17dSMarek Vasut 	invalidate_dcache_range(desc_start, desc_end);
30850b0df81SAlexey Brodkin 
3095b1b1883SVipin KUMAR 	/* Check if the descriptor is owned by CPU */
3105b1b1883SVipin KUMAR 	if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) {
3115b1b1883SVipin KUMAR 		printf("CPU not owner of tx frame\n");
3125b1b1883SVipin KUMAR 		return -1;
3135b1b1883SVipin KUMAR 	}
3145b1b1883SVipin KUMAR 
31596cec17dSMarek Vasut 	memcpy(desc_p->dmamac_addr, packet, length);
3165b1b1883SVipin KUMAR 
31750b0df81SAlexey Brodkin 	/* Flush data to be sent */
31896cec17dSMarek Vasut 	flush_dcache_range(data_start, data_end);
31950b0df81SAlexey Brodkin 
3205b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR)
3215b1b1883SVipin KUMAR 	desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST;
3225b1b1883SVipin KUMAR 	desc_p->dmamac_cntl |= (length << DESC_TXCTRL_SIZE1SHFT) & \
3235b1b1883SVipin KUMAR 			       DESC_TXCTRL_SIZE1MASK;
3245b1b1883SVipin KUMAR 
3255b1b1883SVipin KUMAR 	desc_p->txrx_status &= ~(DESC_TXSTS_MSK);
3265b1b1883SVipin KUMAR 	desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA;
3275b1b1883SVipin KUMAR #else
3285b1b1883SVipin KUMAR 	desc_p->dmamac_cntl |= ((length << DESC_TXCTRL_SIZE1SHFT) & \
3295b1b1883SVipin KUMAR 			       DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST | \
3305b1b1883SVipin KUMAR 			       DESC_TXCTRL_TXFIRST;
3315b1b1883SVipin KUMAR 
3325b1b1883SVipin KUMAR 	desc_p->txrx_status = DESC_TXSTS_OWNBYDMA;
3335b1b1883SVipin KUMAR #endif
3345b1b1883SVipin KUMAR 
33550b0df81SAlexey Brodkin 	/* Flush modified buffer descriptor */
33696cec17dSMarek Vasut 	flush_dcache_range(desc_start, desc_end);
33750b0df81SAlexey Brodkin 
3385b1b1883SVipin KUMAR 	/* Test the wrap-around condition. */
3395b1b1883SVipin KUMAR 	if (++desc_num >= CONFIG_TX_DESCR_NUM)
3405b1b1883SVipin KUMAR 		desc_num = 0;
3415b1b1883SVipin KUMAR 
3425b1b1883SVipin KUMAR 	priv->tx_currdescnum = desc_num;
3435b1b1883SVipin KUMAR 
3445b1b1883SVipin KUMAR 	/* Start the transmission */
3455b1b1883SVipin KUMAR 	writel(POLL_DATA, &dma_p->txpolldemand);
3465b1b1883SVipin KUMAR 
3475b1b1883SVipin KUMAR 	return 0;
3485b1b1883SVipin KUMAR }
3495b1b1883SVipin KUMAR 
3505b1b1883SVipin KUMAR static int dw_eth_recv(struct eth_device *dev)
3515b1b1883SVipin KUMAR {
3525b1b1883SVipin KUMAR 	struct dw_eth_dev *priv = dev->priv;
35350b0df81SAlexey Brodkin 	u32 status, desc_num = priv->rx_currdescnum;
3545b1b1883SVipin KUMAR 	struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
3555b1b1883SVipin KUMAR 	int length = 0;
35696cec17dSMarek Vasut 	uint32_t desc_start = (uint32_t)desc_p;
35796cec17dSMarek Vasut 	uint32_t desc_end = desc_start +
35896cec17dSMarek Vasut 		roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
35996cec17dSMarek Vasut 	uint32_t data_start = (uint32_t)desc_p->dmamac_addr;
36096cec17dSMarek Vasut 	uint32_t data_end;
3615b1b1883SVipin KUMAR 
36250b0df81SAlexey Brodkin 	/* Invalidate entire buffer descriptor */
36396cec17dSMarek Vasut 	invalidate_dcache_range(desc_start, desc_end);
36450b0df81SAlexey Brodkin 
36550b0df81SAlexey Brodkin 	status = desc_p->txrx_status;
36650b0df81SAlexey Brodkin 
3675b1b1883SVipin KUMAR 	/* Check  if the owner is the CPU */
3685b1b1883SVipin KUMAR 	if (!(status & DESC_RXSTS_OWNBYDMA)) {
3695b1b1883SVipin KUMAR 
3705b1b1883SVipin KUMAR 		length = (status & DESC_RXSTS_FRMLENMSK) >> \
3715b1b1883SVipin KUMAR 			 DESC_RXSTS_FRMLENSHFT;
3725b1b1883SVipin KUMAR 
37350b0df81SAlexey Brodkin 		/* Invalidate received data */
37496cec17dSMarek Vasut 		data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
37596cec17dSMarek Vasut 		invalidate_dcache_range(data_start, data_end);
37650b0df81SAlexey Brodkin 
377*1fd92db8SJoe Hershberger 		net_process_received_packet(desc_p->dmamac_addr, length);
3785b1b1883SVipin KUMAR 
3795b1b1883SVipin KUMAR 		/*
3805b1b1883SVipin KUMAR 		 * Make the current descriptor valid again and go to
3815b1b1883SVipin KUMAR 		 * the next one
3825b1b1883SVipin KUMAR 		 */
3835b1b1883SVipin KUMAR 		desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA;
3845b1b1883SVipin KUMAR 
38550b0df81SAlexey Brodkin 		/* Flush only status field - others weren't changed */
38696cec17dSMarek Vasut 		flush_dcache_range(desc_start, desc_end);
38750b0df81SAlexey Brodkin 
3885b1b1883SVipin KUMAR 		/* Test the wrap-around condition. */
3895b1b1883SVipin KUMAR 		if (++desc_num >= CONFIG_RX_DESCR_NUM)
3905b1b1883SVipin KUMAR 			desc_num = 0;
3915b1b1883SVipin KUMAR 	}
3925b1b1883SVipin KUMAR 
3935b1b1883SVipin KUMAR 	priv->rx_currdescnum = desc_num;
3945b1b1883SVipin KUMAR 
3955b1b1883SVipin KUMAR 	return length;
3965b1b1883SVipin KUMAR }
3975b1b1883SVipin KUMAR 
39892a190aaSAlexey Brodkin static int dw_phy_init(struct eth_device *dev)
3995b1b1883SVipin KUMAR {
4005b1b1883SVipin KUMAR 	struct dw_eth_dev *priv = dev->priv;
40192a190aaSAlexey Brodkin 	struct phy_device *phydev;
40292a190aaSAlexey Brodkin 	int mask = 0xffffffff;
4035b1b1883SVipin KUMAR 
40492a190aaSAlexey Brodkin #ifdef CONFIG_PHY_ADDR
40592a190aaSAlexey Brodkin 	mask = 1 << CONFIG_PHY_ADDR;
4065b1b1883SVipin KUMAR #endif
4075b1b1883SVipin KUMAR 
40892a190aaSAlexey Brodkin 	phydev = phy_find_by_mask(priv->bus, mask, priv->interface);
40992a190aaSAlexey Brodkin 	if (!phydev)
4105b1b1883SVipin KUMAR 		return -1;
4115b1b1883SVipin KUMAR 
41215e82e53SIan Campbell 	phy_connect_dev(phydev, dev);
41315e82e53SIan Campbell 
41492a190aaSAlexey Brodkin 	phydev->supported &= PHY_GBIT_FEATURES;
41592a190aaSAlexey Brodkin 	phydev->advertising = phydev->supported;
41692a190aaSAlexey Brodkin 
41792a190aaSAlexey Brodkin 	priv->phydev = phydev;
41892a190aaSAlexey Brodkin 	phy_config(phydev);
41992a190aaSAlexey Brodkin 
42092a190aaSAlexey Brodkin 	return 1;
4215b1b1883SVipin KUMAR }
4225b1b1883SVipin KUMAR 
42392a190aaSAlexey Brodkin int designware_initialize(ulong base_addr, u32 interface)
4245b1b1883SVipin KUMAR {
4255b1b1883SVipin KUMAR 	struct eth_device *dev;
4265b1b1883SVipin KUMAR 	struct dw_eth_dev *priv;
4275b1b1883SVipin KUMAR 
4285b1b1883SVipin KUMAR 	dev = (struct eth_device *) malloc(sizeof(struct eth_device));
4295b1b1883SVipin KUMAR 	if (!dev)
4305b1b1883SVipin KUMAR 		return -ENOMEM;
4315b1b1883SVipin KUMAR 
4325b1b1883SVipin KUMAR 	/*
4335b1b1883SVipin KUMAR 	 * Since the priv structure contains the descriptors which need a strict
4345b1b1883SVipin KUMAR 	 * buswidth alignment, memalign is used to allocate memory
4355b1b1883SVipin KUMAR 	 */
4361c848a25SIan Campbell 	priv = (struct dw_eth_dev *) memalign(ARCH_DMA_MINALIGN,
4371c848a25SIan Campbell 					      sizeof(struct dw_eth_dev));
4385b1b1883SVipin KUMAR 	if (!priv) {
4395b1b1883SVipin KUMAR 		free(dev);
4405b1b1883SVipin KUMAR 		return -ENOMEM;
4415b1b1883SVipin KUMAR 	}
4425b1b1883SVipin KUMAR 
4435b1b1883SVipin KUMAR 	memset(dev, 0, sizeof(struct eth_device));
4445b1b1883SVipin KUMAR 	memset(priv, 0, sizeof(struct dw_eth_dev));
4455b1b1883SVipin KUMAR 
44692a190aaSAlexey Brodkin 	sprintf(dev->name, "dwmac.%lx", base_addr);
4475b1b1883SVipin KUMAR 	dev->iobase = (int)base_addr;
4485b1b1883SVipin KUMAR 	dev->priv = priv;
4495b1b1883SVipin KUMAR 
4505b1b1883SVipin KUMAR 	priv->dev = dev;
4515b1b1883SVipin KUMAR 	priv->mac_regs_p = (struct eth_mac_regs *)base_addr;
4525b1b1883SVipin KUMAR 	priv->dma_regs_p = (struct eth_dma_regs *)(base_addr +
4535b1b1883SVipin KUMAR 			DW_DMA_BASE_OFFSET);
4545b1b1883SVipin KUMAR 
4555b1b1883SVipin KUMAR 	dev->init = dw_eth_init;
4565b1b1883SVipin KUMAR 	dev->send = dw_eth_send;
4575b1b1883SVipin KUMAR 	dev->recv = dw_eth_recv;
4585b1b1883SVipin KUMAR 	dev->halt = dw_eth_halt;
4595b1b1883SVipin KUMAR 	dev->write_hwaddr = dw_write_hwaddr;
4605b1b1883SVipin KUMAR 
4615b1b1883SVipin KUMAR 	eth_register(dev);
4625b1b1883SVipin KUMAR 
46392a190aaSAlexey Brodkin 	priv->interface = interface;
46492a190aaSAlexey Brodkin 
46592a190aaSAlexey Brodkin 	dw_mdio_init(dev->name, priv->mac_regs_p);
46692a190aaSAlexey Brodkin 	priv->bus = miiphy_get_dev_by_name(dev->name);
46792a190aaSAlexey Brodkin 
46892a190aaSAlexey Brodkin 	return dw_phy_init(dev);
4695b1b1883SVipin KUMAR }
470