15b1b1883SVipin KUMAR /* 25b1b1883SVipin KUMAR * (C) Copyright 2010 35b1b1883SVipin KUMAR * Vipin Kumar, ST Micoelectronics, vipin.kumar@st.com. 45b1b1883SVipin KUMAR * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 65b1b1883SVipin KUMAR */ 75b1b1883SVipin KUMAR 85b1b1883SVipin KUMAR /* 964dcd25fSSimon Glass * Designware ethernet IP driver for U-Boot 105b1b1883SVipin KUMAR */ 115b1b1883SVipin KUMAR 125b1b1883SVipin KUMAR #include <common.h> 1375577ba4SSimon Glass #include <dm.h> 1464dcd25fSSimon Glass #include <errno.h> 155b1b1883SVipin KUMAR #include <miiphy.h> 165b1b1883SVipin KUMAR #include <malloc.h> 178b7ee66cSBin Meng #include <pci.h> 18ef76025aSStefan Roese #include <linux/compiler.h> 195b1b1883SVipin KUMAR #include <linux/err.h> 205b1b1883SVipin KUMAR #include <asm/io.h> 215b1b1883SVipin KUMAR #include "designware.h" 225b1b1883SVipin KUMAR 2375577ba4SSimon Glass DECLARE_GLOBAL_DATA_PTR; 2475577ba4SSimon Glass 2592a190aaSAlexey Brodkin static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg) 2692a190aaSAlexey Brodkin { 2792a190aaSAlexey Brodkin struct eth_mac_regs *mac_p = bus->priv; 2892a190aaSAlexey Brodkin ulong start; 2992a190aaSAlexey Brodkin u16 miiaddr; 3092a190aaSAlexey Brodkin int timeout = CONFIG_MDIO_TIMEOUT; 3192a190aaSAlexey Brodkin 3292a190aaSAlexey Brodkin miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) | 3392a190aaSAlexey Brodkin ((reg << MIIREGSHIFT) & MII_REGMSK); 3492a190aaSAlexey Brodkin 3592a190aaSAlexey Brodkin writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr); 3692a190aaSAlexey Brodkin 3792a190aaSAlexey Brodkin start = get_timer(0); 3892a190aaSAlexey Brodkin while (get_timer(start) < timeout) { 3992a190aaSAlexey Brodkin if (!(readl(&mac_p->miiaddr) & MII_BUSY)) 4092a190aaSAlexey Brodkin return readl(&mac_p->miidata); 4192a190aaSAlexey Brodkin udelay(10); 4292a190aaSAlexey Brodkin }; 4392a190aaSAlexey Brodkin 4464dcd25fSSimon Glass return -ETIMEDOUT; 4592a190aaSAlexey Brodkin } 4692a190aaSAlexey Brodkin 4792a190aaSAlexey Brodkin static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg, 4892a190aaSAlexey Brodkin u16 val) 4992a190aaSAlexey Brodkin { 5092a190aaSAlexey Brodkin struct eth_mac_regs *mac_p = bus->priv; 5192a190aaSAlexey Brodkin ulong start; 5292a190aaSAlexey Brodkin u16 miiaddr; 5364dcd25fSSimon Glass int ret = -ETIMEDOUT, timeout = CONFIG_MDIO_TIMEOUT; 5492a190aaSAlexey Brodkin 5592a190aaSAlexey Brodkin writel(val, &mac_p->miidata); 5692a190aaSAlexey Brodkin miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) | 5792a190aaSAlexey Brodkin ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE; 5892a190aaSAlexey Brodkin 5992a190aaSAlexey Brodkin writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr); 6092a190aaSAlexey Brodkin 6192a190aaSAlexey Brodkin start = get_timer(0); 6292a190aaSAlexey Brodkin while (get_timer(start) < timeout) { 6392a190aaSAlexey Brodkin if (!(readl(&mac_p->miiaddr) & MII_BUSY)) { 6492a190aaSAlexey Brodkin ret = 0; 6592a190aaSAlexey Brodkin break; 6692a190aaSAlexey Brodkin } 6792a190aaSAlexey Brodkin udelay(10); 6892a190aaSAlexey Brodkin }; 6992a190aaSAlexey Brodkin 7092a190aaSAlexey Brodkin return ret; 7192a190aaSAlexey Brodkin } 7292a190aaSAlexey Brodkin 7364dcd25fSSimon Glass static int dw_mdio_init(const char *name, struct eth_mac_regs *mac_regs_p) 7492a190aaSAlexey Brodkin { 7592a190aaSAlexey Brodkin struct mii_dev *bus = mdio_alloc(); 7692a190aaSAlexey Brodkin 7792a190aaSAlexey Brodkin if (!bus) { 7892a190aaSAlexey Brodkin printf("Failed to allocate MDIO bus\n"); 7964dcd25fSSimon Glass return -ENOMEM; 8092a190aaSAlexey Brodkin } 8192a190aaSAlexey Brodkin 8292a190aaSAlexey Brodkin bus->read = dw_mdio_read; 8392a190aaSAlexey Brodkin bus->write = dw_mdio_write; 84192bc694SBen Whitten snprintf(bus->name, sizeof(bus->name), "%s", name); 8592a190aaSAlexey Brodkin 8692a190aaSAlexey Brodkin bus->priv = (void *)mac_regs_p; 8792a190aaSAlexey Brodkin 8892a190aaSAlexey Brodkin return mdio_register(bus); 8992a190aaSAlexey Brodkin } 9013edd170SVipin Kumar 9164dcd25fSSimon Glass static void tx_descs_init(struct dw_eth_dev *priv) 925b1b1883SVipin KUMAR { 935b1b1883SVipin KUMAR struct eth_dma_regs *dma_p = priv->dma_regs_p; 945b1b1883SVipin KUMAR struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0]; 955b1b1883SVipin KUMAR char *txbuffs = &priv->txbuffs[0]; 965b1b1883SVipin KUMAR struct dmamacdescr *desc_p; 975b1b1883SVipin KUMAR u32 idx; 985b1b1883SVipin KUMAR 995b1b1883SVipin KUMAR for (idx = 0; idx < CONFIG_TX_DESCR_NUM; idx++) { 1005b1b1883SVipin KUMAR desc_p = &desc_table_p[idx]; 101*0e1a3e30SBeniamino Galvani desc_p->dmamac_addr = (ulong)&txbuffs[idx * CONFIG_ETH_BUFSIZE]; 102*0e1a3e30SBeniamino Galvani desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1]; 1035b1b1883SVipin KUMAR 1045b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR) 1055b1b1883SVipin KUMAR desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST | 1062b261092SMarek Vasut DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS | 1072b261092SMarek Vasut DESC_TXSTS_TXCHECKINSCTRL | 1085b1b1883SVipin KUMAR DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS); 1095b1b1883SVipin KUMAR 1105b1b1883SVipin KUMAR desc_p->txrx_status |= DESC_TXSTS_TXCHAIN; 1115b1b1883SVipin KUMAR desc_p->dmamac_cntl = 0; 1125b1b1883SVipin KUMAR desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA); 1135b1b1883SVipin KUMAR #else 1145b1b1883SVipin KUMAR desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN; 1155b1b1883SVipin KUMAR desc_p->txrx_status = 0; 1165b1b1883SVipin KUMAR #endif 1175b1b1883SVipin KUMAR } 1185b1b1883SVipin KUMAR 1195b1b1883SVipin KUMAR /* Correcting the last pointer of the chain */ 120*0e1a3e30SBeniamino Galvani desc_p->dmamac_next = (ulong)&desc_table_p[0]; 1215b1b1883SVipin KUMAR 12250b0df81SAlexey Brodkin /* Flush all Tx buffer descriptors at once */ 123*0e1a3e30SBeniamino Galvani flush_dcache_range((ulong)priv->tx_mac_descrtable, 124*0e1a3e30SBeniamino Galvani (ulong)priv->tx_mac_descrtable + 12550b0df81SAlexey Brodkin sizeof(priv->tx_mac_descrtable)); 12650b0df81SAlexey Brodkin 1275b1b1883SVipin KUMAR writel((ulong)&desc_table_p[0], &dma_p->txdesclistaddr); 12874cb708dSAlexey Brodkin priv->tx_currdescnum = 0; 1295b1b1883SVipin KUMAR } 1305b1b1883SVipin KUMAR 13164dcd25fSSimon Glass static void rx_descs_init(struct dw_eth_dev *priv) 1325b1b1883SVipin KUMAR { 1335b1b1883SVipin KUMAR struct eth_dma_regs *dma_p = priv->dma_regs_p; 1345b1b1883SVipin KUMAR struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0]; 1355b1b1883SVipin KUMAR char *rxbuffs = &priv->rxbuffs[0]; 1365b1b1883SVipin KUMAR struct dmamacdescr *desc_p; 1375b1b1883SVipin KUMAR u32 idx; 1385b1b1883SVipin KUMAR 13950b0df81SAlexey Brodkin /* Before passing buffers to GMAC we need to make sure zeros 14050b0df81SAlexey Brodkin * written there right after "priv" structure allocation were 14150b0df81SAlexey Brodkin * flushed into RAM. 14250b0df81SAlexey Brodkin * Otherwise there's a chance to get some of them flushed in RAM when 14350b0df81SAlexey Brodkin * GMAC is already pushing data to RAM via DMA. This way incoming from 14450b0df81SAlexey Brodkin * GMAC data will be corrupted. */ 145*0e1a3e30SBeniamino Galvani flush_dcache_range((ulong)rxbuffs, (ulong)rxbuffs + RX_TOTAL_BUFSIZE); 14650b0df81SAlexey Brodkin 1475b1b1883SVipin KUMAR for (idx = 0; idx < CONFIG_RX_DESCR_NUM; idx++) { 1485b1b1883SVipin KUMAR desc_p = &desc_table_p[idx]; 149*0e1a3e30SBeniamino Galvani desc_p->dmamac_addr = (ulong)&rxbuffs[idx * CONFIG_ETH_BUFSIZE]; 150*0e1a3e30SBeniamino Galvani desc_p->dmamac_next = (ulong)&desc_table_p[idx + 1]; 1515b1b1883SVipin KUMAR 1525b1b1883SVipin KUMAR desc_p->dmamac_cntl = 1532b261092SMarek Vasut (MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) | 1545b1b1883SVipin KUMAR DESC_RXCTRL_RXCHAIN; 1555b1b1883SVipin KUMAR 1565b1b1883SVipin KUMAR desc_p->txrx_status = DESC_RXSTS_OWNBYDMA; 1575b1b1883SVipin KUMAR } 1585b1b1883SVipin KUMAR 1595b1b1883SVipin KUMAR /* Correcting the last pointer of the chain */ 160*0e1a3e30SBeniamino Galvani desc_p->dmamac_next = (ulong)&desc_table_p[0]; 1615b1b1883SVipin KUMAR 16250b0df81SAlexey Brodkin /* Flush all Rx buffer descriptors at once */ 163*0e1a3e30SBeniamino Galvani flush_dcache_range((ulong)priv->rx_mac_descrtable, 164*0e1a3e30SBeniamino Galvani (ulong)priv->rx_mac_descrtable + 16550b0df81SAlexey Brodkin sizeof(priv->rx_mac_descrtable)); 16650b0df81SAlexey Brodkin 1675b1b1883SVipin KUMAR writel((ulong)&desc_table_p[0], &dma_p->rxdesclistaddr); 16874cb708dSAlexey Brodkin priv->rx_currdescnum = 0; 1695b1b1883SVipin KUMAR } 1705b1b1883SVipin KUMAR 17164dcd25fSSimon Glass static int _dw_write_hwaddr(struct dw_eth_dev *priv, u8 *mac_id) 1725b1b1883SVipin KUMAR { 1735b1b1883SVipin KUMAR struct eth_mac_regs *mac_p = priv->mac_regs_p; 1745b1b1883SVipin KUMAR u32 macid_lo, macid_hi; 1755b1b1883SVipin KUMAR 17692a190aaSAlexey Brodkin macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) + 17792a190aaSAlexey Brodkin (mac_id[3] << 24); 1785b1b1883SVipin KUMAR macid_hi = mac_id[4] + (mac_id[5] << 8); 1795b1b1883SVipin KUMAR 1805b1b1883SVipin KUMAR writel(macid_hi, &mac_p->macaddr0hi); 1815b1b1883SVipin KUMAR writel(macid_lo, &mac_p->macaddr0lo); 1825b1b1883SVipin KUMAR 1835b1b1883SVipin KUMAR return 0; 1845b1b1883SVipin KUMAR } 1855b1b1883SVipin KUMAR 18692a190aaSAlexey Brodkin static void dw_adjust_link(struct eth_mac_regs *mac_p, 18792a190aaSAlexey Brodkin struct phy_device *phydev) 18892a190aaSAlexey Brodkin { 18992a190aaSAlexey Brodkin u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN; 19092a190aaSAlexey Brodkin 19192a190aaSAlexey Brodkin if (!phydev->link) { 19292a190aaSAlexey Brodkin printf("%s: No link.\n", phydev->dev->name); 19392a190aaSAlexey Brodkin return; 19492a190aaSAlexey Brodkin } 19592a190aaSAlexey Brodkin 19692a190aaSAlexey Brodkin if (phydev->speed != 1000) 19792a190aaSAlexey Brodkin conf |= MII_PORTSELECT; 198b884c3feSAlexey Brodkin else 199b884c3feSAlexey Brodkin conf &= ~MII_PORTSELECT; 20092a190aaSAlexey Brodkin 20192a190aaSAlexey Brodkin if (phydev->speed == 100) 20292a190aaSAlexey Brodkin conf |= FES_100; 20392a190aaSAlexey Brodkin 20492a190aaSAlexey Brodkin if (phydev->duplex) 20592a190aaSAlexey Brodkin conf |= FULLDPLXMODE; 20692a190aaSAlexey Brodkin 20792a190aaSAlexey Brodkin writel(conf, &mac_p->conf); 20892a190aaSAlexey Brodkin 20992a190aaSAlexey Brodkin printf("Speed: %d, %s duplex%s\n", phydev->speed, 21092a190aaSAlexey Brodkin (phydev->duplex) ? "full" : "half", 21192a190aaSAlexey Brodkin (phydev->port == PORT_FIBRE) ? ", fiber mode" : ""); 21292a190aaSAlexey Brodkin } 21392a190aaSAlexey Brodkin 21464dcd25fSSimon Glass static void _dw_eth_halt(struct dw_eth_dev *priv) 21592a190aaSAlexey Brodkin { 21692a190aaSAlexey Brodkin struct eth_mac_regs *mac_p = priv->mac_regs_p; 21792a190aaSAlexey Brodkin struct eth_dma_regs *dma_p = priv->dma_regs_p; 21892a190aaSAlexey Brodkin 21992a190aaSAlexey Brodkin writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf); 22092a190aaSAlexey Brodkin writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode); 22192a190aaSAlexey Brodkin 22292a190aaSAlexey Brodkin phy_shutdown(priv->phydev); 22392a190aaSAlexey Brodkin } 22492a190aaSAlexey Brodkin 22564dcd25fSSimon Glass static int _dw_eth_init(struct dw_eth_dev *priv, u8 *enetaddr) 2265b1b1883SVipin KUMAR { 2275b1b1883SVipin KUMAR struct eth_mac_regs *mac_p = priv->mac_regs_p; 2285b1b1883SVipin KUMAR struct eth_dma_regs *dma_p = priv->dma_regs_p; 22992a190aaSAlexey Brodkin unsigned int start; 23064dcd25fSSimon Glass int ret; 2315b1b1883SVipin KUMAR 23292a190aaSAlexey Brodkin writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode); 23313edd170SVipin Kumar 23492a190aaSAlexey Brodkin start = get_timer(0); 23592a190aaSAlexey Brodkin while (readl(&dma_p->busmode) & DMAMAC_SRST) { 236875143f3SAlexey Brodkin if (get_timer(start) >= CONFIG_MACRESET_TIMEOUT) { 237875143f3SAlexey Brodkin printf("DMA reset timeout\n"); 23864dcd25fSSimon Glass return -ETIMEDOUT; 239875143f3SAlexey Brodkin } 2405b1b1883SVipin KUMAR 24192a190aaSAlexey Brodkin mdelay(100); 24292a190aaSAlexey Brodkin }; 24392a190aaSAlexey Brodkin 244f3edfd30SBin Meng /* 245f3edfd30SBin Meng * Soft reset above clears HW address registers. 246f3edfd30SBin Meng * So we have to set it here once again. 247f3edfd30SBin Meng */ 248f3edfd30SBin Meng _dw_write_hwaddr(priv, enetaddr); 249f3edfd30SBin Meng 25064dcd25fSSimon Glass rx_descs_init(priv); 25164dcd25fSSimon Glass tx_descs_init(priv); 2525b1b1883SVipin KUMAR 25349692c5fSIan Campbell writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode); 2545b1b1883SVipin KUMAR 255d2279221SSonic Zhang #ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE 25692a190aaSAlexey Brodkin writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD, 25792a190aaSAlexey Brodkin &dma_p->opmode); 258d2279221SSonic Zhang #else 259d2279221SSonic Zhang writel(readl(&dma_p->opmode) | FLUSHTXFIFO, 260d2279221SSonic Zhang &dma_p->opmode); 261d2279221SSonic Zhang #endif 2625b1b1883SVipin KUMAR 26392a190aaSAlexey Brodkin writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode); 2645b1b1883SVipin KUMAR 2652ddaf13bSSonic Zhang #ifdef CONFIG_DW_AXI_BURST_LEN 2662ddaf13bSSonic Zhang writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus); 2672ddaf13bSSonic Zhang #endif 2682ddaf13bSSonic Zhang 26992a190aaSAlexey Brodkin /* Start up the PHY */ 27064dcd25fSSimon Glass ret = phy_startup(priv->phydev); 27164dcd25fSSimon Glass if (ret) { 27292a190aaSAlexey Brodkin printf("Could not initialize PHY %s\n", 27392a190aaSAlexey Brodkin priv->phydev->dev->name); 27464dcd25fSSimon Glass return ret; 2759afc1af0SVipin Kumar } 2769afc1af0SVipin Kumar 27792a190aaSAlexey Brodkin dw_adjust_link(mac_p, priv->phydev); 2785b1b1883SVipin KUMAR 27992a190aaSAlexey Brodkin if (!priv->phydev->link) 28064dcd25fSSimon Glass return -EIO; 2815b1b1883SVipin KUMAR 282aa51005cSArmando Visconti writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf); 2835b1b1883SVipin KUMAR 2845b1b1883SVipin KUMAR return 0; 2855b1b1883SVipin KUMAR } 2865b1b1883SVipin KUMAR 28764dcd25fSSimon Glass static int _dw_eth_send(struct dw_eth_dev *priv, void *packet, int length) 2885b1b1883SVipin KUMAR { 2895b1b1883SVipin KUMAR struct eth_dma_regs *dma_p = priv->dma_regs_p; 2905b1b1883SVipin KUMAR u32 desc_num = priv->tx_currdescnum; 2915b1b1883SVipin KUMAR struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num]; 292*0e1a3e30SBeniamino Galvani ulong desc_start = (ulong)desc_p; 293*0e1a3e30SBeniamino Galvani ulong desc_end = desc_start + 29496cec17dSMarek Vasut roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN); 295*0e1a3e30SBeniamino Galvani ulong data_start = desc_p->dmamac_addr; 296*0e1a3e30SBeniamino Galvani ulong data_end = data_start + roundup(length, ARCH_DMA_MINALIGN); 297964ea7c1SIan Campbell /* 298964ea7c1SIan Campbell * Strictly we only need to invalidate the "txrx_status" field 299964ea7c1SIan Campbell * for the following check, but on some platforms we cannot 30096cec17dSMarek Vasut * invalidate only 4 bytes, so we flush the entire descriptor, 30196cec17dSMarek Vasut * which is 16 bytes in total. This is safe because the 30296cec17dSMarek Vasut * individual descriptors in the array are each aligned to 30396cec17dSMarek Vasut * ARCH_DMA_MINALIGN and padded appropriately. 304964ea7c1SIan Campbell */ 30596cec17dSMarek Vasut invalidate_dcache_range(desc_start, desc_end); 30650b0df81SAlexey Brodkin 3075b1b1883SVipin KUMAR /* Check if the descriptor is owned by CPU */ 3085b1b1883SVipin KUMAR if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) { 3095b1b1883SVipin KUMAR printf("CPU not owner of tx frame\n"); 31064dcd25fSSimon Glass return -EPERM; 3115b1b1883SVipin KUMAR } 3125b1b1883SVipin KUMAR 313*0e1a3e30SBeniamino Galvani memcpy((void *)data_start, packet, length); 3145b1b1883SVipin KUMAR 31550b0df81SAlexey Brodkin /* Flush data to be sent */ 31696cec17dSMarek Vasut flush_dcache_range(data_start, data_end); 31750b0df81SAlexey Brodkin 3185b1b1883SVipin KUMAR #if defined(CONFIG_DW_ALTDESCRIPTOR) 3195b1b1883SVipin KUMAR desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST; 3202b261092SMarek Vasut desc_p->dmamac_cntl |= (length << DESC_TXCTRL_SIZE1SHFT) & 3215b1b1883SVipin KUMAR DESC_TXCTRL_SIZE1MASK; 3225b1b1883SVipin KUMAR 3235b1b1883SVipin KUMAR desc_p->txrx_status &= ~(DESC_TXSTS_MSK); 3245b1b1883SVipin KUMAR desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA; 3255b1b1883SVipin KUMAR #else 3262b261092SMarek Vasut desc_p->dmamac_cntl |= ((length << DESC_TXCTRL_SIZE1SHFT) & 3272b261092SMarek Vasut DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST | 3285b1b1883SVipin KUMAR DESC_TXCTRL_TXFIRST; 3295b1b1883SVipin KUMAR 3305b1b1883SVipin KUMAR desc_p->txrx_status = DESC_TXSTS_OWNBYDMA; 3315b1b1883SVipin KUMAR #endif 3325b1b1883SVipin KUMAR 33350b0df81SAlexey Brodkin /* Flush modified buffer descriptor */ 33496cec17dSMarek Vasut flush_dcache_range(desc_start, desc_end); 33550b0df81SAlexey Brodkin 3365b1b1883SVipin KUMAR /* Test the wrap-around condition. */ 3375b1b1883SVipin KUMAR if (++desc_num >= CONFIG_TX_DESCR_NUM) 3385b1b1883SVipin KUMAR desc_num = 0; 3395b1b1883SVipin KUMAR 3405b1b1883SVipin KUMAR priv->tx_currdescnum = desc_num; 3415b1b1883SVipin KUMAR 3425b1b1883SVipin KUMAR /* Start the transmission */ 3435b1b1883SVipin KUMAR writel(POLL_DATA, &dma_p->txpolldemand); 3445b1b1883SVipin KUMAR 3455b1b1883SVipin KUMAR return 0; 3465b1b1883SVipin KUMAR } 3475b1b1883SVipin KUMAR 34875577ba4SSimon Glass static int _dw_eth_recv(struct dw_eth_dev *priv, uchar **packetp) 3495b1b1883SVipin KUMAR { 35050b0df81SAlexey Brodkin u32 status, desc_num = priv->rx_currdescnum; 3515b1b1883SVipin KUMAR struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num]; 35275577ba4SSimon Glass int length = -EAGAIN; 353*0e1a3e30SBeniamino Galvani ulong desc_start = (ulong)desc_p; 354*0e1a3e30SBeniamino Galvani ulong desc_end = desc_start + 35596cec17dSMarek Vasut roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN); 356*0e1a3e30SBeniamino Galvani ulong data_start = desc_p->dmamac_addr; 357*0e1a3e30SBeniamino Galvani ulong data_end; 3585b1b1883SVipin KUMAR 35950b0df81SAlexey Brodkin /* Invalidate entire buffer descriptor */ 36096cec17dSMarek Vasut invalidate_dcache_range(desc_start, desc_end); 36150b0df81SAlexey Brodkin 36250b0df81SAlexey Brodkin status = desc_p->txrx_status; 36350b0df81SAlexey Brodkin 3645b1b1883SVipin KUMAR /* Check if the owner is the CPU */ 3655b1b1883SVipin KUMAR if (!(status & DESC_RXSTS_OWNBYDMA)) { 3665b1b1883SVipin KUMAR 3672b261092SMarek Vasut length = (status & DESC_RXSTS_FRMLENMSK) >> 3685b1b1883SVipin KUMAR DESC_RXSTS_FRMLENSHFT; 3695b1b1883SVipin KUMAR 37050b0df81SAlexey Brodkin /* Invalidate received data */ 37196cec17dSMarek Vasut data_end = data_start + roundup(length, ARCH_DMA_MINALIGN); 37296cec17dSMarek Vasut invalidate_dcache_range(data_start, data_end); 373*0e1a3e30SBeniamino Galvani *packetp = (uchar *)(ulong)desc_p->dmamac_addr; 37475577ba4SSimon Glass } 37550b0df81SAlexey Brodkin 37675577ba4SSimon Glass return length; 37775577ba4SSimon Glass } 37875577ba4SSimon Glass 37975577ba4SSimon Glass static int _dw_free_pkt(struct dw_eth_dev *priv) 38075577ba4SSimon Glass { 38175577ba4SSimon Glass u32 desc_num = priv->rx_currdescnum; 38275577ba4SSimon Glass struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num]; 383*0e1a3e30SBeniamino Galvani ulong desc_start = (ulong)desc_p; 384*0e1a3e30SBeniamino Galvani ulong desc_end = desc_start + 38575577ba4SSimon Glass roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN); 3865b1b1883SVipin KUMAR 3875b1b1883SVipin KUMAR /* 3885b1b1883SVipin KUMAR * Make the current descriptor valid again and go to 3895b1b1883SVipin KUMAR * the next one 3905b1b1883SVipin KUMAR */ 3915b1b1883SVipin KUMAR desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA; 3925b1b1883SVipin KUMAR 39350b0df81SAlexey Brodkin /* Flush only status field - others weren't changed */ 39496cec17dSMarek Vasut flush_dcache_range(desc_start, desc_end); 39550b0df81SAlexey Brodkin 3965b1b1883SVipin KUMAR /* Test the wrap-around condition. */ 3975b1b1883SVipin KUMAR if (++desc_num >= CONFIG_RX_DESCR_NUM) 3985b1b1883SVipin KUMAR desc_num = 0; 3995b1b1883SVipin KUMAR priv->rx_currdescnum = desc_num; 4005b1b1883SVipin KUMAR 40175577ba4SSimon Glass return 0; 4025b1b1883SVipin KUMAR } 4035b1b1883SVipin KUMAR 40464dcd25fSSimon Glass static int dw_phy_init(struct dw_eth_dev *priv, void *dev) 4055b1b1883SVipin KUMAR { 40692a190aaSAlexey Brodkin struct phy_device *phydev; 4076968ec92SAlexey Brodkin int mask = 0xffffffff, ret; 4085b1b1883SVipin KUMAR 40992a190aaSAlexey Brodkin #ifdef CONFIG_PHY_ADDR 41092a190aaSAlexey Brodkin mask = 1 << CONFIG_PHY_ADDR; 4115b1b1883SVipin KUMAR #endif 4125b1b1883SVipin KUMAR 41392a190aaSAlexey Brodkin phydev = phy_find_by_mask(priv->bus, mask, priv->interface); 41492a190aaSAlexey Brodkin if (!phydev) 41564dcd25fSSimon Glass return -ENODEV; 4165b1b1883SVipin KUMAR 41715e82e53SIan Campbell phy_connect_dev(phydev, dev); 41815e82e53SIan Campbell 41992a190aaSAlexey Brodkin phydev->supported &= PHY_GBIT_FEATURES; 4206968ec92SAlexey Brodkin if (priv->max_speed) { 4216968ec92SAlexey Brodkin ret = phy_set_supported(phydev, priv->max_speed); 4226968ec92SAlexey Brodkin if (ret) 4236968ec92SAlexey Brodkin return ret; 4246968ec92SAlexey Brodkin } 42592a190aaSAlexey Brodkin phydev->advertising = phydev->supported; 42692a190aaSAlexey Brodkin 42792a190aaSAlexey Brodkin priv->phydev = phydev; 42892a190aaSAlexey Brodkin phy_config(phydev); 42992a190aaSAlexey Brodkin 43064dcd25fSSimon Glass return 0; 43164dcd25fSSimon Glass } 43264dcd25fSSimon Glass 43375577ba4SSimon Glass #ifndef CONFIG_DM_ETH 43464dcd25fSSimon Glass static int dw_eth_init(struct eth_device *dev, bd_t *bis) 43564dcd25fSSimon Glass { 43664dcd25fSSimon Glass return _dw_eth_init(dev->priv, dev->enetaddr); 43764dcd25fSSimon Glass } 43864dcd25fSSimon Glass 43964dcd25fSSimon Glass static int dw_eth_send(struct eth_device *dev, void *packet, int length) 44064dcd25fSSimon Glass { 44164dcd25fSSimon Glass return _dw_eth_send(dev->priv, packet, length); 44264dcd25fSSimon Glass } 44364dcd25fSSimon Glass 44464dcd25fSSimon Glass static int dw_eth_recv(struct eth_device *dev) 44564dcd25fSSimon Glass { 44675577ba4SSimon Glass uchar *packet; 44775577ba4SSimon Glass int length; 44875577ba4SSimon Glass 44975577ba4SSimon Glass length = _dw_eth_recv(dev->priv, &packet); 45075577ba4SSimon Glass if (length == -EAGAIN) 45175577ba4SSimon Glass return 0; 45275577ba4SSimon Glass net_process_received_packet(packet, length); 45375577ba4SSimon Glass 45475577ba4SSimon Glass _dw_free_pkt(dev->priv); 45575577ba4SSimon Glass 45675577ba4SSimon Glass return 0; 45764dcd25fSSimon Glass } 45864dcd25fSSimon Glass 45964dcd25fSSimon Glass static void dw_eth_halt(struct eth_device *dev) 46064dcd25fSSimon Glass { 46164dcd25fSSimon Glass return _dw_eth_halt(dev->priv); 46264dcd25fSSimon Glass } 46364dcd25fSSimon Glass 46464dcd25fSSimon Glass static int dw_write_hwaddr(struct eth_device *dev) 46564dcd25fSSimon Glass { 46664dcd25fSSimon Glass return _dw_write_hwaddr(dev->priv, dev->enetaddr); 4675b1b1883SVipin KUMAR } 4685b1b1883SVipin KUMAR 46992a190aaSAlexey Brodkin int designware_initialize(ulong base_addr, u32 interface) 4705b1b1883SVipin KUMAR { 4715b1b1883SVipin KUMAR struct eth_device *dev; 4725b1b1883SVipin KUMAR struct dw_eth_dev *priv; 4735b1b1883SVipin KUMAR 4745b1b1883SVipin KUMAR dev = (struct eth_device *) malloc(sizeof(struct eth_device)); 4755b1b1883SVipin KUMAR if (!dev) 4765b1b1883SVipin KUMAR return -ENOMEM; 4775b1b1883SVipin KUMAR 4785b1b1883SVipin KUMAR /* 4795b1b1883SVipin KUMAR * Since the priv structure contains the descriptors which need a strict 4805b1b1883SVipin KUMAR * buswidth alignment, memalign is used to allocate memory 4815b1b1883SVipin KUMAR */ 4821c848a25SIan Campbell priv = (struct dw_eth_dev *) memalign(ARCH_DMA_MINALIGN, 4831c848a25SIan Campbell sizeof(struct dw_eth_dev)); 4845b1b1883SVipin KUMAR if (!priv) { 4855b1b1883SVipin KUMAR free(dev); 4865b1b1883SVipin KUMAR return -ENOMEM; 4875b1b1883SVipin KUMAR } 4885b1b1883SVipin KUMAR 489*0e1a3e30SBeniamino Galvani if ((phys_addr_t)priv + sizeof(*priv) > (1ULL << 32)) { 490*0e1a3e30SBeniamino Galvani printf("designware: buffers are outside DMA memory\n"); 491*0e1a3e30SBeniamino Galvani return -EINVAL; 492*0e1a3e30SBeniamino Galvani } 493*0e1a3e30SBeniamino Galvani 4945b1b1883SVipin KUMAR memset(dev, 0, sizeof(struct eth_device)); 4955b1b1883SVipin KUMAR memset(priv, 0, sizeof(struct dw_eth_dev)); 4965b1b1883SVipin KUMAR 49792a190aaSAlexey Brodkin sprintf(dev->name, "dwmac.%lx", base_addr); 4985b1b1883SVipin KUMAR dev->iobase = (int)base_addr; 4995b1b1883SVipin KUMAR dev->priv = priv; 5005b1b1883SVipin KUMAR 5015b1b1883SVipin KUMAR priv->dev = dev; 5025b1b1883SVipin KUMAR priv->mac_regs_p = (struct eth_mac_regs *)base_addr; 5035b1b1883SVipin KUMAR priv->dma_regs_p = (struct eth_dma_regs *)(base_addr + 5045b1b1883SVipin KUMAR DW_DMA_BASE_OFFSET); 5055b1b1883SVipin KUMAR 5065b1b1883SVipin KUMAR dev->init = dw_eth_init; 5075b1b1883SVipin KUMAR dev->send = dw_eth_send; 5085b1b1883SVipin KUMAR dev->recv = dw_eth_recv; 5095b1b1883SVipin KUMAR dev->halt = dw_eth_halt; 5105b1b1883SVipin KUMAR dev->write_hwaddr = dw_write_hwaddr; 5115b1b1883SVipin KUMAR 5125b1b1883SVipin KUMAR eth_register(dev); 5135b1b1883SVipin KUMAR 51492a190aaSAlexey Brodkin priv->interface = interface; 51592a190aaSAlexey Brodkin 51692a190aaSAlexey Brodkin dw_mdio_init(dev->name, priv->mac_regs_p); 51792a190aaSAlexey Brodkin priv->bus = miiphy_get_dev_by_name(dev->name); 51892a190aaSAlexey Brodkin 51964dcd25fSSimon Glass return dw_phy_init(priv, dev); 5205b1b1883SVipin KUMAR } 52175577ba4SSimon Glass #endif 52275577ba4SSimon Glass 52375577ba4SSimon Glass #ifdef CONFIG_DM_ETH 52475577ba4SSimon Glass static int designware_eth_start(struct udevice *dev) 52575577ba4SSimon Glass { 52675577ba4SSimon Glass struct eth_pdata *pdata = dev_get_platdata(dev); 52775577ba4SSimon Glass 52875577ba4SSimon Glass return _dw_eth_init(dev->priv, pdata->enetaddr); 52975577ba4SSimon Glass } 53075577ba4SSimon Glass 53175577ba4SSimon Glass static int designware_eth_send(struct udevice *dev, void *packet, int length) 53275577ba4SSimon Glass { 53375577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev); 53475577ba4SSimon Glass 53575577ba4SSimon Glass return _dw_eth_send(priv, packet, length); 53675577ba4SSimon Glass } 53775577ba4SSimon Glass 538a1ca92eaSSimon Glass static int designware_eth_recv(struct udevice *dev, int flags, uchar **packetp) 53975577ba4SSimon Glass { 54075577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev); 54175577ba4SSimon Glass 54275577ba4SSimon Glass return _dw_eth_recv(priv, packetp); 54375577ba4SSimon Glass } 54475577ba4SSimon Glass 54575577ba4SSimon Glass static int designware_eth_free_pkt(struct udevice *dev, uchar *packet, 54675577ba4SSimon Glass int length) 54775577ba4SSimon Glass { 54875577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev); 54975577ba4SSimon Glass 55075577ba4SSimon Glass return _dw_free_pkt(priv); 55175577ba4SSimon Glass } 55275577ba4SSimon Glass 55375577ba4SSimon Glass static void designware_eth_stop(struct udevice *dev) 55475577ba4SSimon Glass { 55575577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev); 55675577ba4SSimon Glass 55775577ba4SSimon Glass return _dw_eth_halt(priv); 55875577ba4SSimon Glass } 55975577ba4SSimon Glass 56075577ba4SSimon Glass static int designware_eth_write_hwaddr(struct udevice *dev) 56175577ba4SSimon Glass { 56275577ba4SSimon Glass struct eth_pdata *pdata = dev_get_platdata(dev); 56375577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev); 56475577ba4SSimon Glass 56575577ba4SSimon Glass return _dw_write_hwaddr(priv, pdata->enetaddr); 56675577ba4SSimon Glass } 56775577ba4SSimon Glass 5688b7ee66cSBin Meng static int designware_eth_bind(struct udevice *dev) 5698b7ee66cSBin Meng { 5708b7ee66cSBin Meng #ifdef CONFIG_DM_PCI 5718b7ee66cSBin Meng static int num_cards; 5728b7ee66cSBin Meng char name[20]; 5738b7ee66cSBin Meng 5748b7ee66cSBin Meng /* Create a unique device name for PCI type devices */ 5758b7ee66cSBin Meng if (device_is_on_pci_bus(dev)) { 5768b7ee66cSBin Meng sprintf(name, "eth_designware#%u", num_cards++); 5778b7ee66cSBin Meng device_set_name(dev, name); 5788b7ee66cSBin Meng } 5798b7ee66cSBin Meng #endif 5808b7ee66cSBin Meng 5818b7ee66cSBin Meng return 0; 5828b7ee66cSBin Meng } 5838b7ee66cSBin Meng 58475577ba4SSimon Glass static int designware_eth_probe(struct udevice *dev) 58575577ba4SSimon Glass { 58675577ba4SSimon Glass struct eth_pdata *pdata = dev_get_platdata(dev); 58775577ba4SSimon Glass struct dw_eth_dev *priv = dev_get_priv(dev); 588f0dc73c0SBin Meng u32 iobase = pdata->iobase; 589*0e1a3e30SBeniamino Galvani ulong ioaddr; 59075577ba4SSimon Glass int ret; 59175577ba4SSimon Glass 5928b7ee66cSBin Meng #ifdef CONFIG_DM_PCI 5938b7ee66cSBin Meng /* 5948b7ee66cSBin Meng * If we are on PCI bus, either directly attached to a PCI root port, 5958b7ee66cSBin Meng * or via a PCI bridge, fill in platdata before we probe the hardware. 5968b7ee66cSBin Meng */ 5978b7ee66cSBin Meng if (device_is_on_pci_bus(dev)) { 5988b7ee66cSBin Meng dm_pci_read_config32(dev, PCI_BASE_ADDRESS_0, &iobase); 5998b7ee66cSBin Meng iobase &= PCI_BASE_ADDRESS_MEM_MASK; 6006758a6ccSBin Meng iobase = dm_pci_mem_to_phys(dev, iobase); 6018b7ee66cSBin Meng 6028b7ee66cSBin Meng pdata->iobase = iobase; 6038b7ee66cSBin Meng pdata->phy_interface = PHY_INTERFACE_MODE_RMII; 6048b7ee66cSBin Meng } 6058b7ee66cSBin Meng #endif 6068b7ee66cSBin Meng 607f0dc73c0SBin Meng debug("%s, iobase=%x, priv=%p\n", __func__, iobase, priv); 608*0e1a3e30SBeniamino Galvani ioaddr = iobase; 609*0e1a3e30SBeniamino Galvani priv->mac_regs_p = (struct eth_mac_regs *)ioaddr; 610*0e1a3e30SBeniamino Galvani priv->dma_regs_p = (struct eth_dma_regs *)(ioaddr + DW_DMA_BASE_OFFSET); 61175577ba4SSimon Glass priv->interface = pdata->phy_interface; 6126968ec92SAlexey Brodkin priv->max_speed = pdata->max_speed; 61375577ba4SSimon Glass 61475577ba4SSimon Glass dw_mdio_init(dev->name, priv->mac_regs_p); 61575577ba4SSimon Glass priv->bus = miiphy_get_dev_by_name(dev->name); 61675577ba4SSimon Glass 61775577ba4SSimon Glass ret = dw_phy_init(priv, dev); 61875577ba4SSimon Glass debug("%s, ret=%d\n", __func__, ret); 61975577ba4SSimon Glass 62075577ba4SSimon Glass return ret; 62175577ba4SSimon Glass } 62275577ba4SSimon Glass 6235d2459fdSBin Meng static int designware_eth_remove(struct udevice *dev) 6245d2459fdSBin Meng { 6255d2459fdSBin Meng struct dw_eth_dev *priv = dev_get_priv(dev); 6265d2459fdSBin Meng 6275d2459fdSBin Meng free(priv->phydev); 6285d2459fdSBin Meng mdio_unregister(priv->bus); 6295d2459fdSBin Meng mdio_free(priv->bus); 6305d2459fdSBin Meng 6315d2459fdSBin Meng return 0; 6325d2459fdSBin Meng } 6335d2459fdSBin Meng 63475577ba4SSimon Glass static const struct eth_ops designware_eth_ops = { 63575577ba4SSimon Glass .start = designware_eth_start, 63675577ba4SSimon Glass .send = designware_eth_send, 63775577ba4SSimon Glass .recv = designware_eth_recv, 63875577ba4SSimon Glass .free_pkt = designware_eth_free_pkt, 63975577ba4SSimon Glass .stop = designware_eth_stop, 64075577ba4SSimon Glass .write_hwaddr = designware_eth_write_hwaddr, 64175577ba4SSimon Glass }; 64275577ba4SSimon Glass 64375577ba4SSimon Glass static int designware_eth_ofdata_to_platdata(struct udevice *dev) 64475577ba4SSimon Glass { 64575577ba4SSimon Glass struct eth_pdata *pdata = dev_get_platdata(dev); 64675577ba4SSimon Glass const char *phy_mode; 6476968ec92SAlexey Brodkin const fdt32_t *cell; 64875577ba4SSimon Glass 64975577ba4SSimon Glass pdata->iobase = dev_get_addr(dev); 65075577ba4SSimon Glass pdata->phy_interface = -1; 65175577ba4SSimon Glass phy_mode = fdt_getprop(gd->fdt_blob, dev->of_offset, "phy-mode", NULL); 65275577ba4SSimon Glass if (phy_mode) 65375577ba4SSimon Glass pdata->phy_interface = phy_get_interface_by_name(phy_mode); 65475577ba4SSimon Glass if (pdata->phy_interface == -1) { 65575577ba4SSimon Glass debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode); 65675577ba4SSimon Glass return -EINVAL; 65775577ba4SSimon Glass } 65875577ba4SSimon Glass 6596968ec92SAlexey Brodkin pdata->max_speed = 0; 6606968ec92SAlexey Brodkin cell = fdt_getprop(gd->fdt_blob, dev->of_offset, "max-speed", NULL); 6616968ec92SAlexey Brodkin if (cell) 6626968ec92SAlexey Brodkin pdata->max_speed = fdt32_to_cpu(*cell); 6636968ec92SAlexey Brodkin 66475577ba4SSimon Glass return 0; 66575577ba4SSimon Glass } 66675577ba4SSimon Glass 66775577ba4SSimon Glass static const struct udevice_id designware_eth_ids[] = { 66875577ba4SSimon Glass { .compatible = "allwinner,sun7i-a20-gmac" }, 669b9628595SMarek Vasut { .compatible = "altr,socfpga-stmmac" }, 67075577ba4SSimon Glass { } 67175577ba4SSimon Glass }; 67275577ba4SSimon Glass 6739f76f105SMarek Vasut U_BOOT_DRIVER(eth_designware) = { 67475577ba4SSimon Glass .name = "eth_designware", 67575577ba4SSimon Glass .id = UCLASS_ETH, 67675577ba4SSimon Glass .of_match = designware_eth_ids, 67775577ba4SSimon Glass .ofdata_to_platdata = designware_eth_ofdata_to_platdata, 6788b7ee66cSBin Meng .bind = designware_eth_bind, 67975577ba4SSimon Glass .probe = designware_eth_probe, 6805d2459fdSBin Meng .remove = designware_eth_remove, 68175577ba4SSimon Glass .ops = &designware_eth_ops, 68275577ba4SSimon Glass .priv_auto_alloc_size = sizeof(struct dw_eth_dev), 68375577ba4SSimon Glass .platdata_auto_alloc_size = sizeof(struct eth_pdata), 68475577ba4SSimon Glass .flags = DM_FLAG_ALLOC_PRIV_DMA, 68575577ba4SSimon Glass }; 6868b7ee66cSBin Meng 6878b7ee66cSBin Meng static struct pci_device_id supported[] = { 6888b7ee66cSBin Meng { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_EMAC) }, 6898b7ee66cSBin Meng { } 6908b7ee66cSBin Meng }; 6918b7ee66cSBin Meng 6928b7ee66cSBin Meng U_BOOT_PCI_DEVICE(eth_designware, supported); 69375577ba4SSimon Glass #endif 694