12439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 21a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 32439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 42439e4bfSJean-Christophe PLAGNIOL-VILLARD 52439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 62439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <malloc.h> 72439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 88ca0b3f9SBen Warren #include <netdev.h> 92439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <pci.h> 102439e4bfSJean-Christophe PLAGNIOL-VILLARD 112439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_SROM 122439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG_SROM2 132439e4bfSJean-Christophe PLAGNIOL-VILLARD 142439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef UPDATE_SROM 152439e4bfSJean-Christophe PLAGNIOL-VILLARD 162439e4bfSJean-Christophe PLAGNIOL-VILLARD /* PCI Registers. 172439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 182439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PCI_CFDA_PSM 0x43 192439e4bfSJean-Christophe PLAGNIOL-VILLARD 202439e4bfSJean-Christophe PLAGNIOL-VILLARD #define CFRV_RN 0x000000f0 /* Revision Number */ 212439e4bfSJean-Christophe PLAGNIOL-VILLARD 222439e4bfSJean-Christophe PLAGNIOL-VILLARD #define WAKEUP 0x00 /* Power Saving Wakeup */ 232439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SLEEP 0x80 /* Power Saving Sleep Mode */ 242439e4bfSJean-Christophe PLAGNIOL-VILLARD 252439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DC2114x_BRK 0x0020 /* CFRV break between DC21142 & DC21143 */ 262439e4bfSJean-Christophe PLAGNIOL-VILLARD 272439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Ethernet chip registers. 282439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 292439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DE4X5_BMR 0x000 /* Bus Mode Register */ 302439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DE4X5_TPD 0x008 /* Transmit Poll Demand Reg */ 312439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DE4X5_RRBA 0x018 /* RX Ring Base Address Reg */ 322439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DE4X5_TRBA 0x020 /* TX Ring Base Address Reg */ 332439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DE4X5_STS 0x028 /* Status Register */ 342439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DE4X5_OMR 0x030 /* Operation Mode Register */ 352439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DE4X5_SICR 0x068 /* SIA Connectivity Register */ 362439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DE4X5_APROM 0x048 /* Ethernet Address PROM */ 372439e4bfSJean-Christophe PLAGNIOL-VILLARD 382439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Register bits. 392439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 402439e4bfSJean-Christophe PLAGNIOL-VILLARD #define BMR_SWR 0x00000001 /* Software Reset */ 412439e4bfSJean-Christophe PLAGNIOL-VILLARD #define STS_TS 0x00700000 /* Transmit Process State */ 422439e4bfSJean-Christophe PLAGNIOL-VILLARD #define STS_RS 0x000e0000 /* Receive Process State */ 432439e4bfSJean-Christophe PLAGNIOL-VILLARD #define OMR_ST 0x00002000 /* Start/Stop Transmission Command */ 442439e4bfSJean-Christophe PLAGNIOL-VILLARD #define OMR_SR 0x00000002 /* Start/Stop Receive */ 452439e4bfSJean-Christophe PLAGNIOL-VILLARD #define OMR_PS 0x00040000 /* Port Select */ 462439e4bfSJean-Christophe PLAGNIOL-VILLARD #define OMR_SDP 0x02000000 /* SD Polarity - MUST BE ASSERTED */ 472439e4bfSJean-Christophe PLAGNIOL-VILLARD #define OMR_PM 0x00000080 /* Pass All Multicast */ 482439e4bfSJean-Christophe PLAGNIOL-VILLARD 492439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Descriptor bits. 502439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 512439e4bfSJean-Christophe PLAGNIOL-VILLARD #define R_OWN 0x80000000 /* Own Bit */ 522439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RD_RER 0x02000000 /* Receive End Of Ring */ 532439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RD_LS 0x00000100 /* Last Descriptor */ 542439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RD_ES 0x00008000 /* Error Summary */ 552439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TD_TER 0x02000000 /* Transmit End Of Ring */ 562439e4bfSJean-Christophe PLAGNIOL-VILLARD #define T_OWN 0x80000000 /* Own Bit */ 572439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TD_LS 0x40000000 /* Last Segment */ 582439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TD_FS 0x20000000 /* First Segment */ 592439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TD_ES 0x00008000 /* Error Summary */ 602439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TD_SET 0x08000000 /* Setup Packet */ 612439e4bfSJean-Christophe PLAGNIOL-VILLARD 622439e4bfSJean-Christophe PLAGNIOL-VILLARD /* The EEPROM commands include the alway-set leading bit. */ 632439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SROM_WRITE_CMD 5 642439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SROM_READ_CMD 6 652439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SROM_ERASE_CMD 7 662439e4bfSJean-Christophe PLAGNIOL-VILLARD 672439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SROM_HWADD 0x0014 /* Hardware Address offset in SROM */ 682439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SROM_RD 0x00004000 /* Read from Boot ROM */ 692439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_DATA_WRITE 0x04 /* EEPROM chip data in. */ 702439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_WRITE_0 0x4801 712439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_WRITE_1 0x4805 722439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EE_DATA_READ 0x08 /* EEPROM chip data out. */ 732439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SROM_SR 0x00000800 /* Select Serial ROM when set */ 742439e4bfSJean-Christophe PLAGNIOL-VILLARD 752439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DT_IN 0x00000004 /* Serial Data In */ 762439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DT_CLK 0x00000002 /* Serial ROM Clock */ 772439e4bfSJean-Christophe PLAGNIOL-VILLARD #define DT_CS 0x00000001 /* Serial ROM Chip Select */ 782439e4bfSJean-Christophe PLAGNIOL-VILLARD 792439e4bfSJean-Christophe PLAGNIOL-VILLARD #define POLL_DEMAND 1 802439e4bfSJean-Christophe PLAGNIOL-VILLARD 812439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_FIX_DAVICOM 822439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RESET_DM9102(dev) {\ 832439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned long i;\ 842439e4bfSJean-Christophe PLAGNIOL-VILLARD i=INL(dev, 0x0);\ 852439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000);\ 862439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, i | BMR_SWR, DE4X5_BMR);\ 872439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000);\ 882439e4bfSJean-Christophe PLAGNIOL-VILLARD } 892439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 902439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RESET_DE4X5(dev) {\ 912439e4bfSJean-Christophe PLAGNIOL-VILLARD int i;\ 922439e4bfSJean-Christophe PLAGNIOL-VILLARD i=INL(dev, DE4X5_BMR);\ 932439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000);\ 942439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, i | BMR_SWR, DE4X5_BMR);\ 952439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000);\ 962439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, i, DE4X5_BMR);\ 972439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000);\ 982439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i=0;i<5;i++) {INL(dev, DE4X5_BMR); udelay(10000);}\ 992439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1000);\ 1002439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1012439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 1022439e4bfSJean-Christophe PLAGNIOL-VILLARD 1032439e4bfSJean-Christophe PLAGNIOL-VILLARD #define START_DE4X5(dev) {\ 1042439e4bfSJean-Christophe PLAGNIOL-VILLARD s32 omr; \ 1052439e4bfSJean-Christophe PLAGNIOL-VILLARD omr = INL(dev, DE4X5_OMR);\ 1062439e4bfSJean-Christophe PLAGNIOL-VILLARD omr |= OMR_ST | OMR_SR;\ 1072439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, omr, DE4X5_OMR); /* Enable the TX and/or RX */\ 1082439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1092439e4bfSJean-Christophe PLAGNIOL-VILLARD 1102439e4bfSJean-Christophe PLAGNIOL-VILLARD #define STOP_DE4X5(dev) {\ 1112439e4bfSJean-Christophe PLAGNIOL-VILLARD s32 omr; \ 1122439e4bfSJean-Christophe PLAGNIOL-VILLARD omr = INL(dev, DE4X5_OMR);\ 1132439e4bfSJean-Christophe PLAGNIOL-VILLARD omr &= ~(OMR_ST|OMR_SR);\ 1142439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, omr, DE4X5_OMR); /* Disable the TX and/or RX */ \ 1152439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1162439e4bfSJean-Christophe PLAGNIOL-VILLARD 1172439e4bfSJean-Christophe PLAGNIOL-VILLARD #define NUM_RX_DESC PKTBUFSRX 1182439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_TULIP_FIX_DAVICOM 1192439e4bfSJean-Christophe PLAGNIOL-VILLARD #define NUM_TX_DESC 1 /* Number of TX descriptors */ 1202439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 1212439e4bfSJean-Christophe PLAGNIOL-VILLARD #define NUM_TX_DESC 4 1222439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 1232439e4bfSJean-Christophe PLAGNIOL-VILLARD #define RX_BUFF_SZ PKTSIZE_ALIGN 1242439e4bfSJean-Christophe PLAGNIOL-VILLARD 1252439e4bfSJean-Christophe PLAGNIOL-VILLARD #define TOUT_LOOP 1000000 1262439e4bfSJean-Christophe PLAGNIOL-VILLARD 1272439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SETUP_FRAME_LEN 192 1282439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ETH_ALEN 6 1292439e4bfSJean-Christophe PLAGNIOL-VILLARD 1302439e4bfSJean-Christophe PLAGNIOL-VILLARD struct de4x5_desc { 1312439e4bfSJean-Christophe PLAGNIOL-VILLARD volatile s32 status; 1322439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 des1; 1332439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 buf; 1342439e4bfSJean-Christophe PLAGNIOL-VILLARD u32 next; 1352439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1362439e4bfSJean-Christophe PLAGNIOL-VILLARD 1372439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct de4x5_desc rx_ring[NUM_RX_DESC] __attribute__ ((aligned(32))); /* RX descriptor ring */ 1382439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct de4x5_desc tx_ring[NUM_TX_DESC] __attribute__ ((aligned(32))); /* TX descriptor ring */ 1392439e4bfSJean-Christophe PLAGNIOL-VILLARD static int rx_new; /* RX descriptor ring pointer */ 1402439e4bfSJean-Christophe PLAGNIOL-VILLARD static int tx_new; /* TX descriptor ring pointer */ 1412439e4bfSJean-Christophe PLAGNIOL-VILLARD 1422439e4bfSJean-Christophe PLAGNIOL-VILLARD static char rxRingSize; 1432439e4bfSJean-Christophe PLAGNIOL-VILLARD static char txRingSize; 1442439e4bfSJean-Christophe PLAGNIOL-VILLARD 1452439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(UPDATE_SROM) || !defined(CONFIG_TULIP_FIX_DAVICOM) 1462439e4bfSJean-Christophe PLAGNIOL-VILLARD static void sendto_srom(struct eth_device* dev, u_int command, u_long addr); 1472439e4bfSJean-Christophe PLAGNIOL-VILLARD static int getfrom_srom(struct eth_device* dev, u_long addr); 1482439e4bfSJean-Christophe PLAGNIOL-VILLARD static int do_eeprom_cmd(struct eth_device *dev, u_long ioaddr,int cmd,int cmd_len); 1492439e4bfSJean-Christophe PLAGNIOL-VILLARD static int do_read_eeprom(struct eth_device *dev,u_long ioaddr,int location,int addr_len); 1502439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* UPDATE_SROM || !CONFIG_TULIP_FIX_DAVICOM */ 1512439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef UPDATE_SROM 1522439e4bfSJean-Christophe PLAGNIOL-VILLARD static int write_srom(struct eth_device *dev, u_long ioaddr, int index, int new_value); 1532439e4bfSJean-Christophe PLAGNIOL-VILLARD static void update_srom(struct eth_device *dev, bd_t *bis); 1542439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 1552439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_TULIP_FIX_DAVICOM 1562439e4bfSJean-Christophe PLAGNIOL-VILLARD static int read_srom(struct eth_device *dev, u_long ioaddr, int index); 1572439e4bfSJean-Christophe PLAGNIOL-VILLARD static void read_hw_addr(struct eth_device* dev, bd_t * bis); 1582439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_TULIP_FIX_DAVICOM */ 1592439e4bfSJean-Christophe PLAGNIOL-VILLARD static void send_setup_frame(struct eth_device* dev, bd_t * bis); 1602439e4bfSJean-Christophe PLAGNIOL-VILLARD 1612439e4bfSJean-Christophe PLAGNIOL-VILLARD static int dc21x4x_init(struct eth_device* dev, bd_t* bis); 1626636c701SJoe Hershberger static int dc21x4x_send(struct eth_device *dev, void *packet, int length); 1632439e4bfSJean-Christophe PLAGNIOL-VILLARD static int dc21x4x_recv(struct eth_device* dev); 1642439e4bfSJean-Christophe PLAGNIOL-VILLARD static void dc21x4x_halt(struct eth_device* dev); 1652439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_SELECT_MEDIA 1662439e4bfSJean-Christophe PLAGNIOL-VILLARD extern void dc21x4x_select_media(struct eth_device* dev); 1672439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 1682439e4bfSJean-Christophe PLAGNIOL-VILLARD 1692439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_E500) 1702439e4bfSJean-Christophe PLAGNIOL-VILLARD #define phys_to_bus(a) (a) 1712439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 1722439e4bfSJean-Christophe PLAGNIOL-VILLARD #define phys_to_bus(a) pci_phys_to_mem((pci_dev_t)dev->priv, a) 1732439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 1742439e4bfSJean-Christophe PLAGNIOL-VILLARD 1752439e4bfSJean-Christophe PLAGNIOL-VILLARD static int INL(struct eth_device* dev, u_long addr) 1762439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1772439e4bfSJean-Christophe PLAGNIOL-VILLARD return le32_to_cpu(*(volatile u_long *)(addr + dev->iobase)); 1782439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1792439e4bfSJean-Christophe PLAGNIOL-VILLARD 1802439e4bfSJean-Christophe PLAGNIOL-VILLARD static void OUTL(struct eth_device* dev, int command, u_long addr) 1812439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1822439e4bfSJean-Christophe PLAGNIOL-VILLARD *(volatile u_long *)(addr + dev->iobase) = cpu_to_le32(command); 1832439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1842439e4bfSJean-Christophe PLAGNIOL-VILLARD 1852439e4bfSJean-Christophe PLAGNIOL-VILLARD static struct pci_device_id supported[] = { 1862439e4bfSJean-Christophe PLAGNIOL-VILLARD { PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_TULIP_FAST }, 1872439e4bfSJean-Christophe PLAGNIOL-VILLARD { PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_21142 }, 1882439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_FIX_DAVICOM 1892439e4bfSJean-Christophe PLAGNIOL-VILLARD { PCI_VENDOR_ID_DAVICOM, PCI_DEVICE_ID_DAVICOM_DM9102A }, 1902439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 1912439e4bfSJean-Christophe PLAGNIOL-VILLARD { } 1922439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 1932439e4bfSJean-Christophe PLAGNIOL-VILLARD 1942439e4bfSJean-Christophe PLAGNIOL-VILLARD int dc21x4x_initialize(bd_t *bis) 1952439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1962439e4bfSJean-Christophe PLAGNIOL-VILLARD int idx=0; 1972439e4bfSJean-Christophe PLAGNIOL-VILLARD int card_number = 0; 1982439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int cfrv; 1992439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned char timer; 2002439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_dev_t devbusfn; 2012439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned int iobase; 2022439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned short status; 2032439e4bfSJean-Christophe PLAGNIOL-VILLARD struct eth_device* dev; 2042439e4bfSJean-Christophe PLAGNIOL-VILLARD 2052439e4bfSJean-Christophe PLAGNIOL-VILLARD while(1) { 2062439e4bfSJean-Christophe PLAGNIOL-VILLARD devbusfn = pci_find_devices(supported, idx++); 2072439e4bfSJean-Christophe PLAGNIOL-VILLARD if (devbusfn == -1) { 2082439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 2092439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2102439e4bfSJean-Christophe PLAGNIOL-VILLARD 2112439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Get the chip configuration revision register. */ 2122439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_dword(devbusfn, PCI_REVISION_ID, &cfrv); 2132439e4bfSJean-Christophe PLAGNIOL-VILLARD 2142439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_TULIP_FIX_DAVICOM 2152439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((cfrv & CFRV_RN) < DC2114x_BRK ) { 2162439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Error: The chip is not DC21143.\n"); 2172439e4bfSJean-Christophe PLAGNIOL-VILLARD continue; 2182439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2192439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 2202439e4bfSJean-Christophe PLAGNIOL-VILLARD 2212439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_word(devbusfn, PCI_COMMAND, &status); 2222439e4bfSJean-Christophe PLAGNIOL-VILLARD status |= 2232439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_USE_IO 2242439e4bfSJean-Christophe PLAGNIOL-VILLARD PCI_COMMAND_IO | 2252439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 2262439e4bfSJean-Christophe PLAGNIOL-VILLARD PCI_COMMAND_MEMORY | 2272439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 2282439e4bfSJean-Christophe PLAGNIOL-VILLARD PCI_COMMAND_MASTER; 2292439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_word(devbusfn, PCI_COMMAND, status); 2302439e4bfSJean-Christophe PLAGNIOL-VILLARD 2312439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_word(devbusfn, PCI_COMMAND, &status); 232df6a36fbSLinus Walleij #ifdef CONFIG_TULIP_USE_IO 2332439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(status & PCI_COMMAND_IO)) { 2342439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Error: Can not enable I/O access.\n"); 2352439e4bfSJean-Christophe PLAGNIOL-VILLARD continue; 2362439e4bfSJean-Christophe PLAGNIOL-VILLARD } 237df6a36fbSLinus Walleij #else 238df6a36fbSLinus Walleij if (!(status & PCI_COMMAND_MEMORY)) { 239df6a36fbSLinus Walleij printf("Error: Can not enable MEMORY access.\n"); 2402439e4bfSJean-Christophe PLAGNIOL-VILLARD continue; 2412439e4bfSJean-Christophe PLAGNIOL-VILLARD } 242df6a36fbSLinus Walleij #endif 2432439e4bfSJean-Christophe PLAGNIOL-VILLARD 2442439e4bfSJean-Christophe PLAGNIOL-VILLARD if (!(status & PCI_COMMAND_MASTER)) { 2452439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Error: Can not enable Bus Mastering.\n"); 2462439e4bfSJean-Christophe PLAGNIOL-VILLARD continue; 2472439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2482439e4bfSJean-Christophe PLAGNIOL-VILLARD 2492439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Check the latency timer for values >= 0x60. */ 2502439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_byte(devbusfn, PCI_LATENCY_TIMER, &timer); 2512439e4bfSJean-Christophe PLAGNIOL-VILLARD 2522439e4bfSJean-Christophe PLAGNIOL-VILLARD if (timer < 0x60) { 2532439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x60); 2542439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2552439e4bfSJean-Christophe PLAGNIOL-VILLARD 2562439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_USE_IO 2572439e4bfSJean-Christophe PLAGNIOL-VILLARD /* read BAR for memory space access */ 2582439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_0, &iobase); 2592439e4bfSJean-Christophe PLAGNIOL-VILLARD iobase &= PCI_BASE_ADDRESS_IO_MASK; 2602439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 2612439e4bfSJean-Christophe PLAGNIOL-VILLARD /* read BAR for memory space access */ 2622439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_1, &iobase); 2632439e4bfSJean-Christophe PLAGNIOL-VILLARD iobase &= PCI_BASE_ADDRESS_MEM_MASK; 2642439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 2652439e4bfSJean-Christophe PLAGNIOL-VILLARD debug ("dc21x4x: DEC 21142 PCI Device @0x%x\n", iobase); 2662439e4bfSJean-Christophe PLAGNIOL-VILLARD 2672439e4bfSJean-Christophe PLAGNIOL-VILLARD dev = (struct eth_device*) malloc(sizeof *dev); 2682439e4bfSJean-Christophe PLAGNIOL-VILLARD 269be44f758SNobuhiro Iwamatsu if (!dev) { 270be44f758SNobuhiro Iwamatsu printf("Can not allocalte memory of dc21x4x\n"); 271be44f758SNobuhiro Iwamatsu break; 272be44f758SNobuhiro Iwamatsu } 273be44f758SNobuhiro Iwamatsu memset(dev, 0, sizeof(*dev)); 274be44f758SNobuhiro Iwamatsu 2752439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_FIX_DAVICOM 2762439e4bfSJean-Christophe PLAGNIOL-VILLARD sprintf(dev->name, "Davicom#%d", card_number); 2772439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 2782439e4bfSJean-Christophe PLAGNIOL-VILLARD sprintf(dev->name, "dc21x4x#%d", card_number); 2792439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 2802439e4bfSJean-Christophe PLAGNIOL-VILLARD 2812439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_USE_IO 2822439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->iobase = pci_io_to_phys(devbusfn, iobase); 2832439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 2842439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->iobase = pci_mem_to_phys(devbusfn, iobase); 2852439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 2862439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->priv = (void*) devbusfn; 2872439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->init = dc21x4x_init; 2882439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->halt = dc21x4x_halt; 2892439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->send = dc21x4x_send; 2902439e4bfSJean-Christophe PLAGNIOL-VILLARD dev->recv = dc21x4x_recv; 2912439e4bfSJean-Christophe PLAGNIOL-VILLARD 2922439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Ensure we're not sleeping. */ 2932439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_byte(devbusfn, PCI_CFDA_PSM, WAKEUP); 2942439e4bfSJean-Christophe PLAGNIOL-VILLARD 2952439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10 * 1000); 2962439e4bfSJean-Christophe PLAGNIOL-VILLARD 2972439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_TULIP_FIX_DAVICOM 2982439e4bfSJean-Christophe PLAGNIOL-VILLARD read_hw_addr(dev, bis); 2992439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 3002439e4bfSJean-Christophe PLAGNIOL-VILLARD eth_register(dev); 3012439e4bfSJean-Christophe PLAGNIOL-VILLARD 3022439e4bfSJean-Christophe PLAGNIOL-VILLARD card_number++; 3032439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3042439e4bfSJean-Christophe PLAGNIOL-VILLARD 3052439e4bfSJean-Christophe PLAGNIOL-VILLARD return card_number; 3062439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3072439e4bfSJean-Christophe PLAGNIOL-VILLARD 3082439e4bfSJean-Christophe PLAGNIOL-VILLARD static int dc21x4x_init(struct eth_device* dev, bd_t* bis) 3092439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3102439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 3112439e4bfSJean-Christophe PLAGNIOL-VILLARD int devbusfn = (int) dev->priv; 3122439e4bfSJean-Christophe PLAGNIOL-VILLARD 3132439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Ensure we're not sleeping. */ 3142439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_byte(devbusfn, PCI_CFDA_PSM, WAKEUP); 3152439e4bfSJean-Christophe PLAGNIOL-VILLARD 3162439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_FIX_DAVICOM 3172439e4bfSJean-Christophe PLAGNIOL-VILLARD RESET_DM9102(dev); 3182439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 3192439e4bfSJean-Christophe PLAGNIOL-VILLARD RESET_DE4X5(dev); 3202439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 3212439e4bfSJean-Christophe PLAGNIOL-VILLARD 3222439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((INL(dev, DE4X5_STS) & (STS_TS | STS_RS)) != 0) { 3232439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Error: Cannot reset ethernet controller.\n"); 324422b1a01SBen Warren return -1; 3252439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3262439e4bfSJean-Christophe PLAGNIOL-VILLARD 3272439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_SELECT_MEDIA 3282439e4bfSJean-Christophe PLAGNIOL-VILLARD dc21x4x_select_media(dev); 3292439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 3302439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, OMR_SDP | OMR_PS | OMR_PM, DE4X5_OMR); 3312439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 3322439e4bfSJean-Christophe PLAGNIOL-VILLARD 3332439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < NUM_RX_DESC; i++) { 3342439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_ring[i].status = cpu_to_le32(R_OWN); 3352439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_ring[i].des1 = cpu_to_le32(RX_BUFF_SZ); 336*1fd92db8SJoe Hershberger rx_ring[i].buf = cpu_to_le32( 337*1fd92db8SJoe Hershberger phys_to_bus((u32)net_rx_packets[i])); 3382439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_FIX_DAVICOM 339*1fd92db8SJoe Hershberger rx_ring[i].next = cpu_to_le32( 340*1fd92db8SJoe Hershberger phys_to_bus((u32)&rx_ring[(i + 1) % NUM_RX_DESC])); 3412439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 3422439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_ring[i].next = 0; 3432439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 3442439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3452439e4bfSJean-Christophe PLAGNIOL-VILLARD 3462439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i=0; i < NUM_TX_DESC; i++) { 3472439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[i].status = 0; 3482439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[i].des1 = 0; 3492439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[i].buf = 0; 3502439e4bfSJean-Christophe PLAGNIOL-VILLARD 3512439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_TULIP_FIX_DAVICOM 3522439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[i].next = cpu_to_le32(phys_to_bus((u32) &tx_ring[(i+1) % NUM_TX_DESC])); 3532439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 3542439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[i].next = 0; 3552439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 3562439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3572439e4bfSJean-Christophe PLAGNIOL-VILLARD 3582439e4bfSJean-Christophe PLAGNIOL-VILLARD rxRingSize = NUM_RX_DESC; 3592439e4bfSJean-Christophe PLAGNIOL-VILLARD txRingSize = NUM_TX_DESC; 3602439e4bfSJean-Christophe PLAGNIOL-VILLARD 3612439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Write the end of list marker to the descriptor lists. */ 3622439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_ring[rxRingSize - 1].des1 |= cpu_to_le32(RD_RER); 3632439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[txRingSize - 1].des1 |= cpu_to_le32(TD_TER); 3642439e4bfSJean-Christophe PLAGNIOL-VILLARD 3652439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Tell the adapter where the TX/RX rings are located. */ 3662439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, phys_to_bus((u32) &rx_ring), DE4X5_RRBA); 3672439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, phys_to_bus((u32) &tx_ring), DE4X5_TRBA); 3682439e4bfSJean-Christophe PLAGNIOL-VILLARD 3692439e4bfSJean-Christophe PLAGNIOL-VILLARD START_DE4X5(dev); 3702439e4bfSJean-Christophe PLAGNIOL-VILLARD 3712439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_new = 0; 3722439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_new = 0; 3732439e4bfSJean-Christophe PLAGNIOL-VILLARD 3742439e4bfSJean-Christophe PLAGNIOL-VILLARD send_setup_frame(dev, bis); 3752439e4bfSJean-Christophe PLAGNIOL-VILLARD 376422b1a01SBen Warren return 0; 3772439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3782439e4bfSJean-Christophe PLAGNIOL-VILLARD 3796636c701SJoe Hershberger static int dc21x4x_send(struct eth_device *dev, void *packet, int length) 3802439e4bfSJean-Christophe PLAGNIOL-VILLARD { 3812439e4bfSJean-Christophe PLAGNIOL-VILLARD int status = -1; 3822439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 3832439e4bfSJean-Christophe PLAGNIOL-VILLARD 3842439e4bfSJean-Christophe PLAGNIOL-VILLARD if (length <= 0) { 3852439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: bad packet size: %d\n", dev->name, length); 3862439e4bfSJean-Christophe PLAGNIOL-VILLARD goto Done; 3872439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3882439e4bfSJean-Christophe PLAGNIOL-VILLARD 3892439e4bfSJean-Christophe PLAGNIOL-VILLARD for(i = 0; tx_ring[tx_new].status & cpu_to_le32(T_OWN); i++) { 3902439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i >= TOUT_LOOP) { 3912439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: tx error buffer not ready\n", dev->name); 3922439e4bfSJean-Christophe PLAGNIOL-VILLARD goto Done; 3932439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3942439e4bfSJean-Christophe PLAGNIOL-VILLARD } 3952439e4bfSJean-Christophe PLAGNIOL-VILLARD 3962439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[tx_new].buf = cpu_to_le32(phys_to_bus((u32) packet)); 3972439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[tx_new].des1 = cpu_to_le32(TD_TER | TD_LS | TD_FS | length); 3982439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[tx_new].status = cpu_to_le32(T_OWN); 3992439e4bfSJean-Christophe PLAGNIOL-VILLARD 4002439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, POLL_DEMAND, DE4X5_TPD); 4012439e4bfSJean-Christophe PLAGNIOL-VILLARD 4022439e4bfSJean-Christophe PLAGNIOL-VILLARD for(i = 0; tx_ring[tx_new].status & cpu_to_le32(T_OWN); i++) { 4032439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i >= TOUT_LOOP) { 4042439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(".%s: tx buffer not ready\n", dev->name); 4052439e4bfSJean-Christophe PLAGNIOL-VILLARD goto Done; 4062439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4072439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4082439e4bfSJean-Christophe PLAGNIOL-VILLARD 4092439e4bfSJean-Christophe PLAGNIOL-VILLARD if (le32_to_cpu(tx_ring[tx_new].status) & TD_ES) { 4102439e4bfSJean-Christophe PLAGNIOL-VILLARD #if 0 /* test-only */ 4112439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("TX error status = 0x%08X\n", 4122439e4bfSJean-Christophe PLAGNIOL-VILLARD le32_to_cpu(tx_ring[tx_new].status)); 4132439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 4142439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[tx_new].status = 0x0; 4152439e4bfSJean-Christophe PLAGNIOL-VILLARD goto Done; 4162439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4172439e4bfSJean-Christophe PLAGNIOL-VILLARD 4182439e4bfSJean-Christophe PLAGNIOL-VILLARD status = length; 4192439e4bfSJean-Christophe PLAGNIOL-VILLARD 4202439e4bfSJean-Christophe PLAGNIOL-VILLARD Done: 4212439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_new = (tx_new+1) % NUM_TX_DESC; 4222439e4bfSJean-Christophe PLAGNIOL-VILLARD return status; 4232439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4242439e4bfSJean-Christophe PLAGNIOL-VILLARD 4252439e4bfSJean-Christophe PLAGNIOL-VILLARD static int dc21x4x_recv(struct eth_device* dev) 4262439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4272439e4bfSJean-Christophe PLAGNIOL-VILLARD s32 status; 4282439e4bfSJean-Christophe PLAGNIOL-VILLARD int length = 0; 4292439e4bfSJean-Christophe PLAGNIOL-VILLARD 4302439e4bfSJean-Christophe PLAGNIOL-VILLARD for ( ; ; ) { 4312439e4bfSJean-Christophe PLAGNIOL-VILLARD status = (s32)le32_to_cpu(rx_ring[rx_new].status); 4322439e4bfSJean-Christophe PLAGNIOL-VILLARD 4332439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & R_OWN) { 4342439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 4352439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4362439e4bfSJean-Christophe PLAGNIOL-VILLARD 4372439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & RD_LS) { 4382439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Valid frame status. 4392439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 4402439e4bfSJean-Christophe PLAGNIOL-VILLARD if (status & RD_ES) { 4412439e4bfSJean-Christophe PLAGNIOL-VILLARD 4422439e4bfSJean-Christophe PLAGNIOL-VILLARD /* There was an error. 4432439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 4442439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("RX error status = 0x%08X\n", status); 4452439e4bfSJean-Christophe PLAGNIOL-VILLARD } else { 4462439e4bfSJean-Christophe PLAGNIOL-VILLARD /* A valid frame received. 4472439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 4482439e4bfSJean-Christophe PLAGNIOL-VILLARD length = (le32_to_cpu(rx_ring[rx_new].status) >> 16); 4492439e4bfSJean-Christophe PLAGNIOL-VILLARD 4502439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Pass the packet up to the protocol 4512439e4bfSJean-Christophe PLAGNIOL-VILLARD * layers. 4522439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 453*1fd92db8SJoe Hershberger net_process_received_packet( 454*1fd92db8SJoe Hershberger net_rx_packets[rx_new], length - 4); 4552439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4562439e4bfSJean-Christophe PLAGNIOL-VILLARD 4572439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Change buffer ownership for this frame, back 4582439e4bfSJean-Christophe PLAGNIOL-VILLARD * to the adapter. 4592439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 4602439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_ring[rx_new].status = cpu_to_le32(R_OWN); 4612439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4622439e4bfSJean-Christophe PLAGNIOL-VILLARD 4632439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Update entry information. 4642439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 4652439e4bfSJean-Christophe PLAGNIOL-VILLARD rx_new = (rx_new + 1) % rxRingSize; 4662439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4672439e4bfSJean-Christophe PLAGNIOL-VILLARD 4682439e4bfSJean-Christophe PLAGNIOL-VILLARD return length; 4692439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4702439e4bfSJean-Christophe PLAGNIOL-VILLARD 4712439e4bfSJean-Christophe PLAGNIOL-VILLARD static void dc21x4x_halt(struct eth_device* dev) 4722439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4732439e4bfSJean-Christophe PLAGNIOL-VILLARD int devbusfn = (int) dev->priv; 4742439e4bfSJean-Christophe PLAGNIOL-VILLARD 4752439e4bfSJean-Christophe PLAGNIOL-VILLARD STOP_DE4X5(dev); 4762439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, 0, DE4X5_SICR); 4772439e4bfSJean-Christophe PLAGNIOL-VILLARD 4782439e4bfSJean-Christophe PLAGNIOL-VILLARD pci_write_config_byte(devbusfn, PCI_CFDA_PSM, SLEEP); 4792439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4802439e4bfSJean-Christophe PLAGNIOL-VILLARD 4812439e4bfSJean-Christophe PLAGNIOL-VILLARD static void send_setup_frame(struct eth_device* dev, bd_t *bis) 4822439e4bfSJean-Christophe PLAGNIOL-VILLARD { 4832439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 4842439e4bfSJean-Christophe PLAGNIOL-VILLARD char setup_frame[SETUP_FRAME_LEN]; 4852439e4bfSJean-Christophe PLAGNIOL-VILLARD char *pa = &setup_frame[0]; 4862439e4bfSJean-Christophe PLAGNIOL-VILLARD 4872439e4bfSJean-Christophe PLAGNIOL-VILLARD memset(pa, 0xff, SETUP_FRAME_LEN); 4882439e4bfSJean-Christophe PLAGNIOL-VILLARD 4892439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < ETH_ALEN; i++) { 4902439e4bfSJean-Christophe PLAGNIOL-VILLARD *(pa + (i & 1)) = dev->enetaddr[i]; 4912439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i & 0x01) { 4922439e4bfSJean-Christophe PLAGNIOL-VILLARD pa += 4; 4932439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4942439e4bfSJean-Christophe PLAGNIOL-VILLARD } 4952439e4bfSJean-Christophe PLAGNIOL-VILLARD 4962439e4bfSJean-Christophe PLAGNIOL-VILLARD for(i = 0; tx_ring[tx_new].status & cpu_to_le32(T_OWN); i++) { 4972439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i >= TOUT_LOOP) { 4982439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: tx error buffer not ready\n", dev->name); 4992439e4bfSJean-Christophe PLAGNIOL-VILLARD goto Done; 5002439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5012439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5022439e4bfSJean-Christophe PLAGNIOL-VILLARD 5032439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[tx_new].buf = cpu_to_le32(phys_to_bus((u32) &setup_frame[0])); 5042439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[tx_new].des1 = cpu_to_le32(TD_TER | TD_SET| SETUP_FRAME_LEN); 5052439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_ring[tx_new].status = cpu_to_le32(T_OWN); 5062439e4bfSJean-Christophe PLAGNIOL-VILLARD 5072439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, POLL_DEMAND, DE4X5_TPD); 5082439e4bfSJean-Christophe PLAGNIOL-VILLARD 5092439e4bfSJean-Christophe PLAGNIOL-VILLARD for(i = 0; tx_ring[tx_new].status & cpu_to_le32(T_OWN); i++) { 5102439e4bfSJean-Christophe PLAGNIOL-VILLARD if (i >= TOUT_LOOP) { 5112439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%s: tx buffer not ready\n", dev->name); 5122439e4bfSJean-Christophe PLAGNIOL-VILLARD goto Done; 5132439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5142439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5152439e4bfSJean-Christophe PLAGNIOL-VILLARD 5162439e4bfSJean-Christophe PLAGNIOL-VILLARD if (le32_to_cpu(tx_ring[tx_new].status) != 0x7FFFFFFF) { 5172439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("TX error status2 = 0x%08X\n", le32_to_cpu(tx_ring[tx_new].status)); 5182439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5192439e4bfSJean-Christophe PLAGNIOL-VILLARD tx_new = (tx_new+1) % NUM_TX_DESC; 5202439e4bfSJean-Christophe PLAGNIOL-VILLARD 5212439e4bfSJean-Christophe PLAGNIOL-VILLARD Done: 5222439e4bfSJean-Christophe PLAGNIOL-VILLARD return; 5232439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5242439e4bfSJean-Christophe PLAGNIOL-VILLARD 5252439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(UPDATE_SROM) || !defined(CONFIG_TULIP_FIX_DAVICOM) 5262439e4bfSJean-Christophe PLAGNIOL-VILLARD /* SROM Read and write routines. 5272439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 5282439e4bfSJean-Christophe PLAGNIOL-VILLARD static void 5292439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(struct eth_device* dev, u_int command, u_long addr) 5302439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5312439e4bfSJean-Christophe PLAGNIOL-VILLARD OUTL(dev, command, addr); 5322439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1); 5332439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5342439e4bfSJean-Christophe PLAGNIOL-VILLARD 5352439e4bfSJean-Christophe PLAGNIOL-VILLARD static int 5362439e4bfSJean-Christophe PLAGNIOL-VILLARD getfrom_srom(struct eth_device* dev, u_long addr) 5372439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5382439e4bfSJean-Christophe PLAGNIOL-VILLARD s32 tmp; 5392439e4bfSJean-Christophe PLAGNIOL-VILLARD 5402439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp = INL(dev, addr); 5412439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(1); 5422439e4bfSJean-Christophe PLAGNIOL-VILLARD 5432439e4bfSJean-Christophe PLAGNIOL-VILLARD return tmp; 5442439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5452439e4bfSJean-Christophe PLAGNIOL-VILLARD 5462439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Note: this routine returns extra data bits for size detection. */ 5472439e4bfSJean-Christophe PLAGNIOL-VILLARD static int do_read_eeprom(struct eth_device *dev, u_long ioaddr, int location, int addr_len) 5482439e4bfSJean-Christophe PLAGNIOL-VILLARD { 5492439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 5502439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned retval = 0; 5512439e4bfSJean-Christophe PLAGNIOL-VILLARD int read_cmd = location | (SROM_READ_CMD << addr_len); 5522439e4bfSJean-Christophe PLAGNIOL-VILLARD 5532439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev, SROM_RD | SROM_SR, ioaddr); 5542439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev, SROM_RD | SROM_SR | DT_CS, ioaddr); 5552439e4bfSJean-Christophe PLAGNIOL-VILLARD 5562439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM 5572439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(" EEPROM read at %d ", location); 5582439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 5592439e4bfSJean-Christophe PLAGNIOL-VILLARD 5602439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Shift the read command bits out. */ 5612439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 4 + addr_len; i >= 0; i--) { 5622439e4bfSJean-Christophe PLAGNIOL-VILLARD short dataval = (read_cmd & (1 << i)) ? EE_DATA_WRITE : 0; 5632439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev, SROM_RD | SROM_SR | DT_CS | dataval, ioaddr); 5642439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 5652439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev, SROM_RD | SROM_SR | DT_CS | dataval | DT_CLK, ioaddr); 5662439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 5672439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM2 5682439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%X", getfrom_srom(dev, ioaddr) & 15); 5692439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 5702439e4bfSJean-Christophe PLAGNIOL-VILLARD retval = (retval << 1) | ((getfrom_srom(dev, ioaddr) & EE_DATA_READ) ? 1 : 0); 5712439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5722439e4bfSJean-Christophe PLAGNIOL-VILLARD 5732439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev, SROM_RD | SROM_SR | DT_CS, ioaddr); 5742439e4bfSJean-Christophe PLAGNIOL-VILLARD 5752439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM2 5762439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(" :%X:", getfrom_srom(dev, ioaddr) & 15); 5772439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 5782439e4bfSJean-Christophe PLAGNIOL-VILLARD 5792439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 16; i > 0; i--) { 5802439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev, SROM_RD | SROM_SR | DT_CS | DT_CLK, ioaddr); 5812439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 5822439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM2 5832439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%X", getfrom_srom(dev, ioaddr) & 15); 5842439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 5852439e4bfSJean-Christophe PLAGNIOL-VILLARD retval = (retval << 1) | ((getfrom_srom(dev, ioaddr) & EE_DATA_READ) ? 1 : 0); 5862439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev, SROM_RD | SROM_SR | DT_CS, ioaddr); 5872439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 5882439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5892439e4bfSJean-Christophe PLAGNIOL-VILLARD 5902439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Terminate the EEPROM access. */ 5912439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev, SROM_RD | SROM_SR, ioaddr); 5922439e4bfSJean-Christophe PLAGNIOL-VILLARD 5932439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM2 5942439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(" EEPROM value at %d is %5.5x.\n", location, retval); 5952439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 5962439e4bfSJean-Christophe PLAGNIOL-VILLARD 5972439e4bfSJean-Christophe PLAGNIOL-VILLARD return retval; 5982439e4bfSJean-Christophe PLAGNIOL-VILLARD } 5992439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* UPDATE_SROM || !CONFIG_TULIP_FIX_DAVICOM */ 6002439e4bfSJean-Christophe PLAGNIOL-VILLARD 6012439e4bfSJean-Christophe PLAGNIOL-VILLARD /* This executes a generic EEPROM command, typically a write or write 6022439e4bfSJean-Christophe PLAGNIOL-VILLARD * enable. It returns the data output from the EEPROM, and thus may 6032439e4bfSJean-Christophe PLAGNIOL-VILLARD * also be used for reads. 6042439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 6052439e4bfSJean-Christophe PLAGNIOL-VILLARD #if defined(UPDATE_SROM) || !defined(CONFIG_TULIP_FIX_DAVICOM) 6062439e4bfSJean-Christophe PLAGNIOL-VILLARD static int do_eeprom_cmd(struct eth_device *dev, u_long ioaddr, int cmd, int cmd_len) 6072439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6082439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned retval = 0; 6092439e4bfSJean-Christophe PLAGNIOL-VILLARD 6102439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM 6112439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(" EEPROM op 0x%x: ", cmd); 6122439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6132439e4bfSJean-Christophe PLAGNIOL-VILLARD 6142439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev,SROM_RD | SROM_SR | DT_CS | DT_CLK, ioaddr); 6152439e4bfSJean-Christophe PLAGNIOL-VILLARD 6162439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Shift the command bits out. */ 6172439e4bfSJean-Christophe PLAGNIOL-VILLARD do { 6182439e4bfSJean-Christophe PLAGNIOL-VILLARD short dataval = (cmd & (1 << cmd_len)) ? EE_WRITE_1 : EE_WRITE_0; 6192439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev,dataval, ioaddr); 6202439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 6212439e4bfSJean-Christophe PLAGNIOL-VILLARD 6222439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM2 6232439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("%X", getfrom_srom(dev,ioaddr) & 15); 6242439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6252439e4bfSJean-Christophe PLAGNIOL-VILLARD 6262439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev,dataval | DT_CLK, ioaddr); 6272439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10); 6282439e4bfSJean-Christophe PLAGNIOL-VILLARD retval = (retval << 1) | ((getfrom_srom(dev,ioaddr) & EE_DATA_READ) ? 1 : 0); 6292439e4bfSJean-Christophe PLAGNIOL-VILLARD } while (--cmd_len >= 0); 6302439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev,SROM_RD | SROM_SR | DT_CS, ioaddr); 6312439e4bfSJean-Christophe PLAGNIOL-VILLARD 6322439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Terminate the EEPROM access. */ 6332439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev,SROM_RD | SROM_SR, ioaddr); 6342439e4bfSJean-Christophe PLAGNIOL-VILLARD 6352439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM 6362439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(" EEPROM result is 0x%5.5x.\n", retval); 6372439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6382439e4bfSJean-Christophe PLAGNIOL-VILLARD 6392439e4bfSJean-Christophe PLAGNIOL-VILLARD return retval; 6402439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6412439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* UPDATE_SROM || !CONFIG_TULIP_FIX_DAVICOM */ 6422439e4bfSJean-Christophe PLAGNIOL-VILLARD 6432439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_TULIP_FIX_DAVICOM 6442439e4bfSJean-Christophe PLAGNIOL-VILLARD static int read_srom(struct eth_device *dev, u_long ioaddr, int index) 6452439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6462439e4bfSJean-Christophe PLAGNIOL-VILLARD int ee_addr_size = do_read_eeprom(dev, ioaddr, 0xff, 8) & 0x40000 ? 8 : 6; 6472439e4bfSJean-Christophe PLAGNIOL-VILLARD 6482439e4bfSJean-Christophe PLAGNIOL-VILLARD return do_eeprom_cmd(dev, ioaddr, 6492439e4bfSJean-Christophe PLAGNIOL-VILLARD (((SROM_READ_CMD << ee_addr_size) | index) << 16) 6502439e4bfSJean-Christophe PLAGNIOL-VILLARD | 0xffff, 3 + ee_addr_size + 16); 6512439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6522439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_TULIP_FIX_DAVICOM */ 6532439e4bfSJean-Christophe PLAGNIOL-VILLARD 6542439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef UPDATE_SROM 6552439e4bfSJean-Christophe PLAGNIOL-VILLARD static int write_srom(struct eth_device *dev, u_long ioaddr, int index, int new_value) 6562439e4bfSJean-Christophe PLAGNIOL-VILLARD { 6572439e4bfSJean-Christophe PLAGNIOL-VILLARD int ee_addr_size = do_read_eeprom(dev, ioaddr, 0xff, 8) & 0x40000 ? 8 : 6; 6582439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 6592439e4bfSJean-Christophe PLAGNIOL-VILLARD unsigned short newval; 6602439e4bfSJean-Christophe PLAGNIOL-VILLARD 6612439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(10*1000); /* test-only */ 6622439e4bfSJean-Christophe PLAGNIOL-VILLARD 6632439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM 6642439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("ee_addr_size=%d.\n", ee_addr_size); 6652439e4bfSJean-Christophe PLAGNIOL-VILLARD printf("Writing new entry 0x%4.4x to offset %d.\n", new_value, index); 6662439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6672439e4bfSJean-Christophe PLAGNIOL-VILLARD 6682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Enable programming modes. */ 6692439e4bfSJean-Christophe PLAGNIOL-VILLARD do_eeprom_cmd(dev, ioaddr, (0x4f << (ee_addr_size-4)), 3+ee_addr_size); 6702439e4bfSJean-Christophe PLAGNIOL-VILLARD 6712439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Do the actual write. */ 6722439e4bfSJean-Christophe PLAGNIOL-VILLARD do_eeprom_cmd(dev, ioaddr, 6732439e4bfSJean-Christophe PLAGNIOL-VILLARD (((SROM_WRITE_CMD<<ee_addr_size)|index) << 16) | new_value, 6742439e4bfSJean-Christophe PLAGNIOL-VILLARD 3 + ee_addr_size + 16); 6752439e4bfSJean-Christophe PLAGNIOL-VILLARD 6762439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Poll for write finished. */ 6772439e4bfSJean-Christophe PLAGNIOL-VILLARD sendto_srom(dev, SROM_RD | SROM_SR | DT_CS, ioaddr); 6782439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 10000; i++) /* Typical 2000 ticks */ 6792439e4bfSJean-Christophe PLAGNIOL-VILLARD if (getfrom_srom(dev, ioaddr) & EE_DATA_READ) 6802439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 6812439e4bfSJean-Christophe PLAGNIOL-VILLARD 6822439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM 6832439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(" Write finished after %d ticks.\n", i); 6842439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6852439e4bfSJean-Christophe PLAGNIOL-VILLARD 6862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Disable programming. */ 6872439e4bfSJean-Christophe PLAGNIOL-VILLARD do_eeprom_cmd(dev, ioaddr, (0x40 << (ee_addr_size-4)), 3 + ee_addr_size); 6882439e4bfSJean-Christophe PLAGNIOL-VILLARD 6892439e4bfSJean-Christophe PLAGNIOL-VILLARD /* And read the result. */ 6902439e4bfSJean-Christophe PLAGNIOL-VILLARD newval = do_eeprom_cmd(dev, ioaddr, 6912439e4bfSJean-Christophe PLAGNIOL-VILLARD (((SROM_READ_CMD<<ee_addr_size)|index) << 16) 6922439e4bfSJean-Christophe PLAGNIOL-VILLARD | 0xffff, 3 + ee_addr_size + 16); 6932439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG_SROM 6942439e4bfSJean-Christophe PLAGNIOL-VILLARD printf(" New value at offset %d is %4.4x.\n", index, newval); 6952439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6962439e4bfSJean-Christophe PLAGNIOL-VILLARD return 1; 6972439e4bfSJean-Christophe PLAGNIOL-VILLARD } 6982439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 6992439e4bfSJean-Christophe PLAGNIOL-VILLARD 7002439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_TULIP_FIX_DAVICOM 7012439e4bfSJean-Christophe PLAGNIOL-VILLARD static void read_hw_addr(struct eth_device *dev, bd_t *bis) 7022439e4bfSJean-Christophe PLAGNIOL-VILLARD { 7032439e4bfSJean-Christophe PLAGNIOL-VILLARD u_short tmp, *p = (u_short *)(&dev->enetaddr[0]); 7042439e4bfSJean-Christophe PLAGNIOL-VILLARD int i, j = 0; 7052439e4bfSJean-Christophe PLAGNIOL-VILLARD 7062439e4bfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < (ETH_ALEN >> 1); i++) { 7072439e4bfSJean-Christophe PLAGNIOL-VILLARD tmp = read_srom(dev, DE4X5_APROM, ((SROM_HWADD >> 1) + i)); 7082439e4bfSJean-Christophe PLAGNIOL-VILLARD *p = le16_to_cpu(tmp); 7092439e4bfSJean-Christophe PLAGNIOL-VILLARD j += *p++; 7102439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7112439e4bfSJean-Christophe PLAGNIOL-VILLARD 7122439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((j == 0) || (j == 0x2fffd)) { 7132439e4bfSJean-Christophe PLAGNIOL-VILLARD memset (dev->enetaddr, 0, ETH_ALEN); 7142439e4bfSJean-Christophe PLAGNIOL-VILLARD debug ("Warning: can't read HW address from SROM.\n"); 7152439e4bfSJean-Christophe PLAGNIOL-VILLARD goto Done; 7162439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7172439e4bfSJean-Christophe PLAGNIOL-VILLARD 7182439e4bfSJean-Christophe PLAGNIOL-VILLARD return; 7192439e4bfSJean-Christophe PLAGNIOL-VILLARD 7202439e4bfSJean-Christophe PLAGNIOL-VILLARD Done: 7212439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef UPDATE_SROM 7222439e4bfSJean-Christophe PLAGNIOL-VILLARD update_srom(dev, bis); 7232439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 7242439e4bfSJean-Christophe PLAGNIOL-VILLARD return; 7252439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7262439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_TULIP_FIX_DAVICOM */ 7272439e4bfSJean-Christophe PLAGNIOL-VILLARD 7282439e4bfSJean-Christophe PLAGNIOL-VILLARD #ifdef UPDATE_SROM 7292439e4bfSJean-Christophe PLAGNIOL-VILLARD static void update_srom(struct eth_device *dev, bd_t *bis) 7302439e4bfSJean-Christophe PLAGNIOL-VILLARD { 7312439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 7322439e4bfSJean-Christophe PLAGNIOL-VILLARD static unsigned short eeprom[0x40] = { 7332439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x140b, 0x6610, 0x0000, 0x0000, /* 00 */ 7342439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x0000, /* 04 */ 7352439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x00a3, 0x0103, 0x0000, 0x0000, /* 08 */ 7362439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x1f00, 0x0000, 0x0000, /* 0c */ 7372439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0108, 0x038d, 0x0000, 0x0000, /* 10 */ 7382439e4bfSJean-Christophe PLAGNIOL-VILLARD 0xe078, 0x0001, 0x0040, 0x0018, /* 14 */ 7392439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x0000, /* 18 */ 7402439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x0000, /* 1c */ 7412439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x0000, /* 20 */ 7422439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x0000, /* 24 */ 7432439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x0000, /* 28 */ 7442439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x0000, /* 2c */ 7452439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x0000, /* 30 */ 7462439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x0000, /* 34 */ 7472439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x0000, /* 38 */ 7482439e4bfSJean-Christophe PLAGNIOL-VILLARD 0x0000, 0x0000, 0x0000, 0x4e07, /* 3c */ 7492439e4bfSJean-Christophe PLAGNIOL-VILLARD }; 750d3f87148SMike Frysinger uchar enetaddr[6]; 7512439e4bfSJean-Christophe PLAGNIOL-VILLARD 7522439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Ethernet Addr... */ 753d3f87148SMike Frysinger if (!eth_getenv_enetaddr("ethaddr", enetaddr)) 754d3f87148SMike Frysinger return; 755d3f87148SMike Frysinger eeprom[0x0a] = (enetaddr[1] << 8) | enetaddr[0]; 756d3f87148SMike Frysinger eeprom[0x0b] = (enetaddr[3] << 8) | enetaddr[2]; 757d3f87148SMike Frysinger eeprom[0x0c] = (enetaddr[5] << 8) | enetaddr[4]; 7582439e4bfSJean-Christophe PLAGNIOL-VILLARD 75953677ef1SWolfgang Denk for (i=0; i<0x40; i++) { 7602439e4bfSJean-Christophe PLAGNIOL-VILLARD write_srom(dev, DE4X5_APROM, i, eeprom[i]); 7612439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7622439e4bfSJean-Christophe PLAGNIOL-VILLARD } 7632439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif /* UPDATE_SROM */ 764