xref: /rk3399_rockchip-uboot/drivers/net/davinci_emac.c (revision fb1d6332b5430b90a8fa8ebab709f33a60e9f816)
109cdd1b9SBen Warren /*
209cdd1b9SBen Warren  * Ethernet driver for TI TMS320DM644x (DaVinci) chips.
309cdd1b9SBen Warren  *
409cdd1b9SBen Warren  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
509cdd1b9SBen Warren  *
609cdd1b9SBen Warren  * Parts shamelessly stolen from TI's dm644x_emac.c. Original copyright
709cdd1b9SBen Warren  * follows:
809cdd1b9SBen Warren  *
909cdd1b9SBen Warren  * ----------------------------------------------------------------------------
1009cdd1b9SBen Warren  *
1109cdd1b9SBen Warren  * dm644x_emac.c
1209cdd1b9SBen Warren  *
1309cdd1b9SBen Warren  * TI DaVinci (DM644X) EMAC peripheral driver source for DV-EVM
1409cdd1b9SBen Warren  *
1509cdd1b9SBen Warren  * Copyright (C) 2005 Texas Instruments.
1609cdd1b9SBen Warren  *
1709cdd1b9SBen Warren  * ----------------------------------------------------------------------------
1809cdd1b9SBen Warren  *
1909cdd1b9SBen Warren  * This program is free software; you can redistribute it and/or modify
2009cdd1b9SBen Warren  * it under the terms of the GNU General Public License as published by
2109cdd1b9SBen Warren  * the Free Software Foundation; either version 2 of the License, or
2209cdd1b9SBen Warren  * (at your option) any later version.
2309cdd1b9SBen Warren  *
2409cdd1b9SBen Warren  * This program is distributed in the hope that it will be useful,
2509cdd1b9SBen Warren  * but WITHOUT ANY WARRANTY; without even the implied warranty of
2609cdd1b9SBen Warren  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
2709cdd1b9SBen Warren  * GNU General Public License for more details.
2809cdd1b9SBen Warren  *
2909cdd1b9SBen Warren  *  You should have received a copy of the GNU General Public License
3009cdd1b9SBen Warren  *  along with this program; if not, write to the Free Software
3109cdd1b9SBen Warren  *  Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
3209cdd1b9SBen Warren  * ----------------------------------------------------------------------------
3309cdd1b9SBen Warren 
3409cdd1b9SBen Warren  * Modifications:
3509cdd1b9SBen Warren  * ver. 1.0: Sep 2005, Anant Gole - Created EMAC version for uBoot.
3609cdd1b9SBen Warren  * ver  1.1: Nov 2005, Anant Gole - Extended the RX logic for multiple descriptors
3709cdd1b9SBen Warren  *
3809cdd1b9SBen Warren  */
3909cdd1b9SBen Warren #include <common.h>
4009cdd1b9SBen Warren #include <command.h>
4109cdd1b9SBen Warren #include <net.h>
4209cdd1b9SBen Warren #include <miiphy.h>
438453587eSBen Warren #include <malloc.h>
4409cdd1b9SBen Warren #include <asm/arch/emac_defs.h>
45d7e35437SNick Thompson #include <asm/io.h>
4609cdd1b9SBen Warren 
4709cdd1b9SBen Warren unsigned int	emac_dbg = 0;
4809cdd1b9SBen Warren #define debug_emac(fmt,args...)	if (emac_dbg) printf(fmt,##args)
4909cdd1b9SBen Warren 
50d7e35437SNick Thompson #ifdef DAVINCI_EMAC_GIG_ENABLE
51*fb1d6332SManjunath Hadli #define emac_gigabit_enable(phy_addr)	davinci_eth_gigabit_enable(phy_addr)
52d7e35437SNick Thompson #else
53*fb1d6332SManjunath Hadli #define emac_gigabit_enable(phy_addr)	/* no gigabit to enable */
54d7e35437SNick Thompson #endif
55d7e35437SNick Thompson 
5609cdd1b9SBen Warren static void davinci_eth_mdio_enable(void);
5709cdd1b9SBen Warren 
5809cdd1b9SBen Warren static int gen_init_phy(int phy_addr);
5909cdd1b9SBen Warren static int gen_is_phy_connected(int phy_addr);
6009cdd1b9SBen Warren static int gen_get_link_speed(int phy_addr);
6109cdd1b9SBen Warren static int gen_auto_negotiate(int phy_addr);
6209cdd1b9SBen Warren 
6309cdd1b9SBen Warren void eth_mdio_enable(void)
6409cdd1b9SBen Warren {
6509cdd1b9SBen Warren 	davinci_eth_mdio_enable();
6609cdd1b9SBen Warren }
6709cdd1b9SBen Warren 
6809cdd1b9SBen Warren /* EMAC Addresses */
6909cdd1b9SBen Warren static volatile emac_regs	*adap_emac = (emac_regs *)EMAC_BASE_ADDR;
7009cdd1b9SBen Warren static volatile ewrap_regs	*adap_ewrap = (ewrap_regs *)EMAC_WRAPPER_BASE_ADDR;
7109cdd1b9SBen Warren static volatile mdio_regs	*adap_mdio = (mdio_regs *)EMAC_MDIO_BASE_ADDR;
7209cdd1b9SBen Warren 
7309cdd1b9SBen Warren /* EMAC descriptors */
7409cdd1b9SBen Warren static volatile emac_desc	*emac_rx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_RX_DESC_BASE);
7509cdd1b9SBen Warren static volatile emac_desc	*emac_tx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_TX_DESC_BASE);
7609cdd1b9SBen Warren static volatile emac_desc	*emac_rx_active_head = 0;
7709cdd1b9SBen Warren static volatile emac_desc	*emac_rx_active_tail = 0;
7809cdd1b9SBen Warren static int			emac_rx_queue_active = 0;
7909cdd1b9SBen Warren 
8009cdd1b9SBen Warren /* Receive packet buffers */
8109cdd1b9SBen Warren static unsigned char		emac_rx_buffers[EMAC_MAX_RX_BUFFERS * (EMAC_MAX_ETHERNET_PKT_SIZE + EMAC_PKT_ALIGN)];
8209cdd1b9SBen Warren 
83062fe7d3SManjunath Hadli #define MAX_PHY		3
8409cdd1b9SBen Warren 
85062fe7d3SManjunath Hadli /* PHY address for a discovered PHY (0xff - not found) */
86062fe7d3SManjunath Hadli static u_int8_t	active_phy_addr[MAX_PHY] = { 0xff, 0xff, 0xff };
87062fe7d3SManjunath Hadli 
88062fe7d3SManjunath Hadli /* number of PHY found active */
89062fe7d3SManjunath Hadli static u_int8_t	num_phy;
90062fe7d3SManjunath Hadli 
91062fe7d3SManjunath Hadli phy_t				phy[MAX_PHY];
9209cdd1b9SBen Warren 
937b37a27eSBen Gardiner static int davinci_eth_set_mac_addr(struct eth_device *dev)
947b37a27eSBen Gardiner {
957b37a27eSBen Gardiner 	unsigned long		mac_hi;
967b37a27eSBen Gardiner 	unsigned long		mac_lo;
977b37a27eSBen Gardiner 
987b37a27eSBen Gardiner 	/*
997b37a27eSBen Gardiner 	 * Set MAC Addresses & Init multicast Hash to 0 (disable any multicast
1007b37a27eSBen Gardiner 	 * receive)
1017b37a27eSBen Gardiner 	 *  Using channel 0 only - other channels are disabled
1027b37a27eSBen Gardiner 	 *  */
1037b37a27eSBen Gardiner 	writel(0, &adap_emac->MACINDEX);
1047b37a27eSBen Gardiner 	mac_hi = (dev->enetaddr[3] << 24) |
1057b37a27eSBen Gardiner 		 (dev->enetaddr[2] << 16) |
1067b37a27eSBen Gardiner 		 (dev->enetaddr[1] << 8)  |
1077b37a27eSBen Gardiner 		 (dev->enetaddr[0]);
1087b37a27eSBen Gardiner 	mac_lo = (dev->enetaddr[5] << 8) |
1097b37a27eSBen Gardiner 		 (dev->enetaddr[4]);
1107b37a27eSBen Gardiner 
1117b37a27eSBen Gardiner 	writel(mac_hi, &adap_emac->MACADDRHI);
1127b37a27eSBen Gardiner #if defined(DAVINCI_EMAC_VERSION2)
1137b37a27eSBen Gardiner 	writel(mac_lo | EMAC_MAC_ADDR_IS_VALID | EMAC_MAC_ADDR_MATCH,
1147b37a27eSBen Gardiner 	       &adap_emac->MACADDRLO);
1157b37a27eSBen Gardiner #else
1167b37a27eSBen Gardiner 	writel(mac_lo, &adap_emac->MACADDRLO);
1177b37a27eSBen Gardiner #endif
1187b37a27eSBen Gardiner 
1197b37a27eSBen Gardiner 	writel(0, &adap_emac->MACHASH1);
1207b37a27eSBen Gardiner 	writel(0, &adap_emac->MACHASH2);
1217b37a27eSBen Gardiner 
1227b37a27eSBen Gardiner 	/* Set source MAC address - REQUIRED */
1237b37a27eSBen Gardiner 	writel(mac_hi, &adap_emac->MACSRCADDRHI);
1247b37a27eSBen Gardiner 	writel(mac_lo, &adap_emac->MACSRCADDRLO);
1257b37a27eSBen Gardiner 
1267b37a27eSBen Gardiner 
1277b37a27eSBen Gardiner 	return 0;
1287b37a27eSBen Gardiner }
1297b37a27eSBen Gardiner 
13009cdd1b9SBen Warren static void davinci_eth_mdio_enable(void)
13109cdd1b9SBen Warren {
13209cdd1b9SBen Warren 	u_int32_t	clkdiv;
13309cdd1b9SBen Warren 
13409cdd1b9SBen Warren 	clkdiv = (EMAC_MDIO_BUS_FREQ / EMAC_MDIO_CLOCK_FREQ) - 1;
13509cdd1b9SBen Warren 
136d7e35437SNick Thompson 	writel((clkdiv & 0xff) |
13709cdd1b9SBen Warren 	       MDIO_CONTROL_ENABLE |
13809cdd1b9SBen Warren 	       MDIO_CONTROL_FAULT |
139d7e35437SNick Thompson 	       MDIO_CONTROL_FAULT_ENABLE,
140d7e35437SNick Thompson 	       &adap_mdio->CONTROL);
14109cdd1b9SBen Warren 
142d7e35437SNick Thompson 	while (readl(&adap_mdio->CONTROL) & MDIO_CONTROL_IDLE)
143d7e35437SNick Thompson 		;
14409cdd1b9SBen Warren }
14509cdd1b9SBen Warren 
14609cdd1b9SBen Warren /*
14709cdd1b9SBen Warren  * Tries to find an active connected PHY. Returns 1 if address if found.
14809cdd1b9SBen Warren  * If no active PHY (or more than one PHY) found returns 0.
14909cdd1b9SBen Warren  * Sets active_phy_addr variable.
15009cdd1b9SBen Warren  */
15109cdd1b9SBen Warren static int davinci_eth_phy_detect(void)
15209cdd1b9SBen Warren {
15309cdd1b9SBen Warren 	u_int32_t	phy_act_state;
15409cdd1b9SBen Warren 	int		i;
155062fe7d3SManjunath Hadli 	int		j;
156062fe7d3SManjunath Hadli 	unsigned int	count = 0;
15709cdd1b9SBen Warren 
158062fe7d3SManjunath Hadli 	active_phy_addr[0] = 0xff;
159062fe7d3SManjunath Hadli 	active_phy_addr[1] = 0xff;
160062fe7d3SManjunath Hadli 	active_phy_addr[2] = 0xff;
16109cdd1b9SBen Warren 
162062fe7d3SManjunath Hadli 	udelay(1000);
163062fe7d3SManjunath Hadli 	phy_act_state = readl(&adap_mdio->ALIVE);
164062fe7d3SManjunath Hadli 
165d7e35437SNick Thompson 	if (phy_act_state == 0)
166062fe7d3SManjunath Hadli 		return 0;		/* No active PHYs */
16709cdd1b9SBen Warren 
16809cdd1b9SBen Warren 	debug_emac("davinci_eth_phy_detect(), ALIVE = 0x%08x\n", phy_act_state);
16909cdd1b9SBen Warren 
170062fe7d3SManjunath Hadli 	for (i = 0, j = 0; i < 32; i++)
17109cdd1b9SBen Warren 		if (phy_act_state & (1 << i)) {
172062fe7d3SManjunath Hadli 			count++;
173062fe7d3SManjunath Hadli 			active_phy_addr[j++] = i;
17409cdd1b9SBen Warren 		}
17509cdd1b9SBen Warren 
176062fe7d3SManjunath Hadli 	num_phy = count;
177062fe7d3SManjunath Hadli 
178062fe7d3SManjunath Hadli 	return count;
17909cdd1b9SBen Warren }
18009cdd1b9SBen Warren 
18109cdd1b9SBen Warren 
18209cdd1b9SBen Warren /* Read a PHY register via MDIO inteface. Returns 1 on success, 0 otherwise */
18309cdd1b9SBen Warren int davinci_eth_phy_read(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t *data)
18409cdd1b9SBen Warren {
18509cdd1b9SBen Warren 	int	tmp;
18609cdd1b9SBen Warren 
187d7e35437SNick Thompson 	while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO)
188d7e35437SNick Thompson 		;
18909cdd1b9SBen Warren 
190d7e35437SNick Thompson 	writel(MDIO_USERACCESS0_GO |
19109cdd1b9SBen Warren 	       MDIO_USERACCESS0_WRITE_READ |
19209cdd1b9SBen Warren 	       ((reg_num & 0x1f) << 21) |
193d7e35437SNick Thompson 	       ((phy_addr & 0x1f) << 16),
194d7e35437SNick Thompson 	       &adap_mdio->USERACCESS0);
19509cdd1b9SBen Warren 
19609cdd1b9SBen Warren 	/* Wait for command to complete */
197d7e35437SNick Thompson 	while ((tmp = readl(&adap_mdio->USERACCESS0)) & MDIO_USERACCESS0_GO)
198d7e35437SNick Thompson 		;
19909cdd1b9SBen Warren 
20009cdd1b9SBen Warren 	if (tmp & MDIO_USERACCESS0_ACK) {
20109cdd1b9SBen Warren 		*data = tmp & 0xffff;
20209cdd1b9SBen Warren 		return(1);
20309cdd1b9SBen Warren 	}
20409cdd1b9SBen Warren 
20509cdd1b9SBen Warren 	*data = -1;
20609cdd1b9SBen Warren 	return(0);
20709cdd1b9SBen Warren }
20809cdd1b9SBen Warren 
20909cdd1b9SBen Warren /* Write to a PHY register via MDIO inteface. Blocks until operation is complete. */
21009cdd1b9SBen Warren int davinci_eth_phy_write(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t data)
21109cdd1b9SBen Warren {
21209cdd1b9SBen Warren 
213d7e35437SNick Thompson 	while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO)
214d7e35437SNick Thompson 		;
21509cdd1b9SBen Warren 
216d7e35437SNick Thompson 	writel(MDIO_USERACCESS0_GO |
21709cdd1b9SBen Warren 	       MDIO_USERACCESS0_WRITE_WRITE |
21809cdd1b9SBen Warren 	       ((reg_num & 0x1f) << 21) |
21909cdd1b9SBen Warren 	       ((phy_addr & 0x1f) << 16) |
220d7e35437SNick Thompson 	       (data & 0xffff),
221d7e35437SNick Thompson 	       &adap_mdio->USERACCESS0);
22209cdd1b9SBen Warren 
22309cdd1b9SBen Warren 	/* Wait for command to complete */
224d7e35437SNick Thompson 	while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO)
225d7e35437SNick Thompson 		;
22609cdd1b9SBen Warren 
22709cdd1b9SBen Warren 	return(1);
22809cdd1b9SBen Warren }
22909cdd1b9SBen Warren 
23009cdd1b9SBen Warren /* PHY functions for a generic PHY */
23109cdd1b9SBen Warren static int gen_init_phy(int phy_addr)
23209cdd1b9SBen Warren {
23309cdd1b9SBen Warren 	int	ret = 1;
23409cdd1b9SBen Warren 
23509cdd1b9SBen Warren 	if (gen_get_link_speed(phy_addr)) {
23609cdd1b9SBen Warren 		/* Try another time */
23709cdd1b9SBen Warren 		ret = gen_get_link_speed(phy_addr);
23809cdd1b9SBen Warren 	}
23909cdd1b9SBen Warren 
24009cdd1b9SBen Warren 	return(ret);
24109cdd1b9SBen Warren }
24209cdd1b9SBen Warren 
24309cdd1b9SBen Warren static int gen_is_phy_connected(int phy_addr)
24409cdd1b9SBen Warren {
24509cdd1b9SBen Warren 	u_int16_t	dummy;
24609cdd1b9SBen Warren 
247062fe7d3SManjunath Hadli 	return davinci_eth_phy_read(phy_addr, MII_PHYSID1, &dummy);
248062fe7d3SManjunath Hadli }
249062fe7d3SManjunath Hadli 
250062fe7d3SManjunath Hadli static int get_active_phy(void)
251062fe7d3SManjunath Hadli {
252062fe7d3SManjunath Hadli 	int i;
253062fe7d3SManjunath Hadli 
254062fe7d3SManjunath Hadli 	for (i = 0; i < num_phy; i++)
255062fe7d3SManjunath Hadli 		if (phy[i].get_link_speed(active_phy_addr[i]))
256062fe7d3SManjunath Hadli 			return i;
257062fe7d3SManjunath Hadli 
258062fe7d3SManjunath Hadli 	return -1;	/* Return error if no link */
25909cdd1b9SBen Warren }
26009cdd1b9SBen Warren 
26109cdd1b9SBen Warren static int gen_get_link_speed(int phy_addr)
26209cdd1b9SBen Warren {
26309cdd1b9SBen Warren 	u_int16_t	tmp;
26409cdd1b9SBen Warren 
265d2607401SSudhakar Rajashekhara 	if (davinci_eth_phy_read(phy_addr, MII_STATUS_REG, &tmp) &&
266d2607401SSudhakar Rajashekhara 			(tmp & 0x04)) {
267d2607401SSudhakar Rajashekhara #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \
268d2607401SSudhakar Rajashekhara 		defined(CONFIG_MACH_DAVINCI_DA850_EVM)
2697d2fade7SBen Gardiner 		davinci_eth_phy_read(phy_addr, MII_LPA, &tmp);
270d2607401SSudhakar Rajashekhara 
271d2607401SSudhakar Rajashekhara 		/* Speed doesn't matter, there is no setting for it in EMAC. */
2727d2fade7SBen Gardiner 		if (tmp & (LPA_100FULL | LPA_10FULL)) {
273d2607401SSudhakar Rajashekhara 			/* set EMAC for Full Duplex  */
274d2607401SSudhakar Rajashekhara 			writel(EMAC_MACCONTROL_MIIEN_ENABLE |
275d2607401SSudhakar Rajashekhara 					EMAC_MACCONTROL_FULLDUPLEX_ENABLE,
276d2607401SSudhakar Rajashekhara 					&adap_emac->MACCONTROL);
277d2607401SSudhakar Rajashekhara 		} else {
278d2607401SSudhakar Rajashekhara 			/*set EMAC for Half Duplex  */
279d2607401SSudhakar Rajashekhara 			writel(EMAC_MACCONTROL_MIIEN_ENABLE,
280d2607401SSudhakar Rajashekhara 					&adap_emac->MACCONTROL);
281d2607401SSudhakar Rajashekhara 		}
282d2607401SSudhakar Rajashekhara 
2837d2fade7SBen Gardiner 		if (tmp & (LPA_100FULL | LPA_100HALF))
284d2607401SSudhakar Rajashekhara 			writel(readl(&adap_emac->MACCONTROL) |
285d2607401SSudhakar Rajashekhara 					EMAC_MACCONTROL_RMIISPEED_100,
286d2607401SSudhakar Rajashekhara 					 &adap_emac->MACCONTROL);
287d2607401SSudhakar Rajashekhara 		else
288d2607401SSudhakar Rajashekhara 			writel(readl(&adap_emac->MACCONTROL) &
289d2607401SSudhakar Rajashekhara 					~EMAC_MACCONTROL_RMIISPEED_100,
290d2607401SSudhakar Rajashekhara 					 &adap_emac->MACCONTROL);
291d2607401SSudhakar Rajashekhara #endif
29209cdd1b9SBen Warren 		return(1);
293d2607401SSudhakar Rajashekhara 	}
29409cdd1b9SBen Warren 
29509cdd1b9SBen Warren 	return(0);
29609cdd1b9SBen Warren }
29709cdd1b9SBen Warren 
29809cdd1b9SBen Warren static int gen_auto_negotiate(int phy_addr)
29909cdd1b9SBen Warren {
30009cdd1b9SBen Warren 	u_int16_t	tmp;
301cc4bd47fSManjunath Hadli 	u_int16_t	val;
302cc4bd47fSManjunath Hadli 	unsigned long	cntr = 0;
303cc4bd47fSManjunath Hadli 
304cc4bd47fSManjunath Hadli 	if (!davinci_eth_phy_read(phy_addr, MII_BMCR, &tmp))
305cc4bd47fSManjunath Hadli 		return 0;
306cc4bd47fSManjunath Hadli 
307cc4bd47fSManjunath Hadli 	val = tmp | BMCR_FULLDPLX | BMCR_ANENABLE |
308cc4bd47fSManjunath Hadli 						BMCR_SPEED100;
309cc4bd47fSManjunath Hadli 	davinci_eth_phy_write(phy_addr, MII_BMCR, val);
310cc4bd47fSManjunath Hadli 
311cc4bd47fSManjunath Hadli 	if (!davinci_eth_phy_read(phy_addr, MII_ADVERTISE, &val))
312cc4bd47fSManjunath Hadli 		return 0;
313cc4bd47fSManjunath Hadli 
314cc4bd47fSManjunath Hadli 	val |= (ADVERTISE_100FULL | ADVERTISE_100HALF | ADVERTISE_10FULL |
315cc4bd47fSManjunath Hadli 							ADVERTISE_10HALF);
316cc4bd47fSManjunath Hadli 	davinci_eth_phy_write(phy_addr, MII_ADVERTISE, val);
31709cdd1b9SBen Warren 
3188ef583a0SMike Frysinger 	if (!davinci_eth_phy_read(phy_addr, MII_BMCR, &tmp))
31909cdd1b9SBen Warren 		return(0);
32009cdd1b9SBen Warren 
32109cdd1b9SBen Warren 	/* Restart Auto_negotiation  */
322cc4bd47fSManjunath Hadli 	tmp |= BMCR_ANRESTART;
3238ef583a0SMike Frysinger 	davinci_eth_phy_write(phy_addr, MII_BMCR, tmp);
32409cdd1b9SBen Warren 
32509cdd1b9SBen Warren 	/*check AutoNegotiate complete */
326cc4bd47fSManjunath Hadli 	do {
327cc4bd47fSManjunath Hadli 		udelay(40000);
328cc4bd47fSManjunath Hadli 		if (!davinci_eth_phy_read(phy_addr, MII_BMSR, &tmp))
329cc4bd47fSManjunath Hadli 			return 0;
330cc4bd47fSManjunath Hadli 
331cc4bd47fSManjunath Hadli 		if (tmp & BMSR_ANEGCOMPLETE)
332cc4bd47fSManjunath Hadli 			break;
333cc4bd47fSManjunath Hadli 
334cc4bd47fSManjunath Hadli 		cntr++;
335cc4bd47fSManjunath Hadli 	} while (cntr < 200);
336cc4bd47fSManjunath Hadli 
3378ef583a0SMike Frysinger 	if (!davinci_eth_phy_read(phy_addr, MII_BMSR, &tmp))
33809cdd1b9SBen Warren 		return(0);
33909cdd1b9SBen Warren 
3408ef583a0SMike Frysinger 	if (!(tmp & BMSR_ANEGCOMPLETE))
34109cdd1b9SBen Warren 		return(0);
34209cdd1b9SBen Warren 
34309cdd1b9SBen Warren 	return(gen_get_link_speed(phy_addr));
34409cdd1b9SBen Warren }
34509cdd1b9SBen Warren /* End of generic PHY functions */
34609cdd1b9SBen Warren 
34709cdd1b9SBen Warren 
34809cdd1b9SBen Warren #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
3495700bb63SMike Frysinger static int davinci_mii_phy_read(const char *devname, unsigned char addr, unsigned char reg, unsigned short *value)
35009cdd1b9SBen Warren {
35109cdd1b9SBen Warren 	return(davinci_eth_phy_read(addr, reg, value) ? 0 : 1);
35209cdd1b9SBen Warren }
35309cdd1b9SBen Warren 
3545700bb63SMike Frysinger static int davinci_mii_phy_write(const char *devname, unsigned char addr, unsigned char reg, unsigned short value)
35509cdd1b9SBen Warren {
35609cdd1b9SBen Warren 	return(davinci_eth_phy_write(addr, reg, value) ? 0 : 1);
35709cdd1b9SBen Warren }
35809cdd1b9SBen Warren #endif
35909cdd1b9SBen Warren 
360*fb1d6332SManjunath Hadli static void  __attribute__((unused)) davinci_eth_gigabit_enable(int phy_addr)
361d7e35437SNick Thompson {
362d7e35437SNick Thompson 	u_int16_t data;
363d7e35437SNick Thompson 
364*fb1d6332SManjunath Hadli 	if (davinci_eth_phy_read(phy_addr, 0, &data)) {
365d7e35437SNick Thompson 		if (data & (1 << 6)) { /* speed selection MSB */
366d7e35437SNick Thompson 			/*
367d7e35437SNick Thompson 			 * Check if link detected is giga-bit
368d7e35437SNick Thompson 			 * If Gigabit mode detected, enable gigbit in MAC
369d7e35437SNick Thompson 			 */
3704b9b9e7cSSandeep Paulraj 			writel(readl(&adap_emac->MACCONTROL) |
3714b9b9e7cSSandeep Paulraj 				EMAC_MACCONTROL_GIGFORCE |
372d7e35437SNick Thompson 				EMAC_MACCONTROL_GIGABIT_ENABLE,
373d7e35437SNick Thompson 				&adap_emac->MACCONTROL);
374d7e35437SNick Thompson 		}
375d7e35437SNick Thompson 	}
376d7e35437SNick Thompson }
37709cdd1b9SBen Warren 
37809cdd1b9SBen Warren /* Eth device open */
3798453587eSBen Warren static int davinci_eth_open(struct eth_device *dev, bd_t *bis)
38009cdd1b9SBen Warren {
38109cdd1b9SBen Warren 	dv_reg_p		addr;
38209cdd1b9SBen Warren 	u_int32_t		clkdiv, cnt;
38309cdd1b9SBen Warren 	volatile emac_desc	*rx_desc;
384062fe7d3SManjunath Hadli 	int			index;
38509cdd1b9SBen Warren 
38609cdd1b9SBen Warren 	debug_emac("+ emac_open\n");
38709cdd1b9SBen Warren 
38809cdd1b9SBen Warren 	/* Reset EMAC module and disable interrupts in wrapper */
389d7e35437SNick Thompson 	writel(1, &adap_emac->SOFTRESET);
390d7e35437SNick Thompson 	while (readl(&adap_emac->SOFTRESET) != 0)
391d7e35437SNick Thompson 		;
392d7e35437SNick Thompson #if defined(DAVINCI_EMAC_VERSION2)
393d7e35437SNick Thompson 	writel(1, &adap_ewrap->softrst);
394d7e35437SNick Thompson 	while (readl(&adap_ewrap->softrst) != 0)
395d7e35437SNick Thompson 		;
396d7e35437SNick Thompson #else
397d7e35437SNick Thompson 	writel(0, &adap_ewrap->EWCTL);
39809cdd1b9SBen Warren 	for (cnt = 0; cnt < 5; cnt++) {
399d7e35437SNick Thompson 		clkdiv = readl(&adap_ewrap->EWCTL);
40009cdd1b9SBen Warren 	}
401d7e35437SNick Thompson #endif
40209cdd1b9SBen Warren 
403d2607401SSudhakar Rajashekhara #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \
404d2607401SSudhakar Rajashekhara 	defined(CONFIG_MACH_DAVINCI_DA850_EVM)
405d2607401SSudhakar Rajashekhara 	adap_ewrap->c0rxen = adap_ewrap->c1rxen = adap_ewrap->c2rxen = 0;
406d2607401SSudhakar Rajashekhara 	adap_ewrap->c0txen = adap_ewrap->c1txen = adap_ewrap->c2txen = 0;
407d2607401SSudhakar Rajashekhara 	adap_ewrap->c0miscen = adap_ewrap->c1miscen = adap_ewrap->c2miscen = 0;
408d2607401SSudhakar Rajashekhara #endif
40909cdd1b9SBen Warren 	rx_desc = emac_rx_desc;
41009cdd1b9SBen Warren 
411d7e35437SNick Thompson 	writel(1, &adap_emac->TXCONTROL);
412d7e35437SNick Thompson 	writel(1, &adap_emac->RXCONTROL);
41309cdd1b9SBen Warren 
4147b37a27eSBen Gardiner 	davinci_eth_set_mac_addr(dev);
41509cdd1b9SBen Warren 
41609cdd1b9SBen Warren 	/* Set DMA 8 TX / 8 RX Head pointers to 0 */
41709cdd1b9SBen Warren 	addr = &adap_emac->TX0HDP;
41809cdd1b9SBen Warren 	for(cnt = 0; cnt < 16; cnt++)
419d7e35437SNick Thompson 		writel(0, addr++);
42009cdd1b9SBen Warren 
42109cdd1b9SBen Warren 	addr = &adap_emac->RX0HDP;
42209cdd1b9SBen Warren 	for(cnt = 0; cnt < 16; cnt++)
423d7e35437SNick Thompson 		writel(0, addr++);
42409cdd1b9SBen Warren 
42509cdd1b9SBen Warren 	/* Clear Statistics (do this before setting MacControl register) */
42609cdd1b9SBen Warren 	addr = &adap_emac->RXGOODFRAMES;
42709cdd1b9SBen Warren 	for(cnt = 0; cnt < EMAC_NUM_STATS; cnt++)
428d7e35437SNick Thompson 		writel(0, addr++);
42909cdd1b9SBen Warren 
43009cdd1b9SBen Warren 	/* No multicast addressing */
431d7e35437SNick Thompson 	writel(0, &adap_emac->MACHASH1);
432d7e35437SNick Thompson 	writel(0, &adap_emac->MACHASH2);
43309cdd1b9SBen Warren 
43409cdd1b9SBen Warren 	/* Create RX queue and set receive process in place */
43509cdd1b9SBen Warren 	emac_rx_active_head = emac_rx_desc;
43609cdd1b9SBen Warren 	for (cnt = 0; cnt < EMAC_MAX_RX_BUFFERS; cnt++) {
43709cdd1b9SBen Warren 		rx_desc->next = (u_int32_t)(rx_desc + 1);
43809cdd1b9SBen Warren 		rx_desc->buffer = &emac_rx_buffers[cnt * (EMAC_MAX_ETHERNET_PKT_SIZE + EMAC_PKT_ALIGN)];
43909cdd1b9SBen Warren 		rx_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE;
44009cdd1b9SBen Warren 		rx_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT;
44109cdd1b9SBen Warren 		rx_desc++;
44209cdd1b9SBen Warren 	}
44309cdd1b9SBen Warren 
444d7e35437SNick Thompson 	/* Finalize the rx desc list */
44509cdd1b9SBen Warren 	rx_desc--;
44609cdd1b9SBen Warren 	rx_desc->next = 0;
44709cdd1b9SBen Warren 	emac_rx_active_tail = rx_desc;
44809cdd1b9SBen Warren 	emac_rx_queue_active = 1;
44909cdd1b9SBen Warren 
45009cdd1b9SBen Warren 	/* Enable TX/RX */
451d7e35437SNick Thompson 	writel(EMAC_MAX_ETHERNET_PKT_SIZE, &adap_emac->RXMAXLEN);
452d7e35437SNick Thompson 	writel(0, &adap_emac->RXBUFFEROFFSET);
45309cdd1b9SBen Warren 
454d7e35437SNick Thompson 	/*
455d7e35437SNick Thompson 	 * No fancy configs - Use this for promiscous debug
456d7e35437SNick Thompson 	 *   - EMAC_RXMBPENABLE_RXCAFEN_ENABLE
457d7e35437SNick Thompson 	 */
458d7e35437SNick Thompson 	writel(EMAC_RXMBPENABLE_RXBROADEN, &adap_emac->RXMBPENABLE);
45909cdd1b9SBen Warren 
46009cdd1b9SBen Warren 	/* Enable ch 0 only */
461d7e35437SNick Thompson 	writel(1, &adap_emac->RXUNICASTSET);
46209cdd1b9SBen Warren 
46309cdd1b9SBen Warren 	/* Enable MII interface and Full duplex mode */
464d7e35437SNick Thompson #ifdef CONFIG_SOC_DA8XX
465d7e35437SNick Thompson 	writel((EMAC_MACCONTROL_MIIEN_ENABLE |
466d7e35437SNick Thompson 		EMAC_MACCONTROL_FULLDUPLEX_ENABLE |
467d7e35437SNick Thompson 		EMAC_MACCONTROL_RMIISPEED_100),
468d7e35437SNick Thompson 	       &adap_emac->MACCONTROL);
469d7e35437SNick Thompson #else
470d7e35437SNick Thompson 	writel((EMAC_MACCONTROL_MIIEN_ENABLE |
471d7e35437SNick Thompson 		EMAC_MACCONTROL_FULLDUPLEX_ENABLE),
472d7e35437SNick Thompson 	       &adap_emac->MACCONTROL);
473d7e35437SNick Thompson #endif
47409cdd1b9SBen Warren 
47509cdd1b9SBen Warren 	/* Init MDIO & get link state */
47609cdd1b9SBen Warren 	clkdiv = (EMAC_MDIO_BUS_FREQ / EMAC_MDIO_CLOCK_FREQ) - 1;
477d7e35437SNick Thompson 	writel((clkdiv & 0xff) | MDIO_CONTROL_ENABLE | MDIO_CONTROL_FAULT,
478d7e35437SNick Thompson 	       &adap_mdio->CONTROL);
479d7e35437SNick Thompson 
480d7e35437SNick Thompson 	/* We need to wait for MDIO to start */
481d7e35437SNick Thompson 	udelay(1000);
48209cdd1b9SBen Warren 
483062fe7d3SManjunath Hadli 	index = get_active_phy();
484062fe7d3SManjunath Hadli 	if (index == -1)
48509cdd1b9SBen Warren 		return(0);
48609cdd1b9SBen Warren 
487*fb1d6332SManjunath Hadli 	emac_gigabit_enable(active_phy_addr[index]);
488d7e35437SNick Thompson 
48909cdd1b9SBen Warren 	/* Start receive process */
490d7e35437SNick Thompson 	writel((u_int32_t)emac_rx_desc, &adap_emac->RX0HDP);
49109cdd1b9SBen Warren 
49209cdd1b9SBen Warren 	debug_emac("- emac_open\n");
49309cdd1b9SBen Warren 
49409cdd1b9SBen Warren 	return(1);
49509cdd1b9SBen Warren }
49609cdd1b9SBen Warren 
49709cdd1b9SBen Warren /* EMAC Channel Teardown */
49809cdd1b9SBen Warren static void davinci_eth_ch_teardown(int ch)
49909cdd1b9SBen Warren {
50009cdd1b9SBen Warren 	dv_reg		dly = 0xff;
50109cdd1b9SBen Warren 	dv_reg		cnt;
50209cdd1b9SBen Warren 
50309cdd1b9SBen Warren 	debug_emac("+ emac_ch_teardown\n");
50409cdd1b9SBen Warren 
50509cdd1b9SBen Warren 	if (ch == EMAC_CH_TX) {
50609cdd1b9SBen Warren 		/* Init TX channel teardown */
507ba511f77SNagabhushana Netagunte 		writel(0, &adap_emac->TXTEARDOWN);
508d7e35437SNick Thompson 		do {
509d7e35437SNick Thompson 			/*
510d7e35437SNick Thompson 			 * Wait here for Tx teardown completion interrupt to
511d7e35437SNick Thompson 			 * occur. Note: A task delay can be called here to pend
512d7e35437SNick Thompson 			 * rather than occupying CPU cycles - anyway it has
513d7e35437SNick Thompson 			 * been found that teardown takes very few cpu cycles
514d7e35437SNick Thompson 			 * and does not affect functionality
515d7e35437SNick Thompson 			 */
51609cdd1b9SBen Warren 			dly--;
51709cdd1b9SBen Warren 			udelay(1);
51809cdd1b9SBen Warren 			if (dly == 0)
51909cdd1b9SBen Warren 				break;
520d7e35437SNick Thompson 			cnt = readl(&adap_emac->TX0CP);
521d7e35437SNick Thompson 		} while (cnt != 0xfffffffc);
522d7e35437SNick Thompson 		writel(cnt, &adap_emac->TX0CP);
523d7e35437SNick Thompson 		writel(0, &adap_emac->TX0HDP);
52409cdd1b9SBen Warren 	} else {
52509cdd1b9SBen Warren 		/* Init RX channel teardown */
526ba511f77SNagabhushana Netagunte 		writel(0, &adap_emac->RXTEARDOWN);
527d7e35437SNick Thompson 		do {
528d7e35437SNick Thompson 			/*
529d7e35437SNick Thompson 			 * Wait here for Rx teardown completion interrupt to
530d7e35437SNick Thompson 			 * occur. Note: A task delay can be called here to pend
531d7e35437SNick Thompson 			 * rather than occupying CPU cycles - anyway it has
532d7e35437SNick Thompson 			 * been found that teardown takes very few cpu cycles
533d7e35437SNick Thompson 			 * and does not affect functionality
534d7e35437SNick Thompson 			 */
53509cdd1b9SBen Warren 			dly--;
53609cdd1b9SBen Warren 			udelay(1);
53709cdd1b9SBen Warren 			if (dly == 0)
53809cdd1b9SBen Warren 				break;
539d7e35437SNick Thompson 			cnt = readl(&adap_emac->RX0CP);
540d7e35437SNick Thompson 		} while (cnt != 0xfffffffc);
541d7e35437SNick Thompson 		writel(cnt, &adap_emac->RX0CP);
542d7e35437SNick Thompson 		writel(0, &adap_emac->RX0HDP);
54309cdd1b9SBen Warren 	}
54409cdd1b9SBen Warren 
54509cdd1b9SBen Warren 	debug_emac("- emac_ch_teardown\n");
54609cdd1b9SBen Warren }
54709cdd1b9SBen Warren 
54809cdd1b9SBen Warren /* Eth device close */
5498453587eSBen Warren static void davinci_eth_close(struct eth_device *dev)
55009cdd1b9SBen Warren {
55109cdd1b9SBen Warren 	debug_emac("+ emac_close\n");
55209cdd1b9SBen Warren 
55309cdd1b9SBen Warren 	davinci_eth_ch_teardown(EMAC_CH_TX);	/* TX Channel teardown */
55409cdd1b9SBen Warren 	davinci_eth_ch_teardown(EMAC_CH_RX);	/* RX Channel teardown */
55509cdd1b9SBen Warren 
55609cdd1b9SBen Warren 	/* Reset EMAC module and disable interrupts in wrapper */
557d7e35437SNick Thompson 	writel(1, &adap_emac->SOFTRESET);
558d7e35437SNick Thompson #if defined(DAVINCI_EMAC_VERSION2)
559d7e35437SNick Thompson 	writel(1, &adap_ewrap->softrst);
560d7e35437SNick Thompson #else
561d7e35437SNick Thompson 	writel(0, &adap_ewrap->EWCTL);
562d7e35437SNick Thompson #endif
56309cdd1b9SBen Warren 
564d2607401SSudhakar Rajashekhara #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \
565d2607401SSudhakar Rajashekhara 	defined(CONFIG_MACH_DAVINCI_DA850_EVM)
566d2607401SSudhakar Rajashekhara 	adap_ewrap->c0rxen = adap_ewrap->c1rxen = adap_ewrap->c2rxen = 0;
567d2607401SSudhakar Rajashekhara 	adap_ewrap->c0txen = adap_ewrap->c1txen = adap_ewrap->c2txen = 0;
568d2607401SSudhakar Rajashekhara 	adap_ewrap->c0miscen = adap_ewrap->c1miscen = adap_ewrap->c2miscen = 0;
569d2607401SSudhakar Rajashekhara #endif
57009cdd1b9SBen Warren 	debug_emac("- emac_close\n");
57109cdd1b9SBen Warren }
57209cdd1b9SBen Warren 
57309cdd1b9SBen Warren static int tx_send_loop = 0;
57409cdd1b9SBen Warren 
57509cdd1b9SBen Warren /*
57609cdd1b9SBen Warren  * This function sends a single packet on the network and returns
57709cdd1b9SBen Warren  * positive number (number of bytes transmitted) or negative for error
57809cdd1b9SBen Warren  */
5798453587eSBen Warren static int davinci_eth_send_packet (struct eth_device *dev,
5808453587eSBen Warren 					volatile void *packet, int length)
58109cdd1b9SBen Warren {
58209cdd1b9SBen Warren 	int ret_status = -1;
583062fe7d3SManjunath Hadli 	int index;
58409cdd1b9SBen Warren 	tx_send_loop = 0;
58509cdd1b9SBen Warren 
586062fe7d3SManjunath Hadli 	index = get_active_phy();
587062fe7d3SManjunath Hadli 	if (index == -1) {
58809cdd1b9SBen Warren 		printf(" WARN: emac_send_packet: No link\n");
58909cdd1b9SBen Warren 		return (ret_status);
59009cdd1b9SBen Warren 	}
59109cdd1b9SBen Warren 
592*fb1d6332SManjunath Hadli 	emac_gigabit_enable(active_phy_addr[index]);
593d7e35437SNick Thompson 
59409cdd1b9SBen Warren 	/* Check packet size and if < EMAC_MIN_ETHERNET_PKT_SIZE, pad it up */
59509cdd1b9SBen Warren 	if (length < EMAC_MIN_ETHERNET_PKT_SIZE) {
59609cdd1b9SBen Warren 		length = EMAC_MIN_ETHERNET_PKT_SIZE;
59709cdd1b9SBen Warren 	}
59809cdd1b9SBen Warren 
59909cdd1b9SBen Warren 	/* Populate the TX descriptor */
60009cdd1b9SBen Warren 	emac_tx_desc->next = 0;
60109cdd1b9SBen Warren 	emac_tx_desc->buffer = (u_int8_t *) packet;
60209cdd1b9SBen Warren 	emac_tx_desc->buff_off_len = (length & 0xffff);
60309cdd1b9SBen Warren 	emac_tx_desc->pkt_flag_len = ((length & 0xffff) |
60409cdd1b9SBen Warren 				      EMAC_CPPI_SOP_BIT |
60509cdd1b9SBen Warren 				      EMAC_CPPI_OWNERSHIP_BIT |
60609cdd1b9SBen Warren 				      EMAC_CPPI_EOP_BIT);
60709cdd1b9SBen Warren 	/* Send the packet */
608d7e35437SNick Thompson 	writel((unsigned long)emac_tx_desc, &adap_emac->TX0HDP);
60909cdd1b9SBen Warren 
61009cdd1b9SBen Warren 	/* Wait for packet to complete or link down */
61109cdd1b9SBen Warren 	while (1) {
612062fe7d3SManjunath Hadli 		if (!phy[index].get_link_speed(active_phy_addr[index])) {
61309cdd1b9SBen Warren 			davinci_eth_ch_teardown (EMAC_CH_TX);
61409cdd1b9SBen Warren 			return (ret_status);
61509cdd1b9SBen Warren 		}
616d7e35437SNick Thompson 
617*fb1d6332SManjunath Hadli 		emac_gigabit_enable(active_phy_addr[index]);
618d7e35437SNick Thompson 
619d7e35437SNick Thompson 		if (readl(&adap_emac->TXINTSTATRAW) & 0x01) {
62009cdd1b9SBen Warren 			ret_status = length;
62109cdd1b9SBen Warren 			break;
62209cdd1b9SBen Warren 		}
62309cdd1b9SBen Warren 		tx_send_loop++;
62409cdd1b9SBen Warren 	}
62509cdd1b9SBen Warren 
62609cdd1b9SBen Warren 	return (ret_status);
62709cdd1b9SBen Warren }
62809cdd1b9SBen Warren 
62909cdd1b9SBen Warren /*
63009cdd1b9SBen Warren  * This function handles receipt of a packet from the network
63109cdd1b9SBen Warren  */
6328453587eSBen Warren static int davinci_eth_rcv_packet (struct eth_device *dev)
63309cdd1b9SBen Warren {
63409cdd1b9SBen Warren 	volatile emac_desc *rx_curr_desc;
63509cdd1b9SBen Warren 	volatile emac_desc *curr_desc;
63609cdd1b9SBen Warren 	volatile emac_desc *tail_desc;
63709cdd1b9SBen Warren 	int status, ret = -1;
63809cdd1b9SBen Warren 
63909cdd1b9SBen Warren 	rx_curr_desc = emac_rx_active_head;
64009cdd1b9SBen Warren 	status = rx_curr_desc->pkt_flag_len;
64109cdd1b9SBen Warren 	if ((rx_curr_desc) && ((status & EMAC_CPPI_OWNERSHIP_BIT) == 0)) {
64209cdd1b9SBen Warren 		if (status & EMAC_CPPI_RX_ERROR_FRAME) {
64309cdd1b9SBen Warren 			/* Error in packet - discard it and requeue desc */
64409cdd1b9SBen Warren 			printf ("WARN: emac_rcv_pkt: Error in packet\n");
64509cdd1b9SBen Warren 		} else {
64609cdd1b9SBen Warren 			NetReceive (rx_curr_desc->buffer,
64709cdd1b9SBen Warren 				    (rx_curr_desc->buff_off_len & 0xffff));
64809cdd1b9SBen Warren 			ret = rx_curr_desc->buff_off_len & 0xffff;
64909cdd1b9SBen Warren 		}
65009cdd1b9SBen Warren 
65109cdd1b9SBen Warren 		/* Ack received packet descriptor */
652d7e35437SNick Thompson 		writel((unsigned long)rx_curr_desc, &adap_emac->RX0CP);
65309cdd1b9SBen Warren 		curr_desc = rx_curr_desc;
65409cdd1b9SBen Warren 		emac_rx_active_head =
65509cdd1b9SBen Warren 			(volatile emac_desc *) rx_curr_desc->next;
65609cdd1b9SBen Warren 
65709cdd1b9SBen Warren 		if (status & EMAC_CPPI_EOQ_BIT) {
65809cdd1b9SBen Warren 			if (emac_rx_active_head) {
659d7e35437SNick Thompson 				writel((unsigned long)emac_rx_active_head,
660d7e35437SNick Thompson 				       &adap_emac->RX0HDP);
66109cdd1b9SBen Warren 			} else {
66209cdd1b9SBen Warren 				emac_rx_queue_active = 0;
66309cdd1b9SBen Warren 				printf ("INFO:emac_rcv_packet: RX Queue not active\n");
66409cdd1b9SBen Warren 			}
66509cdd1b9SBen Warren 		}
66609cdd1b9SBen Warren 
66709cdd1b9SBen Warren 		/* Recycle RX descriptor */
66809cdd1b9SBen Warren 		rx_curr_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE;
66909cdd1b9SBen Warren 		rx_curr_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT;
67009cdd1b9SBen Warren 		rx_curr_desc->next = 0;
67109cdd1b9SBen Warren 
67209cdd1b9SBen Warren 		if (emac_rx_active_head == 0) {
67309cdd1b9SBen Warren 			printf ("INFO: emac_rcv_pkt: active queue head = 0\n");
67409cdd1b9SBen Warren 			emac_rx_active_head = curr_desc;
67509cdd1b9SBen Warren 			emac_rx_active_tail = curr_desc;
67609cdd1b9SBen Warren 			if (emac_rx_queue_active != 0) {
677d7e35437SNick Thompson 				writel((unsigned long)emac_rx_active_head,
678d7e35437SNick Thompson 				       &adap_emac->RX0HDP);
67909cdd1b9SBen Warren 				printf ("INFO: emac_rcv_pkt: active queue head = 0, HDP fired\n");
68009cdd1b9SBen Warren 				emac_rx_queue_active = 1;
68109cdd1b9SBen Warren 			}
68209cdd1b9SBen Warren 		} else {
68309cdd1b9SBen Warren 			tail_desc = emac_rx_active_tail;
68409cdd1b9SBen Warren 			emac_rx_active_tail = curr_desc;
68509cdd1b9SBen Warren 			tail_desc->next = (unsigned int) curr_desc;
68609cdd1b9SBen Warren 			status = tail_desc->pkt_flag_len;
68709cdd1b9SBen Warren 			if (status & EMAC_CPPI_EOQ_BIT) {
688d7e35437SNick Thompson 				writel((unsigned long)curr_desc,
689d7e35437SNick Thompson 				       &adap_emac->RX0HDP);
69009cdd1b9SBen Warren 				status &= ~EMAC_CPPI_EOQ_BIT;
69109cdd1b9SBen Warren 				tail_desc->pkt_flag_len = status;
69209cdd1b9SBen Warren 			}
69309cdd1b9SBen Warren 		}
69409cdd1b9SBen Warren 		return (ret);
69509cdd1b9SBen Warren 	}
69609cdd1b9SBen Warren 	return (0);
69709cdd1b9SBen Warren }
69809cdd1b9SBen Warren 
6998cc13c13SBen Warren /*
7008cc13c13SBen Warren  * This function initializes the emac hardware. It does NOT initialize
7018cc13c13SBen Warren  * EMAC modules power or pin multiplexors, that is done by board_init()
7028cc13c13SBen Warren  * much earlier in bootup process. Returns 1 on success, 0 otherwise.
7038cc13c13SBen Warren  */
7048453587eSBen Warren int davinci_emac_initialize(void)
7058cc13c13SBen Warren {
7068cc13c13SBen Warren 	u_int32_t	phy_id;
7078cc13c13SBen Warren 	u_int16_t	tmp;
7088cc13c13SBen Warren 	int		i;
709062fe7d3SManjunath Hadli 	int		ret;
7108453587eSBen Warren 	struct eth_device *dev;
7118453587eSBen Warren 
7128453587eSBen Warren 	dev = malloc(sizeof *dev);
7138453587eSBen Warren 
7148453587eSBen Warren 	if (dev == NULL)
7158453587eSBen Warren 		return -1;
7168453587eSBen Warren 
7178453587eSBen Warren 	memset(dev, 0, sizeof *dev);
7182a7d603fSSandeep Paulraj 	sprintf(dev->name, "DaVinci-EMAC");
7198453587eSBen Warren 
7208453587eSBen Warren 	dev->iobase = 0;
7218453587eSBen Warren 	dev->init = davinci_eth_open;
7228453587eSBen Warren 	dev->halt = davinci_eth_close;
7238453587eSBen Warren 	dev->send = davinci_eth_send_packet;
7248453587eSBen Warren 	dev->recv = davinci_eth_rcv_packet;
7257b37a27eSBen Gardiner 	dev->write_hwaddr = davinci_eth_set_mac_addr;
7268453587eSBen Warren 
7278453587eSBen Warren 	eth_register(dev);
72809cdd1b9SBen Warren 
7298cc13c13SBen Warren 	davinci_eth_mdio_enable();
7308cc13c13SBen Warren 
73119fdf9a1SHeiko Schocher 	/* let the EMAC detect the PHYs */
73219fdf9a1SHeiko Schocher 	udelay(5000);
73319fdf9a1SHeiko Schocher 
7348cc13c13SBen Warren 	for (i = 0; i < 256; i++) {
735d7e35437SNick Thompson 		if (readl(&adap_mdio->ALIVE))
7368cc13c13SBen Warren 			break;
737062fe7d3SManjunath Hadli 		udelay(1000);
7388cc13c13SBen Warren 	}
7398cc13c13SBen Warren 
7408cc13c13SBen Warren 	if (i >= 256) {
7418cc13c13SBen Warren 		printf("No ETH PHY detected!!!\n");
7428cc13c13SBen Warren 		return(0);
7438cc13c13SBen Warren 	}
7448cc13c13SBen Warren 
745062fe7d3SManjunath Hadli 	/* Find if PHY(s) is/are connected */
746062fe7d3SManjunath Hadli 	ret = davinci_eth_phy_detect();
747062fe7d3SManjunath Hadli 	if (!ret)
7488cc13c13SBen Warren 		return(0);
749062fe7d3SManjunath Hadli 	else
750062fe7d3SManjunath Hadli 		printf(" %d ETH PHY detected\n", ret);
7518cc13c13SBen Warren 
7528cc13c13SBen Warren 	/* Get PHY ID and initialize phy_ops for a detected PHY */
753062fe7d3SManjunath Hadli 	for (i = 0; i < num_phy; i++) {
754062fe7d3SManjunath Hadli 		if (!davinci_eth_phy_read(active_phy_addr[i], MII_PHYSID1,
755062fe7d3SManjunath Hadli 							&tmp)) {
756062fe7d3SManjunath Hadli 			active_phy_addr[i] = 0xff;
757062fe7d3SManjunath Hadli 			continue;
7588cc13c13SBen Warren 		}
7598cc13c13SBen Warren 
7608cc13c13SBen Warren 		phy_id = (tmp << 16) & 0xffff0000;
7618cc13c13SBen Warren 
762062fe7d3SManjunath Hadli 		if (!davinci_eth_phy_read(active_phy_addr[i], MII_PHYSID2,
763062fe7d3SManjunath Hadli 							&tmp)) {
764062fe7d3SManjunath Hadli 			active_phy_addr[i] = 0xff;
765062fe7d3SManjunath Hadli 			continue;
7668cc13c13SBen Warren 		}
7678cc13c13SBen Warren 
7688cc13c13SBen Warren 		phy_id |= tmp & 0x0000ffff;
7698cc13c13SBen Warren 
7708cc13c13SBen Warren 		switch (phy_id) {
7714f3c42acSHeiko Schocher 		case PHY_KSZ8873:
772062fe7d3SManjunath Hadli 			sprintf(phy[i].name, "KSZ8873 @ 0x%02x",
773062fe7d3SManjunath Hadli 						active_phy_addr[i]);
774062fe7d3SManjunath Hadli 			phy[i].init = ksz8873_init_phy;
775062fe7d3SManjunath Hadli 			phy[i].is_phy_connected = ksz8873_is_phy_connected;
776062fe7d3SManjunath Hadli 			phy[i].get_link_speed = ksz8873_get_link_speed;
777062fe7d3SManjunath Hadli 			phy[i].auto_negotiate = ksz8873_auto_negotiate;
7784f3c42acSHeiko Schocher 			break;
7798cc13c13SBen Warren 		case PHY_LXT972:
780062fe7d3SManjunath Hadli 			sprintf(phy[i].name, "LXT972 @ 0x%02x",
781062fe7d3SManjunath Hadli 						active_phy_addr[i]);
782062fe7d3SManjunath Hadli 			phy[i].init = lxt972_init_phy;
783062fe7d3SManjunath Hadli 			phy[i].is_phy_connected = lxt972_is_phy_connected;
784062fe7d3SManjunath Hadli 			phy[i].get_link_speed = lxt972_get_link_speed;
785062fe7d3SManjunath Hadli 			phy[i].auto_negotiate = lxt972_auto_negotiate;
7868cc13c13SBen Warren 			break;
7878cc13c13SBen Warren 		case PHY_DP83848:
788062fe7d3SManjunath Hadli 			sprintf(phy[i].name, "DP83848 @ 0x%02x",
789062fe7d3SManjunath Hadli 						active_phy_addr[i]);
790062fe7d3SManjunath Hadli 			phy[i].init = dp83848_init_phy;
791062fe7d3SManjunath Hadli 			phy[i].is_phy_connected = dp83848_is_phy_connected;
792062fe7d3SManjunath Hadli 			phy[i].get_link_speed = dp83848_get_link_speed;
793062fe7d3SManjunath Hadli 			phy[i].auto_negotiate = dp83848_auto_negotiate;
7948cc13c13SBen Warren 			break;
795840f8923SSandeep Paulraj 		case PHY_ET1011C:
796062fe7d3SManjunath Hadli 			sprintf(phy[i].name, "ET1011C @ 0x%02x",
797062fe7d3SManjunath Hadli 						active_phy_addr[i]);
798062fe7d3SManjunath Hadli 			phy[i].init = gen_init_phy;
799062fe7d3SManjunath Hadli 			phy[i].is_phy_connected = gen_is_phy_connected;
800062fe7d3SManjunath Hadli 			phy[i].get_link_speed = et1011c_get_link_speed;
801062fe7d3SManjunath Hadli 			phy[i].auto_negotiate = gen_auto_negotiate;
802840f8923SSandeep Paulraj 			break;
8038cc13c13SBen Warren 		default:
804062fe7d3SManjunath Hadli 			sprintf(phy[i].name, "GENERIC @ 0x%02x",
805062fe7d3SManjunath Hadli 						active_phy_addr[i]);
806062fe7d3SManjunath Hadli 			phy[i].init = gen_init_phy;
807062fe7d3SManjunath Hadli 			phy[i].is_phy_connected = gen_is_phy_connected;
808062fe7d3SManjunath Hadli 			phy[i].get_link_speed = gen_get_link_speed;
809062fe7d3SManjunath Hadli 			phy[i].auto_negotiate = gen_auto_negotiate;
8108cc13c13SBen Warren 		}
8118cc13c13SBen Warren 
812c3b4a475SHeiko Schocher 		debug("Ethernet PHY: %s\n", phy.name);
8138cc13c13SBen Warren 
814062fe7d3SManjunath Hadli 		miiphy_register(phy[i].name, davinci_mii_phy_read,
815062fe7d3SManjunath Hadli 						davinci_mii_phy_write);
816062fe7d3SManjunath Hadli 	}
8178cc13c13SBen Warren 	return(1);
8188cc13c13SBen Warren }
819