109cdd1b9SBen Warren /* 209cdd1b9SBen Warren * Ethernet driver for TI TMS320DM644x (DaVinci) chips. 309cdd1b9SBen Warren * 409cdd1b9SBen Warren * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net> 509cdd1b9SBen Warren * 609cdd1b9SBen Warren * Parts shamelessly stolen from TI's dm644x_emac.c. Original copyright 709cdd1b9SBen Warren * follows: 809cdd1b9SBen Warren * 909cdd1b9SBen Warren * ---------------------------------------------------------------------------- 1009cdd1b9SBen Warren * 1109cdd1b9SBen Warren * dm644x_emac.c 1209cdd1b9SBen Warren * 1309cdd1b9SBen Warren * TI DaVinci (DM644X) EMAC peripheral driver source for DV-EVM 1409cdd1b9SBen Warren * 1509cdd1b9SBen Warren * Copyright (C) 2005 Texas Instruments. 1609cdd1b9SBen Warren * 1709cdd1b9SBen Warren * ---------------------------------------------------------------------------- 1809cdd1b9SBen Warren * 1909cdd1b9SBen Warren * This program is free software; you can redistribute it and/or modify 2009cdd1b9SBen Warren * it under the terms of the GNU General Public License as published by 2109cdd1b9SBen Warren * the Free Software Foundation; either version 2 of the License, or 2209cdd1b9SBen Warren * (at your option) any later version. 2309cdd1b9SBen Warren * 2409cdd1b9SBen Warren * This program is distributed in the hope that it will be useful, 2509cdd1b9SBen Warren * but WITHOUT ANY WARRANTY; without even the implied warranty of 2609cdd1b9SBen Warren * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 2709cdd1b9SBen Warren * GNU General Public License for more details. 2809cdd1b9SBen Warren * 2909cdd1b9SBen Warren * You should have received a copy of the GNU General Public License 3009cdd1b9SBen Warren * along with this program; if not, write to the Free Software 3109cdd1b9SBen Warren * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 3209cdd1b9SBen Warren * ---------------------------------------------------------------------------- 3309cdd1b9SBen Warren 3409cdd1b9SBen Warren * Modifications: 3509cdd1b9SBen Warren * ver. 1.0: Sep 2005, Anant Gole - Created EMAC version for uBoot. 3609cdd1b9SBen Warren * ver 1.1: Nov 2005, Anant Gole - Extended the RX logic for multiple descriptors 3709cdd1b9SBen Warren * 3809cdd1b9SBen Warren */ 3909cdd1b9SBen Warren #include <common.h> 4009cdd1b9SBen Warren #include <command.h> 4109cdd1b9SBen Warren #include <net.h> 4209cdd1b9SBen Warren #include <miiphy.h> 438453587eSBen Warren #include <malloc.h> 4409cdd1b9SBen Warren #include <asm/arch/emac_defs.h> 45*d7e35437SNick Thompson #include <asm/io.h> 4609cdd1b9SBen Warren 4709cdd1b9SBen Warren unsigned int emac_dbg = 0; 4809cdd1b9SBen Warren #define debug_emac(fmt,args...) if (emac_dbg) printf(fmt,##args) 4909cdd1b9SBen Warren 50*d7e35437SNick Thompson #ifdef DAVINCI_EMAC_GIG_ENABLE 51*d7e35437SNick Thompson #define emac_gigabit_enable() davinci_eth_gigabit_enable() 52*d7e35437SNick Thompson #else 53*d7e35437SNick Thompson #define emac_gigabit_enable() /* no gigabit to enable */ 54*d7e35437SNick Thompson #endif 55*d7e35437SNick Thompson 5609cdd1b9SBen Warren static void davinci_eth_mdio_enable(void); 5709cdd1b9SBen Warren 5809cdd1b9SBen Warren static int gen_init_phy(int phy_addr); 5909cdd1b9SBen Warren static int gen_is_phy_connected(int phy_addr); 6009cdd1b9SBen Warren static int gen_get_link_speed(int phy_addr); 6109cdd1b9SBen Warren static int gen_auto_negotiate(int phy_addr); 6209cdd1b9SBen Warren 6309cdd1b9SBen Warren void eth_mdio_enable(void) 6409cdd1b9SBen Warren { 6509cdd1b9SBen Warren davinci_eth_mdio_enable(); 6609cdd1b9SBen Warren } 6709cdd1b9SBen Warren 6809cdd1b9SBen Warren static u_int8_t davinci_eth_mac_addr[] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff }; 6909cdd1b9SBen Warren 7009cdd1b9SBen Warren /* 7109cdd1b9SBen Warren * This function must be called before emac_open() if you want to override 7209cdd1b9SBen Warren * the default mac address. 7309cdd1b9SBen Warren */ 7409cdd1b9SBen Warren void davinci_eth_set_mac_addr(const u_int8_t *addr) 7509cdd1b9SBen Warren { 7609cdd1b9SBen Warren int i; 7709cdd1b9SBen Warren 7809cdd1b9SBen Warren for (i = 0; i < sizeof (davinci_eth_mac_addr); i++) { 7909cdd1b9SBen Warren davinci_eth_mac_addr[i] = addr[i]; 8009cdd1b9SBen Warren } 8109cdd1b9SBen Warren } 8209cdd1b9SBen Warren 8309cdd1b9SBen Warren /* EMAC Addresses */ 8409cdd1b9SBen Warren static volatile emac_regs *adap_emac = (emac_regs *)EMAC_BASE_ADDR; 8509cdd1b9SBen Warren static volatile ewrap_regs *adap_ewrap = (ewrap_regs *)EMAC_WRAPPER_BASE_ADDR; 8609cdd1b9SBen Warren static volatile mdio_regs *adap_mdio = (mdio_regs *)EMAC_MDIO_BASE_ADDR; 8709cdd1b9SBen Warren 8809cdd1b9SBen Warren /* EMAC descriptors */ 8909cdd1b9SBen Warren static volatile emac_desc *emac_rx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_RX_DESC_BASE); 9009cdd1b9SBen Warren static volatile emac_desc *emac_tx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_TX_DESC_BASE); 9109cdd1b9SBen Warren static volatile emac_desc *emac_rx_active_head = 0; 9209cdd1b9SBen Warren static volatile emac_desc *emac_rx_active_tail = 0; 9309cdd1b9SBen Warren static int emac_rx_queue_active = 0; 9409cdd1b9SBen Warren 9509cdd1b9SBen Warren /* Receive packet buffers */ 9609cdd1b9SBen Warren static unsigned char emac_rx_buffers[EMAC_MAX_RX_BUFFERS * (EMAC_MAX_ETHERNET_PKT_SIZE + EMAC_PKT_ALIGN)]; 9709cdd1b9SBen Warren 9809cdd1b9SBen Warren /* PHY address for a discovered PHY (0xff - not found) */ 9909cdd1b9SBen Warren static volatile u_int8_t active_phy_addr = 0xff; 10009cdd1b9SBen Warren 10109cdd1b9SBen Warren phy_t phy; 10209cdd1b9SBen Warren 10309cdd1b9SBen Warren static void davinci_eth_mdio_enable(void) 10409cdd1b9SBen Warren { 10509cdd1b9SBen Warren u_int32_t clkdiv; 10609cdd1b9SBen Warren 10709cdd1b9SBen Warren clkdiv = (EMAC_MDIO_BUS_FREQ / EMAC_MDIO_CLOCK_FREQ) - 1; 10809cdd1b9SBen Warren 109*d7e35437SNick Thompson writel((clkdiv & 0xff) | 11009cdd1b9SBen Warren MDIO_CONTROL_ENABLE | 11109cdd1b9SBen Warren MDIO_CONTROL_FAULT | 112*d7e35437SNick Thompson MDIO_CONTROL_FAULT_ENABLE, 113*d7e35437SNick Thompson &adap_mdio->CONTROL); 11409cdd1b9SBen Warren 115*d7e35437SNick Thompson while (readl(&adap_mdio->CONTROL) & MDIO_CONTROL_IDLE) 116*d7e35437SNick Thompson ; 11709cdd1b9SBen Warren } 11809cdd1b9SBen Warren 11909cdd1b9SBen Warren /* 12009cdd1b9SBen Warren * Tries to find an active connected PHY. Returns 1 if address if found. 12109cdd1b9SBen Warren * If no active PHY (or more than one PHY) found returns 0. 12209cdd1b9SBen Warren * Sets active_phy_addr variable. 12309cdd1b9SBen Warren */ 12409cdd1b9SBen Warren static int davinci_eth_phy_detect(void) 12509cdd1b9SBen Warren { 12609cdd1b9SBen Warren u_int32_t phy_act_state; 12709cdd1b9SBen Warren int i; 12809cdd1b9SBen Warren 12909cdd1b9SBen Warren active_phy_addr = 0xff; 13009cdd1b9SBen Warren 131*d7e35437SNick Thompson phy_act_state = readl(&adap_mdio->ALIVE) & EMAC_MDIO_PHY_MASK; 132*d7e35437SNick Thompson if (phy_act_state == 0) 13309cdd1b9SBen Warren return(0); /* No active PHYs */ 13409cdd1b9SBen Warren 13509cdd1b9SBen Warren debug_emac("davinci_eth_phy_detect(), ALIVE = 0x%08x\n", phy_act_state); 13609cdd1b9SBen Warren 13709cdd1b9SBen Warren for (i = 0; i < 32; i++) { 13809cdd1b9SBen Warren if (phy_act_state & (1 << i)) { 13909cdd1b9SBen Warren if (phy_act_state & ~(1 << i)) 14009cdd1b9SBen Warren return(0); /* More than one PHY */ 14109cdd1b9SBen Warren else { 14209cdd1b9SBen Warren active_phy_addr = i; 14309cdd1b9SBen Warren return(1); 14409cdd1b9SBen Warren } 14509cdd1b9SBen Warren } 14609cdd1b9SBen Warren } 14709cdd1b9SBen Warren 14809cdd1b9SBen Warren return(0); /* Just to make GCC happy */ 14909cdd1b9SBen Warren } 15009cdd1b9SBen Warren 15109cdd1b9SBen Warren 15209cdd1b9SBen Warren /* Read a PHY register via MDIO inteface. Returns 1 on success, 0 otherwise */ 15309cdd1b9SBen Warren int davinci_eth_phy_read(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t *data) 15409cdd1b9SBen Warren { 15509cdd1b9SBen Warren int tmp; 15609cdd1b9SBen Warren 157*d7e35437SNick Thompson while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO) 158*d7e35437SNick Thompson ; 15909cdd1b9SBen Warren 160*d7e35437SNick Thompson writel(MDIO_USERACCESS0_GO | 16109cdd1b9SBen Warren MDIO_USERACCESS0_WRITE_READ | 16209cdd1b9SBen Warren ((reg_num & 0x1f) << 21) | 163*d7e35437SNick Thompson ((phy_addr & 0x1f) << 16), 164*d7e35437SNick Thompson &adap_mdio->USERACCESS0); 16509cdd1b9SBen Warren 16609cdd1b9SBen Warren /* Wait for command to complete */ 167*d7e35437SNick Thompson while ((tmp = readl(&adap_mdio->USERACCESS0)) & MDIO_USERACCESS0_GO) 168*d7e35437SNick Thompson ; 16909cdd1b9SBen Warren 17009cdd1b9SBen Warren if (tmp & MDIO_USERACCESS0_ACK) { 17109cdd1b9SBen Warren *data = tmp & 0xffff; 17209cdd1b9SBen Warren return(1); 17309cdd1b9SBen Warren } 17409cdd1b9SBen Warren 17509cdd1b9SBen Warren *data = -1; 17609cdd1b9SBen Warren return(0); 17709cdd1b9SBen Warren } 17809cdd1b9SBen Warren 17909cdd1b9SBen Warren /* Write to a PHY register via MDIO inteface. Blocks until operation is complete. */ 18009cdd1b9SBen Warren int davinci_eth_phy_write(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t data) 18109cdd1b9SBen Warren { 18209cdd1b9SBen Warren 183*d7e35437SNick Thompson while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO) 184*d7e35437SNick Thompson ; 18509cdd1b9SBen Warren 186*d7e35437SNick Thompson writel(MDIO_USERACCESS0_GO | 18709cdd1b9SBen Warren MDIO_USERACCESS0_WRITE_WRITE | 18809cdd1b9SBen Warren ((reg_num & 0x1f) << 21) | 18909cdd1b9SBen Warren ((phy_addr & 0x1f) << 16) | 190*d7e35437SNick Thompson (data & 0xffff), 191*d7e35437SNick Thompson &adap_mdio->USERACCESS0); 19209cdd1b9SBen Warren 19309cdd1b9SBen Warren /* Wait for command to complete */ 194*d7e35437SNick Thompson while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO) 195*d7e35437SNick Thompson ; 19609cdd1b9SBen Warren 19709cdd1b9SBen Warren return(1); 19809cdd1b9SBen Warren } 19909cdd1b9SBen Warren 20009cdd1b9SBen Warren /* PHY functions for a generic PHY */ 20109cdd1b9SBen Warren static int gen_init_phy(int phy_addr) 20209cdd1b9SBen Warren { 20309cdd1b9SBen Warren int ret = 1; 20409cdd1b9SBen Warren 20509cdd1b9SBen Warren if (gen_get_link_speed(phy_addr)) { 20609cdd1b9SBen Warren /* Try another time */ 20709cdd1b9SBen Warren ret = gen_get_link_speed(phy_addr); 20809cdd1b9SBen Warren } 20909cdd1b9SBen Warren 21009cdd1b9SBen Warren return(ret); 21109cdd1b9SBen Warren } 21209cdd1b9SBen Warren 21309cdd1b9SBen Warren static int gen_is_phy_connected(int phy_addr) 21409cdd1b9SBen Warren { 21509cdd1b9SBen Warren u_int16_t dummy; 21609cdd1b9SBen Warren 21709cdd1b9SBen Warren return(davinci_eth_phy_read(phy_addr, PHY_PHYIDR1, &dummy)); 21809cdd1b9SBen Warren } 21909cdd1b9SBen Warren 22009cdd1b9SBen Warren static int gen_get_link_speed(int phy_addr) 22109cdd1b9SBen Warren { 22209cdd1b9SBen Warren u_int16_t tmp; 22309cdd1b9SBen Warren 22409cdd1b9SBen Warren if (davinci_eth_phy_read(phy_addr, MII_STATUS_REG, &tmp) && (tmp & 0x04)) 22509cdd1b9SBen Warren return(1); 22609cdd1b9SBen Warren 22709cdd1b9SBen Warren return(0); 22809cdd1b9SBen Warren } 22909cdd1b9SBen Warren 23009cdd1b9SBen Warren static int gen_auto_negotiate(int phy_addr) 23109cdd1b9SBen Warren { 23209cdd1b9SBen Warren u_int16_t tmp; 23309cdd1b9SBen Warren 23409cdd1b9SBen Warren if (!davinci_eth_phy_read(phy_addr, PHY_BMCR, &tmp)) 23509cdd1b9SBen Warren return(0); 23609cdd1b9SBen Warren 23709cdd1b9SBen Warren /* Restart Auto_negotiation */ 23809cdd1b9SBen Warren tmp |= PHY_BMCR_AUTON; 23909cdd1b9SBen Warren davinci_eth_phy_write(phy_addr, PHY_BMCR, tmp); 24009cdd1b9SBen Warren 24109cdd1b9SBen Warren /*check AutoNegotiate complete */ 24209cdd1b9SBen Warren udelay (10000); 24309cdd1b9SBen Warren if (!davinci_eth_phy_read(phy_addr, PHY_BMSR, &tmp)) 24409cdd1b9SBen Warren return(0); 24509cdd1b9SBen Warren 24609cdd1b9SBen Warren if (!(tmp & PHY_BMSR_AUTN_COMP)) 24709cdd1b9SBen Warren return(0); 24809cdd1b9SBen Warren 24909cdd1b9SBen Warren return(gen_get_link_speed(phy_addr)); 25009cdd1b9SBen Warren } 25109cdd1b9SBen Warren /* End of generic PHY functions */ 25209cdd1b9SBen Warren 25309cdd1b9SBen Warren 25409cdd1b9SBen Warren #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) 25509cdd1b9SBen Warren static int davinci_mii_phy_read(char *devname, unsigned char addr, unsigned char reg, unsigned short *value) 25609cdd1b9SBen Warren { 25709cdd1b9SBen Warren return(davinci_eth_phy_read(addr, reg, value) ? 0 : 1); 25809cdd1b9SBen Warren } 25909cdd1b9SBen Warren 26009cdd1b9SBen Warren static int davinci_mii_phy_write(char *devname, unsigned char addr, unsigned char reg, unsigned short value) 26109cdd1b9SBen Warren { 26209cdd1b9SBen Warren return(davinci_eth_phy_write(addr, reg, value) ? 0 : 1); 26309cdd1b9SBen Warren } 26409cdd1b9SBen Warren #endif 26509cdd1b9SBen Warren 266*d7e35437SNick Thompson static void __attribute__((unused)) davinci_eth_gigabit_enable(void) 267*d7e35437SNick Thompson { 268*d7e35437SNick Thompson u_int16_t data; 269*d7e35437SNick Thompson 270*d7e35437SNick Thompson if (davinci_eth_phy_read(EMAC_MDIO_PHY_NUM, 0, &data)) { 271*d7e35437SNick Thompson if (data & (1 << 6)) { /* speed selection MSB */ 272*d7e35437SNick Thompson /* 273*d7e35437SNick Thompson * Check if link detected is giga-bit 274*d7e35437SNick Thompson * If Gigabit mode detected, enable gigbit in MAC 275*d7e35437SNick Thompson */ 276*d7e35437SNick Thompson writel(EMAC_MACCONTROL_GIGFORCE | 277*d7e35437SNick Thompson EMAC_MACCONTROL_GIGABIT_ENABLE, 278*d7e35437SNick Thompson &adap_emac->MACCONTROL); 279*d7e35437SNick Thompson } 280*d7e35437SNick Thompson } 281*d7e35437SNick Thompson } 28209cdd1b9SBen Warren 28309cdd1b9SBen Warren /* Eth device open */ 2848453587eSBen Warren static int davinci_eth_open(struct eth_device *dev, bd_t *bis) 28509cdd1b9SBen Warren { 28609cdd1b9SBen Warren dv_reg_p addr; 28709cdd1b9SBen Warren u_int32_t clkdiv, cnt; 28809cdd1b9SBen Warren volatile emac_desc *rx_desc; 289*d7e35437SNick Thompson unsigned long mac_hi; 290*d7e35437SNick Thompson unsigned long mac_lo; 29109cdd1b9SBen Warren 29209cdd1b9SBen Warren debug_emac("+ emac_open\n"); 29309cdd1b9SBen Warren 29409cdd1b9SBen Warren /* Reset EMAC module and disable interrupts in wrapper */ 295*d7e35437SNick Thompson writel(1, &adap_emac->SOFTRESET); 296*d7e35437SNick Thompson while (readl(&adap_emac->SOFTRESET) != 0) 297*d7e35437SNick Thompson ; 298*d7e35437SNick Thompson #if defined(DAVINCI_EMAC_VERSION2) 299*d7e35437SNick Thompson writel(1, &adap_ewrap->softrst); 300*d7e35437SNick Thompson while (readl(&adap_ewrap->softrst) != 0) 301*d7e35437SNick Thompson ; 302*d7e35437SNick Thompson #else 303*d7e35437SNick Thompson writel(0, &adap_ewrap->EWCTL); 30409cdd1b9SBen Warren for (cnt = 0; cnt < 5; cnt++) { 305*d7e35437SNick Thompson clkdiv = readl(&adap_ewrap->EWCTL); 30609cdd1b9SBen Warren } 307*d7e35437SNick Thompson #endif 30809cdd1b9SBen Warren 30909cdd1b9SBen Warren rx_desc = emac_rx_desc; 31009cdd1b9SBen Warren 311*d7e35437SNick Thompson writel(1, &adap_emac->TXCONTROL); 312*d7e35437SNick Thompson writel(1, &adap_emac->RXCONTROL); 31309cdd1b9SBen Warren 31409cdd1b9SBen Warren /* Set MAC Addresses & Init multicast Hash to 0 (disable any multicast receive) */ 31509cdd1b9SBen Warren /* Using channel 0 only - other channels are disabled */ 316*d7e35437SNick Thompson writel(0, &adap_emac->MACINDEX); 317*d7e35437SNick Thompson mac_hi = (davinci_eth_mac_addr[3] << 24) | 31809cdd1b9SBen Warren (davinci_eth_mac_addr[2] << 16) | 31909cdd1b9SBen Warren (davinci_eth_mac_addr[1] << 8) | 32009cdd1b9SBen Warren (davinci_eth_mac_addr[0]); 321*d7e35437SNick Thompson mac_lo = (davinci_eth_mac_addr[5] << 8) | 32209cdd1b9SBen Warren (davinci_eth_mac_addr[4]); 32309cdd1b9SBen Warren 324*d7e35437SNick Thompson writel(mac_hi, &adap_emac->MACADDRHI); 325*d7e35437SNick Thompson #if defined(DAVINCI_EMAC_VERSION2) 326*d7e35437SNick Thompson writel(mac_lo | EMAC_MAC_ADDR_IS_VALID | EMAC_MAC_ADDR_MATCH, 327*d7e35437SNick Thompson &adap_emac->MACADDRLO); 328*d7e35437SNick Thompson #else 329*d7e35437SNick Thompson writel(mac_lo, &adap_emac->MACADDRLO); 330*d7e35437SNick Thompson #endif 331*d7e35437SNick Thompson 332*d7e35437SNick Thompson writel(0, &adap_emac->MACHASH1); 333*d7e35437SNick Thompson writel(0, &adap_emac->MACHASH2); 33409cdd1b9SBen Warren 33509cdd1b9SBen Warren /* Set source MAC address - REQUIRED */ 336*d7e35437SNick Thompson writel(mac_hi, &adap_emac->MACSRCADDRHI); 337*d7e35437SNick Thompson writel(mac_lo, &adap_emac->MACSRCADDRLO); 33809cdd1b9SBen Warren 33909cdd1b9SBen Warren /* Set DMA 8 TX / 8 RX Head pointers to 0 */ 34009cdd1b9SBen Warren addr = &adap_emac->TX0HDP; 34109cdd1b9SBen Warren for(cnt = 0; cnt < 16; cnt++) 342*d7e35437SNick Thompson writel(0, addr++); 34309cdd1b9SBen Warren 34409cdd1b9SBen Warren addr = &adap_emac->RX0HDP; 34509cdd1b9SBen Warren for(cnt = 0; cnt < 16; cnt++) 346*d7e35437SNick Thompson writel(0, addr++); 34709cdd1b9SBen Warren 34809cdd1b9SBen Warren /* Clear Statistics (do this before setting MacControl register) */ 34909cdd1b9SBen Warren addr = &adap_emac->RXGOODFRAMES; 35009cdd1b9SBen Warren for(cnt = 0; cnt < EMAC_NUM_STATS; cnt++) 351*d7e35437SNick Thompson writel(0, addr++); 35209cdd1b9SBen Warren 35309cdd1b9SBen Warren /* No multicast addressing */ 354*d7e35437SNick Thompson writel(0, &adap_emac->MACHASH1); 355*d7e35437SNick Thompson writel(0, &adap_emac->MACHASH2); 35609cdd1b9SBen Warren 35709cdd1b9SBen Warren /* Create RX queue and set receive process in place */ 35809cdd1b9SBen Warren emac_rx_active_head = emac_rx_desc; 35909cdd1b9SBen Warren for (cnt = 0; cnt < EMAC_MAX_RX_BUFFERS; cnt++) { 36009cdd1b9SBen Warren rx_desc->next = (u_int32_t)(rx_desc + 1); 36109cdd1b9SBen Warren rx_desc->buffer = &emac_rx_buffers[cnt * (EMAC_MAX_ETHERNET_PKT_SIZE + EMAC_PKT_ALIGN)]; 36209cdd1b9SBen Warren rx_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE; 36309cdd1b9SBen Warren rx_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT; 36409cdd1b9SBen Warren rx_desc++; 36509cdd1b9SBen Warren } 36609cdd1b9SBen Warren 367*d7e35437SNick Thompson /* Finalize the rx desc list */ 36809cdd1b9SBen Warren rx_desc--; 36909cdd1b9SBen Warren rx_desc->next = 0; 37009cdd1b9SBen Warren emac_rx_active_tail = rx_desc; 37109cdd1b9SBen Warren emac_rx_queue_active = 1; 37209cdd1b9SBen Warren 37309cdd1b9SBen Warren /* Enable TX/RX */ 374*d7e35437SNick Thompson writel(EMAC_MAX_ETHERNET_PKT_SIZE, &adap_emac->RXMAXLEN); 375*d7e35437SNick Thompson writel(0, &adap_emac->RXBUFFEROFFSET); 37609cdd1b9SBen Warren 377*d7e35437SNick Thompson /* 378*d7e35437SNick Thompson * No fancy configs - Use this for promiscous debug 379*d7e35437SNick Thompson * - EMAC_RXMBPENABLE_RXCAFEN_ENABLE 380*d7e35437SNick Thompson */ 381*d7e35437SNick Thompson writel(EMAC_RXMBPENABLE_RXBROADEN, &adap_emac->RXMBPENABLE); 38209cdd1b9SBen Warren 38309cdd1b9SBen Warren /* Enable ch 0 only */ 384*d7e35437SNick Thompson writel(1, &adap_emac->RXUNICASTSET); 38509cdd1b9SBen Warren 38609cdd1b9SBen Warren /* Enable MII interface and Full duplex mode */ 387*d7e35437SNick Thompson #ifdef CONFIG_SOC_DA8XX 388*d7e35437SNick Thompson writel((EMAC_MACCONTROL_MIIEN_ENABLE | 389*d7e35437SNick Thompson EMAC_MACCONTROL_FULLDUPLEX_ENABLE | 390*d7e35437SNick Thompson EMAC_MACCONTROL_RMIISPEED_100), 391*d7e35437SNick Thompson &adap_emac->MACCONTROL); 392*d7e35437SNick Thompson #else 393*d7e35437SNick Thompson writel((EMAC_MACCONTROL_MIIEN_ENABLE | 394*d7e35437SNick Thompson EMAC_MACCONTROL_FULLDUPLEX_ENABLE), 395*d7e35437SNick Thompson &adap_emac->MACCONTROL); 396*d7e35437SNick Thompson #endif 39709cdd1b9SBen Warren 39809cdd1b9SBen Warren /* Init MDIO & get link state */ 39909cdd1b9SBen Warren clkdiv = (EMAC_MDIO_BUS_FREQ / EMAC_MDIO_CLOCK_FREQ) - 1; 400*d7e35437SNick Thompson writel((clkdiv & 0xff) | MDIO_CONTROL_ENABLE | MDIO_CONTROL_FAULT, 401*d7e35437SNick Thompson &adap_mdio->CONTROL); 402*d7e35437SNick Thompson 403*d7e35437SNick Thompson /* We need to wait for MDIO to start */ 404*d7e35437SNick Thompson udelay(1000); 40509cdd1b9SBen Warren 40609cdd1b9SBen Warren if (!phy.get_link_speed(active_phy_addr)) 40709cdd1b9SBen Warren return(0); 40809cdd1b9SBen Warren 409*d7e35437SNick Thompson emac_gigabit_enable(); 410*d7e35437SNick Thompson 41109cdd1b9SBen Warren /* Start receive process */ 412*d7e35437SNick Thompson writel((u_int32_t)emac_rx_desc, &adap_emac->RX0HDP); 41309cdd1b9SBen Warren 41409cdd1b9SBen Warren debug_emac("- emac_open\n"); 41509cdd1b9SBen Warren 41609cdd1b9SBen Warren return(1); 41709cdd1b9SBen Warren } 41809cdd1b9SBen Warren 41909cdd1b9SBen Warren /* EMAC Channel Teardown */ 42009cdd1b9SBen Warren static void davinci_eth_ch_teardown(int ch) 42109cdd1b9SBen Warren { 42209cdd1b9SBen Warren dv_reg dly = 0xff; 42309cdd1b9SBen Warren dv_reg cnt; 42409cdd1b9SBen Warren 42509cdd1b9SBen Warren debug_emac("+ emac_ch_teardown\n"); 42609cdd1b9SBen Warren 42709cdd1b9SBen Warren if (ch == EMAC_CH_TX) { 42809cdd1b9SBen Warren /* Init TX channel teardown */ 429*d7e35437SNick Thompson writel(1, &adap_emac->TXTEARDOWN); 430*d7e35437SNick Thompson do { 431*d7e35437SNick Thompson /* 432*d7e35437SNick Thompson * Wait here for Tx teardown completion interrupt to 433*d7e35437SNick Thompson * occur. Note: A task delay can be called here to pend 434*d7e35437SNick Thompson * rather than occupying CPU cycles - anyway it has 435*d7e35437SNick Thompson * been found that teardown takes very few cpu cycles 436*d7e35437SNick Thompson * and does not affect functionality 437*d7e35437SNick Thompson */ 43809cdd1b9SBen Warren dly--; 43909cdd1b9SBen Warren udelay(1); 44009cdd1b9SBen Warren if (dly == 0) 44109cdd1b9SBen Warren break; 442*d7e35437SNick Thompson cnt = readl(&adap_emac->TX0CP); 443*d7e35437SNick Thompson } while (cnt != 0xfffffffc); 444*d7e35437SNick Thompson writel(cnt, &adap_emac->TX0CP); 445*d7e35437SNick Thompson writel(0, &adap_emac->TX0HDP); 44609cdd1b9SBen Warren } else { 44709cdd1b9SBen Warren /* Init RX channel teardown */ 448*d7e35437SNick Thompson writel(1, &adap_emac->RXTEARDOWN); 449*d7e35437SNick Thompson do { 450*d7e35437SNick Thompson /* 451*d7e35437SNick Thompson * Wait here for Rx teardown completion interrupt to 452*d7e35437SNick Thompson * occur. Note: A task delay can be called here to pend 453*d7e35437SNick Thompson * rather than occupying CPU cycles - anyway it has 454*d7e35437SNick Thompson * been found that teardown takes very few cpu cycles 455*d7e35437SNick Thompson * and does not affect functionality 456*d7e35437SNick Thompson */ 45709cdd1b9SBen Warren dly--; 45809cdd1b9SBen Warren udelay(1); 45909cdd1b9SBen Warren if (dly == 0) 46009cdd1b9SBen Warren break; 461*d7e35437SNick Thompson cnt = readl(&adap_emac->RX0CP); 462*d7e35437SNick Thompson } while (cnt != 0xfffffffc); 463*d7e35437SNick Thompson writel(cnt, &adap_emac->RX0CP); 464*d7e35437SNick Thompson writel(0, &adap_emac->RX0HDP); 46509cdd1b9SBen Warren } 46609cdd1b9SBen Warren 46709cdd1b9SBen Warren debug_emac("- emac_ch_teardown\n"); 46809cdd1b9SBen Warren } 46909cdd1b9SBen Warren 47009cdd1b9SBen Warren /* Eth device close */ 4718453587eSBen Warren static void davinci_eth_close(struct eth_device *dev) 47209cdd1b9SBen Warren { 47309cdd1b9SBen Warren debug_emac("+ emac_close\n"); 47409cdd1b9SBen Warren 47509cdd1b9SBen Warren davinci_eth_ch_teardown(EMAC_CH_TX); /* TX Channel teardown */ 47609cdd1b9SBen Warren davinci_eth_ch_teardown(EMAC_CH_RX); /* RX Channel teardown */ 47709cdd1b9SBen Warren 47809cdd1b9SBen Warren /* Reset EMAC module and disable interrupts in wrapper */ 479*d7e35437SNick Thompson writel(1, &adap_emac->SOFTRESET); 480*d7e35437SNick Thompson #if defined(DAVINCI_EMAC_VERSION2) 481*d7e35437SNick Thompson writel(1, &adap_ewrap->softrst); 482*d7e35437SNick Thompson #else 483*d7e35437SNick Thompson writel(0, &adap_ewrap->EWCTL); 484*d7e35437SNick Thompson #endif 48509cdd1b9SBen Warren 48609cdd1b9SBen Warren debug_emac("- emac_close\n"); 48709cdd1b9SBen Warren } 48809cdd1b9SBen Warren 48909cdd1b9SBen Warren static int tx_send_loop = 0; 49009cdd1b9SBen Warren 49109cdd1b9SBen Warren /* 49209cdd1b9SBen Warren * This function sends a single packet on the network and returns 49309cdd1b9SBen Warren * positive number (number of bytes transmitted) or negative for error 49409cdd1b9SBen Warren */ 4958453587eSBen Warren static int davinci_eth_send_packet (struct eth_device *dev, 4968453587eSBen Warren volatile void *packet, int length) 49709cdd1b9SBen Warren { 49809cdd1b9SBen Warren int ret_status = -1; 49909cdd1b9SBen Warren 50009cdd1b9SBen Warren tx_send_loop = 0; 50109cdd1b9SBen Warren 50209cdd1b9SBen Warren /* Return error if no link */ 50309cdd1b9SBen Warren if (!phy.get_link_speed (active_phy_addr)) { 50409cdd1b9SBen Warren printf ("WARN: emac_send_packet: No link\n"); 50509cdd1b9SBen Warren return (ret_status); 50609cdd1b9SBen Warren } 50709cdd1b9SBen Warren 508*d7e35437SNick Thompson emac_gigabit_enable(); 509*d7e35437SNick Thompson 51009cdd1b9SBen Warren /* Check packet size and if < EMAC_MIN_ETHERNET_PKT_SIZE, pad it up */ 51109cdd1b9SBen Warren if (length < EMAC_MIN_ETHERNET_PKT_SIZE) { 51209cdd1b9SBen Warren length = EMAC_MIN_ETHERNET_PKT_SIZE; 51309cdd1b9SBen Warren } 51409cdd1b9SBen Warren 51509cdd1b9SBen Warren /* Populate the TX descriptor */ 51609cdd1b9SBen Warren emac_tx_desc->next = 0; 51709cdd1b9SBen Warren emac_tx_desc->buffer = (u_int8_t *) packet; 51809cdd1b9SBen Warren emac_tx_desc->buff_off_len = (length & 0xffff); 51909cdd1b9SBen Warren emac_tx_desc->pkt_flag_len = ((length & 0xffff) | 52009cdd1b9SBen Warren EMAC_CPPI_SOP_BIT | 52109cdd1b9SBen Warren EMAC_CPPI_OWNERSHIP_BIT | 52209cdd1b9SBen Warren EMAC_CPPI_EOP_BIT); 52309cdd1b9SBen Warren /* Send the packet */ 524*d7e35437SNick Thompson writel((unsigned long)emac_tx_desc, &adap_emac->TX0HDP); 52509cdd1b9SBen Warren 52609cdd1b9SBen Warren /* Wait for packet to complete or link down */ 52709cdd1b9SBen Warren while (1) { 52809cdd1b9SBen Warren if (!phy.get_link_speed (active_phy_addr)) { 52909cdd1b9SBen Warren davinci_eth_ch_teardown (EMAC_CH_TX); 53009cdd1b9SBen Warren return (ret_status); 53109cdd1b9SBen Warren } 532*d7e35437SNick Thompson 533*d7e35437SNick Thompson emac_gigabit_enable(); 534*d7e35437SNick Thompson 535*d7e35437SNick Thompson if (readl(&adap_emac->TXINTSTATRAW) & 0x01) { 53609cdd1b9SBen Warren ret_status = length; 53709cdd1b9SBen Warren break; 53809cdd1b9SBen Warren } 53909cdd1b9SBen Warren tx_send_loop++; 54009cdd1b9SBen Warren } 54109cdd1b9SBen Warren 54209cdd1b9SBen Warren return (ret_status); 54309cdd1b9SBen Warren } 54409cdd1b9SBen Warren 54509cdd1b9SBen Warren /* 54609cdd1b9SBen Warren * This function handles receipt of a packet from the network 54709cdd1b9SBen Warren */ 5488453587eSBen Warren static int davinci_eth_rcv_packet (struct eth_device *dev) 54909cdd1b9SBen Warren { 55009cdd1b9SBen Warren volatile emac_desc *rx_curr_desc; 55109cdd1b9SBen Warren volatile emac_desc *curr_desc; 55209cdd1b9SBen Warren volatile emac_desc *tail_desc; 55309cdd1b9SBen Warren int status, ret = -1; 55409cdd1b9SBen Warren 55509cdd1b9SBen Warren rx_curr_desc = emac_rx_active_head; 55609cdd1b9SBen Warren status = rx_curr_desc->pkt_flag_len; 55709cdd1b9SBen Warren if ((rx_curr_desc) && ((status & EMAC_CPPI_OWNERSHIP_BIT) == 0)) { 55809cdd1b9SBen Warren if (status & EMAC_CPPI_RX_ERROR_FRAME) { 55909cdd1b9SBen Warren /* Error in packet - discard it and requeue desc */ 56009cdd1b9SBen Warren printf ("WARN: emac_rcv_pkt: Error in packet\n"); 56109cdd1b9SBen Warren } else { 56209cdd1b9SBen Warren NetReceive (rx_curr_desc->buffer, 56309cdd1b9SBen Warren (rx_curr_desc->buff_off_len & 0xffff)); 56409cdd1b9SBen Warren ret = rx_curr_desc->buff_off_len & 0xffff; 56509cdd1b9SBen Warren } 56609cdd1b9SBen Warren 56709cdd1b9SBen Warren /* Ack received packet descriptor */ 568*d7e35437SNick Thompson writel((unsigned long)rx_curr_desc, &adap_emac->RX0CP); 56909cdd1b9SBen Warren curr_desc = rx_curr_desc; 57009cdd1b9SBen Warren emac_rx_active_head = 57109cdd1b9SBen Warren (volatile emac_desc *) rx_curr_desc->next; 57209cdd1b9SBen Warren 57309cdd1b9SBen Warren if (status & EMAC_CPPI_EOQ_BIT) { 57409cdd1b9SBen Warren if (emac_rx_active_head) { 575*d7e35437SNick Thompson writel((unsigned long)emac_rx_active_head, 576*d7e35437SNick Thompson &adap_emac->RX0HDP); 57709cdd1b9SBen Warren } else { 57809cdd1b9SBen Warren emac_rx_queue_active = 0; 57909cdd1b9SBen Warren printf ("INFO:emac_rcv_packet: RX Queue not active\n"); 58009cdd1b9SBen Warren } 58109cdd1b9SBen Warren } 58209cdd1b9SBen Warren 58309cdd1b9SBen Warren /* Recycle RX descriptor */ 58409cdd1b9SBen Warren rx_curr_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE; 58509cdd1b9SBen Warren rx_curr_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT; 58609cdd1b9SBen Warren rx_curr_desc->next = 0; 58709cdd1b9SBen Warren 58809cdd1b9SBen Warren if (emac_rx_active_head == 0) { 58909cdd1b9SBen Warren printf ("INFO: emac_rcv_pkt: active queue head = 0\n"); 59009cdd1b9SBen Warren emac_rx_active_head = curr_desc; 59109cdd1b9SBen Warren emac_rx_active_tail = curr_desc; 59209cdd1b9SBen Warren if (emac_rx_queue_active != 0) { 593*d7e35437SNick Thompson writel((unsigned long)emac_rx_active_head, 594*d7e35437SNick Thompson &adap_emac->RX0HDP); 59509cdd1b9SBen Warren printf ("INFO: emac_rcv_pkt: active queue head = 0, HDP fired\n"); 59609cdd1b9SBen Warren emac_rx_queue_active = 1; 59709cdd1b9SBen Warren } 59809cdd1b9SBen Warren } else { 59909cdd1b9SBen Warren tail_desc = emac_rx_active_tail; 60009cdd1b9SBen Warren emac_rx_active_tail = curr_desc; 60109cdd1b9SBen Warren tail_desc->next = (unsigned int) curr_desc; 60209cdd1b9SBen Warren status = tail_desc->pkt_flag_len; 60309cdd1b9SBen Warren if (status & EMAC_CPPI_EOQ_BIT) { 604*d7e35437SNick Thompson writel((unsigned long)curr_desc, 605*d7e35437SNick Thompson &adap_emac->RX0HDP); 60609cdd1b9SBen Warren status &= ~EMAC_CPPI_EOQ_BIT; 60709cdd1b9SBen Warren tail_desc->pkt_flag_len = status; 60809cdd1b9SBen Warren } 60909cdd1b9SBen Warren } 61009cdd1b9SBen Warren return (ret); 61109cdd1b9SBen Warren } 61209cdd1b9SBen Warren return (0); 61309cdd1b9SBen Warren } 61409cdd1b9SBen Warren 6158cc13c13SBen Warren /* 6168cc13c13SBen Warren * This function initializes the emac hardware. It does NOT initialize 6178cc13c13SBen Warren * EMAC modules power or pin multiplexors, that is done by board_init() 6188cc13c13SBen Warren * much earlier in bootup process. Returns 1 on success, 0 otherwise. 6198cc13c13SBen Warren */ 6208453587eSBen Warren int davinci_emac_initialize(void) 6218cc13c13SBen Warren { 6228cc13c13SBen Warren u_int32_t phy_id; 6238cc13c13SBen Warren u_int16_t tmp; 6248cc13c13SBen Warren int i; 6258453587eSBen Warren struct eth_device *dev; 6268453587eSBen Warren 6278453587eSBen Warren dev = malloc(sizeof *dev); 6288453587eSBen Warren 6298453587eSBen Warren if (dev == NULL) 6308453587eSBen Warren return -1; 6318453587eSBen Warren 6328453587eSBen Warren memset(dev, 0, sizeof *dev); 6338453587eSBen Warren 6348453587eSBen Warren dev->iobase = 0; 6358453587eSBen Warren dev->init = davinci_eth_open; 6368453587eSBen Warren dev->halt = davinci_eth_close; 6378453587eSBen Warren dev->send = davinci_eth_send_packet; 6388453587eSBen Warren dev->recv = davinci_eth_rcv_packet; 6398453587eSBen Warren 6408453587eSBen Warren eth_register(dev); 64109cdd1b9SBen Warren 6428cc13c13SBen Warren davinci_eth_mdio_enable(); 6438cc13c13SBen Warren 6448cc13c13SBen Warren for (i = 0; i < 256; i++) { 645*d7e35437SNick Thompson if (readl(&adap_mdio->ALIVE)) 6468cc13c13SBen Warren break; 6478cc13c13SBen Warren udelay(10); 6488cc13c13SBen Warren } 6498cc13c13SBen Warren 6508cc13c13SBen Warren if (i >= 256) { 6518cc13c13SBen Warren printf("No ETH PHY detected!!!\n"); 6528cc13c13SBen Warren return(0); 6538cc13c13SBen Warren } 6548cc13c13SBen Warren 6558cc13c13SBen Warren /* Find if a PHY is connected and get it's address */ 6568cc13c13SBen Warren if (!davinci_eth_phy_detect()) 6578cc13c13SBen Warren return(0); 6588cc13c13SBen Warren 6598cc13c13SBen Warren /* Get PHY ID and initialize phy_ops for a detected PHY */ 6608cc13c13SBen Warren if (!davinci_eth_phy_read(active_phy_addr, PHY_PHYIDR1, &tmp)) { 6618cc13c13SBen Warren active_phy_addr = 0xff; 6628cc13c13SBen Warren return(0); 6638cc13c13SBen Warren } 6648cc13c13SBen Warren 6658cc13c13SBen Warren phy_id = (tmp << 16) & 0xffff0000; 6668cc13c13SBen Warren 6678cc13c13SBen Warren if (!davinci_eth_phy_read(active_phy_addr, PHY_PHYIDR2, &tmp)) { 6688cc13c13SBen Warren active_phy_addr = 0xff; 6698cc13c13SBen Warren return(0); 6708cc13c13SBen Warren } 6718cc13c13SBen Warren 6728cc13c13SBen Warren phy_id |= tmp & 0x0000ffff; 6738cc13c13SBen Warren 6748cc13c13SBen Warren switch (phy_id) { 6758cc13c13SBen Warren case PHY_LXT972: 6768cc13c13SBen Warren sprintf(phy.name, "LXT972 @ 0x%02x", active_phy_addr); 6778cc13c13SBen Warren phy.init = lxt972_init_phy; 6788cc13c13SBen Warren phy.is_phy_connected = lxt972_is_phy_connected; 6798cc13c13SBen Warren phy.get_link_speed = lxt972_get_link_speed; 6808cc13c13SBen Warren phy.auto_negotiate = lxt972_auto_negotiate; 6818cc13c13SBen Warren break; 6828cc13c13SBen Warren case PHY_DP83848: 6838cc13c13SBen Warren sprintf(phy.name, "DP83848 @ 0x%02x", active_phy_addr); 6848cc13c13SBen Warren phy.init = dp83848_init_phy; 6858cc13c13SBen Warren phy.is_phy_connected = dp83848_is_phy_connected; 6868cc13c13SBen Warren phy.get_link_speed = dp83848_get_link_speed; 6878cc13c13SBen Warren phy.auto_negotiate = dp83848_auto_negotiate; 6888cc13c13SBen Warren break; 6898cc13c13SBen Warren default: 6908cc13c13SBen Warren sprintf(phy.name, "GENERIC @ 0x%02x", active_phy_addr); 6918cc13c13SBen Warren phy.init = gen_init_phy; 6928cc13c13SBen Warren phy.is_phy_connected = gen_is_phy_connected; 6938cc13c13SBen Warren phy.get_link_speed = gen_get_link_speed; 6948cc13c13SBen Warren phy.auto_negotiate = gen_auto_negotiate; 6958cc13c13SBen Warren } 6968cc13c13SBen Warren 6978cc13c13SBen Warren printf("Ethernet PHY: %s\n", phy.name); 6988cc13c13SBen Warren 6998453587eSBen Warren miiphy_register(phy.name, davinci_mii_phy_read, davinci_mii_phy_write); 7008cc13c13SBen Warren return(1); 7018cc13c13SBen Warren } 702