xref: /rk3399_rockchip-uboot/drivers/net/davinci_emac.c (revision cc4bd47f4f8d11af50ab56caa9ece29ac13fc5c3)
109cdd1b9SBen Warren /*
209cdd1b9SBen Warren  * Ethernet driver for TI TMS320DM644x (DaVinci) chips.
309cdd1b9SBen Warren  *
409cdd1b9SBen Warren  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
509cdd1b9SBen Warren  *
609cdd1b9SBen Warren  * Parts shamelessly stolen from TI's dm644x_emac.c. Original copyright
709cdd1b9SBen Warren  * follows:
809cdd1b9SBen Warren  *
909cdd1b9SBen Warren  * ----------------------------------------------------------------------------
1009cdd1b9SBen Warren  *
1109cdd1b9SBen Warren  * dm644x_emac.c
1209cdd1b9SBen Warren  *
1309cdd1b9SBen Warren  * TI DaVinci (DM644X) EMAC peripheral driver source for DV-EVM
1409cdd1b9SBen Warren  *
1509cdd1b9SBen Warren  * Copyright (C) 2005 Texas Instruments.
1609cdd1b9SBen Warren  *
1709cdd1b9SBen Warren  * ----------------------------------------------------------------------------
1809cdd1b9SBen Warren  *
1909cdd1b9SBen Warren  * This program is free software; you can redistribute it and/or modify
2009cdd1b9SBen Warren  * it under the terms of the GNU General Public License as published by
2109cdd1b9SBen Warren  * the Free Software Foundation; either version 2 of the License, or
2209cdd1b9SBen Warren  * (at your option) any later version.
2309cdd1b9SBen Warren  *
2409cdd1b9SBen Warren  * This program is distributed in the hope that it will be useful,
2509cdd1b9SBen Warren  * but WITHOUT ANY WARRANTY; without even the implied warranty of
2609cdd1b9SBen Warren  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
2709cdd1b9SBen Warren  * GNU General Public License for more details.
2809cdd1b9SBen Warren  *
2909cdd1b9SBen Warren  *  You should have received a copy of the GNU General Public License
3009cdd1b9SBen Warren  *  along with this program; if not, write to the Free Software
3109cdd1b9SBen Warren  *  Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
3209cdd1b9SBen Warren  * ----------------------------------------------------------------------------
3309cdd1b9SBen Warren 
3409cdd1b9SBen Warren  * Modifications:
3509cdd1b9SBen Warren  * ver. 1.0: Sep 2005, Anant Gole - Created EMAC version for uBoot.
3609cdd1b9SBen Warren  * ver  1.1: Nov 2005, Anant Gole - Extended the RX logic for multiple descriptors
3709cdd1b9SBen Warren  *
3809cdd1b9SBen Warren  */
3909cdd1b9SBen Warren #include <common.h>
4009cdd1b9SBen Warren #include <command.h>
4109cdd1b9SBen Warren #include <net.h>
4209cdd1b9SBen Warren #include <miiphy.h>
438453587eSBen Warren #include <malloc.h>
4409cdd1b9SBen Warren #include <asm/arch/emac_defs.h>
45d7e35437SNick Thompson #include <asm/io.h>
4609cdd1b9SBen Warren 
4709cdd1b9SBen Warren unsigned int	emac_dbg = 0;
4809cdd1b9SBen Warren #define debug_emac(fmt,args...)	if (emac_dbg) printf(fmt,##args)
4909cdd1b9SBen Warren 
50d7e35437SNick Thompson #ifdef DAVINCI_EMAC_GIG_ENABLE
51d7e35437SNick Thompson #define emac_gigabit_enable()	davinci_eth_gigabit_enable()
52d7e35437SNick Thompson #else
53d7e35437SNick Thompson #define emac_gigabit_enable()	/* no gigabit to enable */
54d7e35437SNick Thompson #endif
55d7e35437SNick Thompson 
5609cdd1b9SBen Warren static void davinci_eth_mdio_enable(void);
5709cdd1b9SBen Warren 
5809cdd1b9SBen Warren static int gen_init_phy(int phy_addr);
5909cdd1b9SBen Warren static int gen_is_phy_connected(int phy_addr);
6009cdd1b9SBen Warren static int gen_get_link_speed(int phy_addr);
6109cdd1b9SBen Warren static int gen_auto_negotiate(int phy_addr);
6209cdd1b9SBen Warren 
6309cdd1b9SBen Warren void eth_mdio_enable(void)
6409cdd1b9SBen Warren {
6509cdd1b9SBen Warren 	davinci_eth_mdio_enable();
6609cdd1b9SBen Warren }
6709cdd1b9SBen Warren 
6809cdd1b9SBen Warren /* EMAC Addresses */
6909cdd1b9SBen Warren static volatile emac_regs	*adap_emac = (emac_regs *)EMAC_BASE_ADDR;
7009cdd1b9SBen Warren static volatile ewrap_regs	*adap_ewrap = (ewrap_regs *)EMAC_WRAPPER_BASE_ADDR;
7109cdd1b9SBen Warren static volatile mdio_regs	*adap_mdio = (mdio_regs *)EMAC_MDIO_BASE_ADDR;
7209cdd1b9SBen Warren 
7309cdd1b9SBen Warren /* EMAC descriptors */
7409cdd1b9SBen Warren static volatile emac_desc	*emac_rx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_RX_DESC_BASE);
7509cdd1b9SBen Warren static volatile emac_desc	*emac_tx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_TX_DESC_BASE);
7609cdd1b9SBen Warren static volatile emac_desc	*emac_rx_active_head = 0;
7709cdd1b9SBen Warren static volatile emac_desc	*emac_rx_active_tail = 0;
7809cdd1b9SBen Warren static int			emac_rx_queue_active = 0;
7909cdd1b9SBen Warren 
8009cdd1b9SBen Warren /* Receive packet buffers */
8109cdd1b9SBen Warren static unsigned char		emac_rx_buffers[EMAC_MAX_RX_BUFFERS * (EMAC_MAX_ETHERNET_PKT_SIZE + EMAC_PKT_ALIGN)];
8209cdd1b9SBen Warren 
8309cdd1b9SBen Warren /* PHY address for a discovered PHY (0xff - not found) */
8409cdd1b9SBen Warren static volatile u_int8_t	active_phy_addr = 0xff;
8509cdd1b9SBen Warren 
8609cdd1b9SBen Warren phy_t				phy;
8709cdd1b9SBen Warren 
887b37a27eSBen Gardiner static int davinci_eth_set_mac_addr(struct eth_device *dev)
897b37a27eSBen Gardiner {
907b37a27eSBen Gardiner 	unsigned long		mac_hi;
917b37a27eSBen Gardiner 	unsigned long		mac_lo;
927b37a27eSBen Gardiner 
937b37a27eSBen Gardiner 	/*
947b37a27eSBen Gardiner 	 * Set MAC Addresses & Init multicast Hash to 0 (disable any multicast
957b37a27eSBen Gardiner 	 * receive)
967b37a27eSBen Gardiner 	 *  Using channel 0 only - other channels are disabled
977b37a27eSBen Gardiner 	 *  */
987b37a27eSBen Gardiner 	writel(0, &adap_emac->MACINDEX);
997b37a27eSBen Gardiner 	mac_hi = (dev->enetaddr[3] << 24) |
1007b37a27eSBen Gardiner 		 (dev->enetaddr[2] << 16) |
1017b37a27eSBen Gardiner 		 (dev->enetaddr[1] << 8)  |
1027b37a27eSBen Gardiner 		 (dev->enetaddr[0]);
1037b37a27eSBen Gardiner 	mac_lo = (dev->enetaddr[5] << 8) |
1047b37a27eSBen Gardiner 		 (dev->enetaddr[4]);
1057b37a27eSBen Gardiner 
1067b37a27eSBen Gardiner 	writel(mac_hi, &adap_emac->MACADDRHI);
1077b37a27eSBen Gardiner #if defined(DAVINCI_EMAC_VERSION2)
1087b37a27eSBen Gardiner 	writel(mac_lo | EMAC_MAC_ADDR_IS_VALID | EMAC_MAC_ADDR_MATCH,
1097b37a27eSBen Gardiner 	       &adap_emac->MACADDRLO);
1107b37a27eSBen Gardiner #else
1117b37a27eSBen Gardiner 	writel(mac_lo, &adap_emac->MACADDRLO);
1127b37a27eSBen Gardiner #endif
1137b37a27eSBen Gardiner 
1147b37a27eSBen Gardiner 	writel(0, &adap_emac->MACHASH1);
1157b37a27eSBen Gardiner 	writel(0, &adap_emac->MACHASH2);
1167b37a27eSBen Gardiner 
1177b37a27eSBen Gardiner 	/* Set source MAC address - REQUIRED */
1187b37a27eSBen Gardiner 	writel(mac_hi, &adap_emac->MACSRCADDRHI);
1197b37a27eSBen Gardiner 	writel(mac_lo, &adap_emac->MACSRCADDRLO);
1207b37a27eSBen Gardiner 
1217b37a27eSBen Gardiner 
1227b37a27eSBen Gardiner 	return 0;
1237b37a27eSBen Gardiner }
1247b37a27eSBen Gardiner 
12509cdd1b9SBen Warren static void davinci_eth_mdio_enable(void)
12609cdd1b9SBen Warren {
12709cdd1b9SBen Warren 	u_int32_t	clkdiv;
12809cdd1b9SBen Warren 
12909cdd1b9SBen Warren 	clkdiv = (EMAC_MDIO_BUS_FREQ / EMAC_MDIO_CLOCK_FREQ) - 1;
13009cdd1b9SBen Warren 
131d7e35437SNick Thompson 	writel((clkdiv & 0xff) |
13209cdd1b9SBen Warren 	       MDIO_CONTROL_ENABLE |
13309cdd1b9SBen Warren 	       MDIO_CONTROL_FAULT |
134d7e35437SNick Thompson 	       MDIO_CONTROL_FAULT_ENABLE,
135d7e35437SNick Thompson 	       &adap_mdio->CONTROL);
13609cdd1b9SBen Warren 
137d7e35437SNick Thompson 	while (readl(&adap_mdio->CONTROL) & MDIO_CONTROL_IDLE)
138d7e35437SNick Thompson 		;
13909cdd1b9SBen Warren }
14009cdd1b9SBen Warren 
14109cdd1b9SBen Warren /*
14209cdd1b9SBen Warren  * Tries to find an active connected PHY. Returns 1 if address if found.
14309cdd1b9SBen Warren  * If no active PHY (or more than one PHY) found returns 0.
14409cdd1b9SBen Warren  * Sets active_phy_addr variable.
14509cdd1b9SBen Warren  */
14609cdd1b9SBen Warren static int davinci_eth_phy_detect(void)
14709cdd1b9SBen Warren {
14809cdd1b9SBen Warren 	u_int32_t	phy_act_state;
14909cdd1b9SBen Warren 	int		i;
15009cdd1b9SBen Warren 
15109cdd1b9SBen Warren 	active_phy_addr = 0xff;
15209cdd1b9SBen Warren 
153d7e35437SNick Thompson 	phy_act_state = readl(&adap_mdio->ALIVE) & EMAC_MDIO_PHY_MASK;
154d7e35437SNick Thompson 	if (phy_act_state == 0)
15509cdd1b9SBen Warren 		return(0);				/* No active PHYs */
15609cdd1b9SBen Warren 
15709cdd1b9SBen Warren 	debug_emac("davinci_eth_phy_detect(), ALIVE = 0x%08x\n", phy_act_state);
15809cdd1b9SBen Warren 
15909cdd1b9SBen Warren 	for (i = 0; i < 32; i++) {
16009cdd1b9SBen Warren 		if (phy_act_state & (1 << i)) {
16109cdd1b9SBen Warren 			if (phy_act_state & ~(1 << i))
16209cdd1b9SBen Warren 				return(0);		/* More than one PHY */
16309cdd1b9SBen Warren 			else {
16409cdd1b9SBen Warren 				active_phy_addr = i;
16509cdd1b9SBen Warren 				return(1);
16609cdd1b9SBen Warren 			}
16709cdd1b9SBen Warren 		}
16809cdd1b9SBen Warren 	}
16909cdd1b9SBen Warren 
17009cdd1b9SBen Warren 	return(0);	/* Just to make GCC happy */
17109cdd1b9SBen Warren }
17209cdd1b9SBen Warren 
17309cdd1b9SBen Warren 
17409cdd1b9SBen Warren /* Read a PHY register via MDIO inteface. Returns 1 on success, 0 otherwise */
17509cdd1b9SBen Warren int davinci_eth_phy_read(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t *data)
17609cdd1b9SBen Warren {
17709cdd1b9SBen Warren 	int	tmp;
17809cdd1b9SBen Warren 
179d7e35437SNick Thompson 	while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO)
180d7e35437SNick Thompson 		;
18109cdd1b9SBen Warren 
182d7e35437SNick Thompson 	writel(MDIO_USERACCESS0_GO |
18309cdd1b9SBen Warren 	       MDIO_USERACCESS0_WRITE_READ |
18409cdd1b9SBen Warren 	       ((reg_num & 0x1f) << 21) |
185d7e35437SNick Thompson 	       ((phy_addr & 0x1f) << 16),
186d7e35437SNick Thompson 	       &adap_mdio->USERACCESS0);
18709cdd1b9SBen Warren 
18809cdd1b9SBen Warren 	/* Wait for command to complete */
189d7e35437SNick Thompson 	while ((tmp = readl(&adap_mdio->USERACCESS0)) & MDIO_USERACCESS0_GO)
190d7e35437SNick Thompson 		;
19109cdd1b9SBen Warren 
19209cdd1b9SBen Warren 	if (tmp & MDIO_USERACCESS0_ACK) {
19309cdd1b9SBen Warren 		*data = tmp & 0xffff;
19409cdd1b9SBen Warren 		return(1);
19509cdd1b9SBen Warren 	}
19609cdd1b9SBen Warren 
19709cdd1b9SBen Warren 	*data = -1;
19809cdd1b9SBen Warren 	return(0);
19909cdd1b9SBen Warren }
20009cdd1b9SBen Warren 
20109cdd1b9SBen Warren /* Write to a PHY register via MDIO inteface. Blocks until operation is complete. */
20209cdd1b9SBen Warren int davinci_eth_phy_write(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t data)
20309cdd1b9SBen Warren {
20409cdd1b9SBen Warren 
205d7e35437SNick Thompson 	while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO)
206d7e35437SNick Thompson 		;
20709cdd1b9SBen Warren 
208d7e35437SNick Thompson 	writel(MDIO_USERACCESS0_GO |
20909cdd1b9SBen Warren 	       MDIO_USERACCESS0_WRITE_WRITE |
21009cdd1b9SBen Warren 	       ((reg_num & 0x1f) << 21) |
21109cdd1b9SBen Warren 	       ((phy_addr & 0x1f) << 16) |
212d7e35437SNick Thompson 	       (data & 0xffff),
213d7e35437SNick Thompson 	       &adap_mdio->USERACCESS0);
21409cdd1b9SBen Warren 
21509cdd1b9SBen Warren 	/* Wait for command to complete */
216d7e35437SNick Thompson 	while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO)
217d7e35437SNick Thompson 		;
21809cdd1b9SBen Warren 
21909cdd1b9SBen Warren 	return(1);
22009cdd1b9SBen Warren }
22109cdd1b9SBen Warren 
22209cdd1b9SBen Warren /* PHY functions for a generic PHY */
22309cdd1b9SBen Warren static int gen_init_phy(int phy_addr)
22409cdd1b9SBen Warren {
22509cdd1b9SBen Warren 	int	ret = 1;
22609cdd1b9SBen Warren 
22709cdd1b9SBen Warren 	if (gen_get_link_speed(phy_addr)) {
22809cdd1b9SBen Warren 		/* Try another time */
22909cdd1b9SBen Warren 		ret = gen_get_link_speed(phy_addr);
23009cdd1b9SBen Warren 	}
23109cdd1b9SBen Warren 
23209cdd1b9SBen Warren 	return(ret);
23309cdd1b9SBen Warren }
23409cdd1b9SBen Warren 
23509cdd1b9SBen Warren static int gen_is_phy_connected(int phy_addr)
23609cdd1b9SBen Warren {
23709cdd1b9SBen Warren 	u_int16_t	dummy;
23809cdd1b9SBen Warren 
2398ef583a0SMike Frysinger 	return(davinci_eth_phy_read(phy_addr, MII_PHYSID1, &dummy));
24009cdd1b9SBen Warren }
24109cdd1b9SBen Warren 
24209cdd1b9SBen Warren static int gen_get_link_speed(int phy_addr)
24309cdd1b9SBen Warren {
24409cdd1b9SBen Warren 	u_int16_t	tmp;
24509cdd1b9SBen Warren 
246d2607401SSudhakar Rajashekhara 	if (davinci_eth_phy_read(phy_addr, MII_STATUS_REG, &tmp) &&
247d2607401SSudhakar Rajashekhara 			(tmp & 0x04)) {
248d2607401SSudhakar Rajashekhara #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \
249d2607401SSudhakar Rajashekhara 		defined(CONFIG_MACH_DAVINCI_DA850_EVM)
2507d2fade7SBen Gardiner 		davinci_eth_phy_read(phy_addr, MII_LPA, &tmp);
251d2607401SSudhakar Rajashekhara 
252d2607401SSudhakar Rajashekhara 		/* Speed doesn't matter, there is no setting for it in EMAC. */
2537d2fade7SBen Gardiner 		if (tmp & (LPA_100FULL | LPA_10FULL)) {
254d2607401SSudhakar Rajashekhara 			/* set EMAC for Full Duplex  */
255d2607401SSudhakar Rajashekhara 			writel(EMAC_MACCONTROL_MIIEN_ENABLE |
256d2607401SSudhakar Rajashekhara 					EMAC_MACCONTROL_FULLDUPLEX_ENABLE,
257d2607401SSudhakar Rajashekhara 					&adap_emac->MACCONTROL);
258d2607401SSudhakar Rajashekhara 		} else {
259d2607401SSudhakar Rajashekhara 			/*set EMAC for Half Duplex  */
260d2607401SSudhakar Rajashekhara 			writel(EMAC_MACCONTROL_MIIEN_ENABLE,
261d2607401SSudhakar Rajashekhara 					&adap_emac->MACCONTROL);
262d2607401SSudhakar Rajashekhara 		}
263d2607401SSudhakar Rajashekhara 
2647d2fade7SBen Gardiner 		if (tmp & (LPA_100FULL | LPA_100HALF))
265d2607401SSudhakar Rajashekhara 			writel(readl(&adap_emac->MACCONTROL) |
266d2607401SSudhakar Rajashekhara 					EMAC_MACCONTROL_RMIISPEED_100,
267d2607401SSudhakar Rajashekhara 					 &adap_emac->MACCONTROL);
268d2607401SSudhakar Rajashekhara 		else
269d2607401SSudhakar Rajashekhara 			writel(readl(&adap_emac->MACCONTROL) &
270d2607401SSudhakar Rajashekhara 					~EMAC_MACCONTROL_RMIISPEED_100,
271d2607401SSudhakar Rajashekhara 					 &adap_emac->MACCONTROL);
272d2607401SSudhakar Rajashekhara #endif
27309cdd1b9SBen Warren 		return(1);
274d2607401SSudhakar Rajashekhara 	}
27509cdd1b9SBen Warren 
27609cdd1b9SBen Warren 	return(0);
27709cdd1b9SBen Warren }
27809cdd1b9SBen Warren 
27909cdd1b9SBen Warren static int gen_auto_negotiate(int phy_addr)
28009cdd1b9SBen Warren {
28109cdd1b9SBen Warren 	u_int16_t	tmp;
282*cc4bd47fSManjunath Hadli 	u_int16_t	val;
283*cc4bd47fSManjunath Hadli 	unsigned long	cntr = 0;
284*cc4bd47fSManjunath Hadli 
285*cc4bd47fSManjunath Hadli 	if (!davinci_eth_phy_read(phy_addr, MII_BMCR, &tmp))
286*cc4bd47fSManjunath Hadli 		return 0;
287*cc4bd47fSManjunath Hadli 
288*cc4bd47fSManjunath Hadli 	val = tmp | BMCR_FULLDPLX | BMCR_ANENABLE |
289*cc4bd47fSManjunath Hadli 						BMCR_SPEED100;
290*cc4bd47fSManjunath Hadli 	davinci_eth_phy_write(phy_addr, MII_BMCR, val);
291*cc4bd47fSManjunath Hadli 
292*cc4bd47fSManjunath Hadli 	if (!davinci_eth_phy_read(phy_addr, MII_ADVERTISE, &val))
293*cc4bd47fSManjunath Hadli 		return 0;
294*cc4bd47fSManjunath Hadli 
295*cc4bd47fSManjunath Hadli 	val |= (ADVERTISE_100FULL | ADVERTISE_100HALF | ADVERTISE_10FULL |
296*cc4bd47fSManjunath Hadli 							ADVERTISE_10HALF);
297*cc4bd47fSManjunath Hadli 	davinci_eth_phy_write(phy_addr, MII_ADVERTISE, val);
29809cdd1b9SBen Warren 
2998ef583a0SMike Frysinger 	if (!davinci_eth_phy_read(phy_addr, MII_BMCR, &tmp))
30009cdd1b9SBen Warren 		return(0);
30109cdd1b9SBen Warren 
30209cdd1b9SBen Warren 	/* Restart Auto_negotiation  */
303*cc4bd47fSManjunath Hadli 	tmp |= BMCR_ANRESTART;
3048ef583a0SMike Frysinger 	davinci_eth_phy_write(phy_addr, MII_BMCR, tmp);
30509cdd1b9SBen Warren 
30609cdd1b9SBen Warren 	/*check AutoNegotiate complete */
307*cc4bd47fSManjunath Hadli 	do {
308*cc4bd47fSManjunath Hadli 		udelay(40000);
309*cc4bd47fSManjunath Hadli 		if (!davinci_eth_phy_read(phy_addr, MII_BMSR, &tmp))
310*cc4bd47fSManjunath Hadli 			return 0;
311*cc4bd47fSManjunath Hadli 
312*cc4bd47fSManjunath Hadli 		if (tmp & BMSR_ANEGCOMPLETE)
313*cc4bd47fSManjunath Hadli 			break;
314*cc4bd47fSManjunath Hadli 
315*cc4bd47fSManjunath Hadli 		cntr++;
316*cc4bd47fSManjunath Hadli 	} while (cntr < 200);
317*cc4bd47fSManjunath Hadli 
3188ef583a0SMike Frysinger 	if (!davinci_eth_phy_read(phy_addr, MII_BMSR, &tmp))
31909cdd1b9SBen Warren 		return(0);
32009cdd1b9SBen Warren 
3218ef583a0SMike Frysinger 	if (!(tmp & BMSR_ANEGCOMPLETE))
32209cdd1b9SBen Warren 		return(0);
32309cdd1b9SBen Warren 
32409cdd1b9SBen Warren 	return(gen_get_link_speed(phy_addr));
32509cdd1b9SBen Warren }
32609cdd1b9SBen Warren /* End of generic PHY functions */
32709cdd1b9SBen Warren 
32809cdd1b9SBen Warren 
32909cdd1b9SBen Warren #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
3305700bb63SMike Frysinger static int davinci_mii_phy_read(const char *devname, unsigned char addr, unsigned char reg, unsigned short *value)
33109cdd1b9SBen Warren {
33209cdd1b9SBen Warren 	return(davinci_eth_phy_read(addr, reg, value) ? 0 : 1);
33309cdd1b9SBen Warren }
33409cdd1b9SBen Warren 
3355700bb63SMike Frysinger static int davinci_mii_phy_write(const char *devname, unsigned char addr, unsigned char reg, unsigned short value)
33609cdd1b9SBen Warren {
33709cdd1b9SBen Warren 	return(davinci_eth_phy_write(addr, reg, value) ? 0 : 1);
33809cdd1b9SBen Warren }
33909cdd1b9SBen Warren #endif
34009cdd1b9SBen Warren 
341d7e35437SNick Thompson static void  __attribute__((unused)) davinci_eth_gigabit_enable(void)
342d7e35437SNick Thompson {
343d7e35437SNick Thompson 	u_int16_t data;
344d7e35437SNick Thompson 
345d7e35437SNick Thompson 	if (davinci_eth_phy_read(EMAC_MDIO_PHY_NUM, 0, &data)) {
346d7e35437SNick Thompson 		if (data & (1 << 6)) { /* speed selection MSB */
347d7e35437SNick Thompson 			/*
348d7e35437SNick Thompson 			 * Check if link detected is giga-bit
349d7e35437SNick Thompson 			 * If Gigabit mode detected, enable gigbit in MAC
350d7e35437SNick Thompson 			 */
3514b9b9e7cSSandeep Paulraj 			writel(readl(&adap_emac->MACCONTROL) |
3524b9b9e7cSSandeep Paulraj 				EMAC_MACCONTROL_GIGFORCE |
353d7e35437SNick Thompson 				EMAC_MACCONTROL_GIGABIT_ENABLE,
354d7e35437SNick Thompson 				&adap_emac->MACCONTROL);
355d7e35437SNick Thompson 		}
356d7e35437SNick Thompson 	}
357d7e35437SNick Thompson }
35809cdd1b9SBen Warren 
35909cdd1b9SBen Warren /* Eth device open */
3608453587eSBen Warren static int davinci_eth_open(struct eth_device *dev, bd_t *bis)
36109cdd1b9SBen Warren {
36209cdd1b9SBen Warren 	dv_reg_p		addr;
36309cdd1b9SBen Warren 	u_int32_t		clkdiv, cnt;
36409cdd1b9SBen Warren 	volatile emac_desc	*rx_desc;
36509cdd1b9SBen Warren 
36609cdd1b9SBen Warren 	debug_emac("+ emac_open\n");
36709cdd1b9SBen Warren 
36809cdd1b9SBen Warren 	/* Reset EMAC module and disable interrupts in wrapper */
369d7e35437SNick Thompson 	writel(1, &adap_emac->SOFTRESET);
370d7e35437SNick Thompson 	while (readl(&adap_emac->SOFTRESET) != 0)
371d7e35437SNick Thompson 		;
372d7e35437SNick Thompson #if defined(DAVINCI_EMAC_VERSION2)
373d7e35437SNick Thompson 	writel(1, &adap_ewrap->softrst);
374d7e35437SNick Thompson 	while (readl(&adap_ewrap->softrst) != 0)
375d7e35437SNick Thompson 		;
376d7e35437SNick Thompson #else
377d7e35437SNick Thompson 	writel(0, &adap_ewrap->EWCTL);
37809cdd1b9SBen Warren 	for (cnt = 0; cnt < 5; cnt++) {
379d7e35437SNick Thompson 		clkdiv = readl(&adap_ewrap->EWCTL);
38009cdd1b9SBen Warren 	}
381d7e35437SNick Thompson #endif
38209cdd1b9SBen Warren 
383d2607401SSudhakar Rajashekhara #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \
384d2607401SSudhakar Rajashekhara 	defined(CONFIG_MACH_DAVINCI_DA850_EVM)
385d2607401SSudhakar Rajashekhara 	adap_ewrap->c0rxen = adap_ewrap->c1rxen = adap_ewrap->c2rxen = 0;
386d2607401SSudhakar Rajashekhara 	adap_ewrap->c0txen = adap_ewrap->c1txen = adap_ewrap->c2txen = 0;
387d2607401SSudhakar Rajashekhara 	adap_ewrap->c0miscen = adap_ewrap->c1miscen = adap_ewrap->c2miscen = 0;
388d2607401SSudhakar Rajashekhara #endif
38909cdd1b9SBen Warren 	rx_desc = emac_rx_desc;
39009cdd1b9SBen Warren 
391d7e35437SNick Thompson 	writel(1, &adap_emac->TXCONTROL);
392d7e35437SNick Thompson 	writel(1, &adap_emac->RXCONTROL);
39309cdd1b9SBen Warren 
3947b37a27eSBen Gardiner 	davinci_eth_set_mac_addr(dev);
39509cdd1b9SBen Warren 
39609cdd1b9SBen Warren 	/* Set DMA 8 TX / 8 RX Head pointers to 0 */
39709cdd1b9SBen Warren 	addr = &adap_emac->TX0HDP;
39809cdd1b9SBen Warren 	for(cnt = 0; cnt < 16; cnt++)
399d7e35437SNick Thompson 		writel(0, addr++);
40009cdd1b9SBen Warren 
40109cdd1b9SBen Warren 	addr = &adap_emac->RX0HDP;
40209cdd1b9SBen Warren 	for(cnt = 0; cnt < 16; cnt++)
403d7e35437SNick Thompson 		writel(0, addr++);
40409cdd1b9SBen Warren 
40509cdd1b9SBen Warren 	/* Clear Statistics (do this before setting MacControl register) */
40609cdd1b9SBen Warren 	addr = &adap_emac->RXGOODFRAMES;
40709cdd1b9SBen Warren 	for(cnt = 0; cnt < EMAC_NUM_STATS; cnt++)
408d7e35437SNick Thompson 		writel(0, addr++);
40909cdd1b9SBen Warren 
41009cdd1b9SBen Warren 	/* No multicast addressing */
411d7e35437SNick Thompson 	writel(0, &adap_emac->MACHASH1);
412d7e35437SNick Thompson 	writel(0, &adap_emac->MACHASH2);
41309cdd1b9SBen Warren 
41409cdd1b9SBen Warren 	/* Create RX queue and set receive process in place */
41509cdd1b9SBen Warren 	emac_rx_active_head = emac_rx_desc;
41609cdd1b9SBen Warren 	for (cnt = 0; cnt < EMAC_MAX_RX_BUFFERS; cnt++) {
41709cdd1b9SBen Warren 		rx_desc->next = (u_int32_t)(rx_desc + 1);
41809cdd1b9SBen Warren 		rx_desc->buffer = &emac_rx_buffers[cnt * (EMAC_MAX_ETHERNET_PKT_SIZE + EMAC_PKT_ALIGN)];
41909cdd1b9SBen Warren 		rx_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE;
42009cdd1b9SBen Warren 		rx_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT;
42109cdd1b9SBen Warren 		rx_desc++;
42209cdd1b9SBen Warren 	}
42309cdd1b9SBen Warren 
424d7e35437SNick Thompson 	/* Finalize the rx desc list */
42509cdd1b9SBen Warren 	rx_desc--;
42609cdd1b9SBen Warren 	rx_desc->next = 0;
42709cdd1b9SBen Warren 	emac_rx_active_tail = rx_desc;
42809cdd1b9SBen Warren 	emac_rx_queue_active = 1;
42909cdd1b9SBen Warren 
43009cdd1b9SBen Warren 	/* Enable TX/RX */
431d7e35437SNick Thompson 	writel(EMAC_MAX_ETHERNET_PKT_SIZE, &adap_emac->RXMAXLEN);
432d7e35437SNick Thompson 	writel(0, &adap_emac->RXBUFFEROFFSET);
43309cdd1b9SBen Warren 
434d7e35437SNick Thompson 	/*
435d7e35437SNick Thompson 	 * No fancy configs - Use this for promiscous debug
436d7e35437SNick Thompson 	 *   - EMAC_RXMBPENABLE_RXCAFEN_ENABLE
437d7e35437SNick Thompson 	 */
438d7e35437SNick Thompson 	writel(EMAC_RXMBPENABLE_RXBROADEN, &adap_emac->RXMBPENABLE);
43909cdd1b9SBen Warren 
44009cdd1b9SBen Warren 	/* Enable ch 0 only */
441d7e35437SNick Thompson 	writel(1, &adap_emac->RXUNICASTSET);
44209cdd1b9SBen Warren 
44309cdd1b9SBen Warren 	/* Enable MII interface and Full duplex mode */
444d7e35437SNick Thompson #ifdef CONFIG_SOC_DA8XX
445d7e35437SNick Thompson 	writel((EMAC_MACCONTROL_MIIEN_ENABLE |
446d7e35437SNick Thompson 		EMAC_MACCONTROL_FULLDUPLEX_ENABLE |
447d7e35437SNick Thompson 		EMAC_MACCONTROL_RMIISPEED_100),
448d7e35437SNick Thompson 	       &adap_emac->MACCONTROL);
449d7e35437SNick Thompson #else
450d7e35437SNick Thompson 	writel((EMAC_MACCONTROL_MIIEN_ENABLE |
451d7e35437SNick Thompson 		EMAC_MACCONTROL_FULLDUPLEX_ENABLE),
452d7e35437SNick Thompson 	       &adap_emac->MACCONTROL);
453d7e35437SNick Thompson #endif
45409cdd1b9SBen Warren 
45509cdd1b9SBen Warren 	/* Init MDIO & get link state */
45609cdd1b9SBen Warren 	clkdiv = (EMAC_MDIO_BUS_FREQ / EMAC_MDIO_CLOCK_FREQ) - 1;
457d7e35437SNick Thompson 	writel((clkdiv & 0xff) | MDIO_CONTROL_ENABLE | MDIO_CONTROL_FAULT,
458d7e35437SNick Thompson 	       &adap_mdio->CONTROL);
459d7e35437SNick Thompson 
460d7e35437SNick Thompson 	/* We need to wait for MDIO to start */
461d7e35437SNick Thompson 	udelay(1000);
46209cdd1b9SBen Warren 
46309cdd1b9SBen Warren 	if (!phy.get_link_speed(active_phy_addr))
46409cdd1b9SBen Warren 		return(0);
46509cdd1b9SBen Warren 
466d7e35437SNick Thompson 	emac_gigabit_enable();
467d7e35437SNick Thompson 
46809cdd1b9SBen Warren 	/* Start receive process */
469d7e35437SNick Thompson 	writel((u_int32_t)emac_rx_desc, &adap_emac->RX0HDP);
47009cdd1b9SBen Warren 
47109cdd1b9SBen Warren 	debug_emac("- emac_open\n");
47209cdd1b9SBen Warren 
47309cdd1b9SBen Warren 	return(1);
47409cdd1b9SBen Warren }
47509cdd1b9SBen Warren 
47609cdd1b9SBen Warren /* EMAC Channel Teardown */
47709cdd1b9SBen Warren static void davinci_eth_ch_teardown(int ch)
47809cdd1b9SBen Warren {
47909cdd1b9SBen Warren 	dv_reg		dly = 0xff;
48009cdd1b9SBen Warren 	dv_reg		cnt;
48109cdd1b9SBen Warren 
48209cdd1b9SBen Warren 	debug_emac("+ emac_ch_teardown\n");
48309cdd1b9SBen Warren 
48409cdd1b9SBen Warren 	if (ch == EMAC_CH_TX) {
48509cdd1b9SBen Warren 		/* Init TX channel teardown */
486ba511f77SNagabhushana Netagunte 		writel(0, &adap_emac->TXTEARDOWN);
487d7e35437SNick Thompson 		do {
488d7e35437SNick Thompson 			/*
489d7e35437SNick Thompson 			 * Wait here for Tx teardown completion interrupt to
490d7e35437SNick Thompson 			 * occur. Note: A task delay can be called here to pend
491d7e35437SNick Thompson 			 * rather than occupying CPU cycles - anyway it has
492d7e35437SNick Thompson 			 * been found that teardown takes very few cpu cycles
493d7e35437SNick Thompson 			 * and does not affect functionality
494d7e35437SNick Thompson 			 */
49509cdd1b9SBen Warren 			dly--;
49609cdd1b9SBen Warren 			udelay(1);
49709cdd1b9SBen Warren 			if (dly == 0)
49809cdd1b9SBen Warren 				break;
499d7e35437SNick Thompson 			cnt = readl(&adap_emac->TX0CP);
500d7e35437SNick Thompson 		} while (cnt != 0xfffffffc);
501d7e35437SNick Thompson 		writel(cnt, &adap_emac->TX0CP);
502d7e35437SNick Thompson 		writel(0, &adap_emac->TX0HDP);
50309cdd1b9SBen Warren 	} else {
50409cdd1b9SBen Warren 		/* Init RX channel teardown */
505ba511f77SNagabhushana Netagunte 		writel(0, &adap_emac->RXTEARDOWN);
506d7e35437SNick Thompson 		do {
507d7e35437SNick Thompson 			/*
508d7e35437SNick Thompson 			 * Wait here for Rx teardown completion interrupt to
509d7e35437SNick Thompson 			 * occur. Note: A task delay can be called here to pend
510d7e35437SNick Thompson 			 * rather than occupying CPU cycles - anyway it has
511d7e35437SNick Thompson 			 * been found that teardown takes very few cpu cycles
512d7e35437SNick Thompson 			 * and does not affect functionality
513d7e35437SNick Thompson 			 */
51409cdd1b9SBen Warren 			dly--;
51509cdd1b9SBen Warren 			udelay(1);
51609cdd1b9SBen Warren 			if (dly == 0)
51709cdd1b9SBen Warren 				break;
518d7e35437SNick Thompson 			cnt = readl(&adap_emac->RX0CP);
519d7e35437SNick Thompson 		} while (cnt != 0xfffffffc);
520d7e35437SNick Thompson 		writel(cnt, &adap_emac->RX0CP);
521d7e35437SNick Thompson 		writel(0, &adap_emac->RX0HDP);
52209cdd1b9SBen Warren 	}
52309cdd1b9SBen Warren 
52409cdd1b9SBen Warren 	debug_emac("- emac_ch_teardown\n");
52509cdd1b9SBen Warren }
52609cdd1b9SBen Warren 
52709cdd1b9SBen Warren /* Eth device close */
5288453587eSBen Warren static void davinci_eth_close(struct eth_device *dev)
52909cdd1b9SBen Warren {
53009cdd1b9SBen Warren 	debug_emac("+ emac_close\n");
53109cdd1b9SBen Warren 
53209cdd1b9SBen Warren 	davinci_eth_ch_teardown(EMAC_CH_TX);	/* TX Channel teardown */
53309cdd1b9SBen Warren 	davinci_eth_ch_teardown(EMAC_CH_RX);	/* RX Channel teardown */
53409cdd1b9SBen Warren 
53509cdd1b9SBen Warren 	/* Reset EMAC module and disable interrupts in wrapper */
536d7e35437SNick Thompson 	writel(1, &adap_emac->SOFTRESET);
537d7e35437SNick Thompson #if defined(DAVINCI_EMAC_VERSION2)
538d7e35437SNick Thompson 	writel(1, &adap_ewrap->softrst);
539d7e35437SNick Thompson #else
540d7e35437SNick Thompson 	writel(0, &adap_ewrap->EWCTL);
541d7e35437SNick Thompson #endif
54209cdd1b9SBen Warren 
543d2607401SSudhakar Rajashekhara #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \
544d2607401SSudhakar Rajashekhara 	defined(CONFIG_MACH_DAVINCI_DA850_EVM)
545d2607401SSudhakar Rajashekhara 	adap_ewrap->c0rxen = adap_ewrap->c1rxen = adap_ewrap->c2rxen = 0;
546d2607401SSudhakar Rajashekhara 	adap_ewrap->c0txen = adap_ewrap->c1txen = adap_ewrap->c2txen = 0;
547d2607401SSudhakar Rajashekhara 	adap_ewrap->c0miscen = adap_ewrap->c1miscen = adap_ewrap->c2miscen = 0;
548d2607401SSudhakar Rajashekhara #endif
54909cdd1b9SBen Warren 	debug_emac("- emac_close\n");
55009cdd1b9SBen Warren }
55109cdd1b9SBen Warren 
55209cdd1b9SBen Warren static int tx_send_loop = 0;
55309cdd1b9SBen Warren 
55409cdd1b9SBen Warren /*
55509cdd1b9SBen Warren  * This function sends a single packet on the network and returns
55609cdd1b9SBen Warren  * positive number (number of bytes transmitted) or negative for error
55709cdd1b9SBen Warren  */
5588453587eSBen Warren static int davinci_eth_send_packet (struct eth_device *dev,
5598453587eSBen Warren 					volatile void *packet, int length)
56009cdd1b9SBen Warren {
56109cdd1b9SBen Warren 	int ret_status = -1;
56209cdd1b9SBen Warren 
56309cdd1b9SBen Warren 	tx_send_loop = 0;
56409cdd1b9SBen Warren 
56509cdd1b9SBen Warren 	/* Return error if no link */
56609cdd1b9SBen Warren 	if (!phy.get_link_speed (active_phy_addr)) {
56709cdd1b9SBen Warren 		printf ("WARN: emac_send_packet: No link\n");
56809cdd1b9SBen Warren 		return (ret_status);
56909cdd1b9SBen Warren 	}
57009cdd1b9SBen Warren 
571d7e35437SNick Thompson 	emac_gigabit_enable();
572d7e35437SNick Thompson 
57309cdd1b9SBen Warren 	/* Check packet size and if < EMAC_MIN_ETHERNET_PKT_SIZE, pad it up */
57409cdd1b9SBen Warren 	if (length < EMAC_MIN_ETHERNET_PKT_SIZE) {
57509cdd1b9SBen Warren 		length = EMAC_MIN_ETHERNET_PKT_SIZE;
57609cdd1b9SBen Warren 	}
57709cdd1b9SBen Warren 
57809cdd1b9SBen Warren 	/* Populate the TX descriptor */
57909cdd1b9SBen Warren 	emac_tx_desc->next = 0;
58009cdd1b9SBen Warren 	emac_tx_desc->buffer = (u_int8_t *) packet;
58109cdd1b9SBen Warren 	emac_tx_desc->buff_off_len = (length & 0xffff);
58209cdd1b9SBen Warren 	emac_tx_desc->pkt_flag_len = ((length & 0xffff) |
58309cdd1b9SBen Warren 				      EMAC_CPPI_SOP_BIT |
58409cdd1b9SBen Warren 				      EMAC_CPPI_OWNERSHIP_BIT |
58509cdd1b9SBen Warren 				      EMAC_CPPI_EOP_BIT);
58609cdd1b9SBen Warren 	/* Send the packet */
587d7e35437SNick Thompson 	writel((unsigned long)emac_tx_desc, &adap_emac->TX0HDP);
58809cdd1b9SBen Warren 
58909cdd1b9SBen Warren 	/* Wait for packet to complete or link down */
59009cdd1b9SBen Warren 	while (1) {
59109cdd1b9SBen Warren 		if (!phy.get_link_speed (active_phy_addr)) {
59209cdd1b9SBen Warren 			davinci_eth_ch_teardown (EMAC_CH_TX);
59309cdd1b9SBen Warren 			return (ret_status);
59409cdd1b9SBen Warren 		}
595d7e35437SNick Thompson 
596d7e35437SNick Thompson 		emac_gigabit_enable();
597d7e35437SNick Thompson 
598d7e35437SNick Thompson 		if (readl(&adap_emac->TXINTSTATRAW) & 0x01) {
59909cdd1b9SBen Warren 			ret_status = length;
60009cdd1b9SBen Warren 			break;
60109cdd1b9SBen Warren 		}
60209cdd1b9SBen Warren 		tx_send_loop++;
60309cdd1b9SBen Warren 	}
60409cdd1b9SBen Warren 
60509cdd1b9SBen Warren 	return (ret_status);
60609cdd1b9SBen Warren }
60709cdd1b9SBen Warren 
60809cdd1b9SBen Warren /*
60909cdd1b9SBen Warren  * This function handles receipt of a packet from the network
61009cdd1b9SBen Warren  */
6118453587eSBen Warren static int davinci_eth_rcv_packet (struct eth_device *dev)
61209cdd1b9SBen Warren {
61309cdd1b9SBen Warren 	volatile emac_desc *rx_curr_desc;
61409cdd1b9SBen Warren 	volatile emac_desc *curr_desc;
61509cdd1b9SBen Warren 	volatile emac_desc *tail_desc;
61609cdd1b9SBen Warren 	int status, ret = -1;
61709cdd1b9SBen Warren 
61809cdd1b9SBen Warren 	rx_curr_desc = emac_rx_active_head;
61909cdd1b9SBen Warren 	status = rx_curr_desc->pkt_flag_len;
62009cdd1b9SBen Warren 	if ((rx_curr_desc) && ((status & EMAC_CPPI_OWNERSHIP_BIT) == 0)) {
62109cdd1b9SBen Warren 		if (status & EMAC_CPPI_RX_ERROR_FRAME) {
62209cdd1b9SBen Warren 			/* Error in packet - discard it and requeue desc */
62309cdd1b9SBen Warren 			printf ("WARN: emac_rcv_pkt: Error in packet\n");
62409cdd1b9SBen Warren 		} else {
62509cdd1b9SBen Warren 			NetReceive (rx_curr_desc->buffer,
62609cdd1b9SBen Warren 				    (rx_curr_desc->buff_off_len & 0xffff));
62709cdd1b9SBen Warren 			ret = rx_curr_desc->buff_off_len & 0xffff;
62809cdd1b9SBen Warren 		}
62909cdd1b9SBen Warren 
63009cdd1b9SBen Warren 		/* Ack received packet descriptor */
631d7e35437SNick Thompson 		writel((unsigned long)rx_curr_desc, &adap_emac->RX0CP);
63209cdd1b9SBen Warren 		curr_desc = rx_curr_desc;
63309cdd1b9SBen Warren 		emac_rx_active_head =
63409cdd1b9SBen Warren 			(volatile emac_desc *) rx_curr_desc->next;
63509cdd1b9SBen Warren 
63609cdd1b9SBen Warren 		if (status & EMAC_CPPI_EOQ_BIT) {
63709cdd1b9SBen Warren 			if (emac_rx_active_head) {
638d7e35437SNick Thompson 				writel((unsigned long)emac_rx_active_head,
639d7e35437SNick Thompson 				       &adap_emac->RX0HDP);
64009cdd1b9SBen Warren 			} else {
64109cdd1b9SBen Warren 				emac_rx_queue_active = 0;
64209cdd1b9SBen Warren 				printf ("INFO:emac_rcv_packet: RX Queue not active\n");
64309cdd1b9SBen Warren 			}
64409cdd1b9SBen Warren 		}
64509cdd1b9SBen Warren 
64609cdd1b9SBen Warren 		/* Recycle RX descriptor */
64709cdd1b9SBen Warren 		rx_curr_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE;
64809cdd1b9SBen Warren 		rx_curr_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT;
64909cdd1b9SBen Warren 		rx_curr_desc->next = 0;
65009cdd1b9SBen Warren 
65109cdd1b9SBen Warren 		if (emac_rx_active_head == 0) {
65209cdd1b9SBen Warren 			printf ("INFO: emac_rcv_pkt: active queue head = 0\n");
65309cdd1b9SBen Warren 			emac_rx_active_head = curr_desc;
65409cdd1b9SBen Warren 			emac_rx_active_tail = curr_desc;
65509cdd1b9SBen Warren 			if (emac_rx_queue_active != 0) {
656d7e35437SNick Thompson 				writel((unsigned long)emac_rx_active_head,
657d7e35437SNick Thompson 				       &adap_emac->RX0HDP);
65809cdd1b9SBen Warren 				printf ("INFO: emac_rcv_pkt: active queue head = 0, HDP fired\n");
65909cdd1b9SBen Warren 				emac_rx_queue_active = 1;
66009cdd1b9SBen Warren 			}
66109cdd1b9SBen Warren 		} else {
66209cdd1b9SBen Warren 			tail_desc = emac_rx_active_tail;
66309cdd1b9SBen Warren 			emac_rx_active_tail = curr_desc;
66409cdd1b9SBen Warren 			tail_desc->next = (unsigned int) curr_desc;
66509cdd1b9SBen Warren 			status = tail_desc->pkt_flag_len;
66609cdd1b9SBen Warren 			if (status & EMAC_CPPI_EOQ_BIT) {
667d7e35437SNick Thompson 				writel((unsigned long)curr_desc,
668d7e35437SNick Thompson 				       &adap_emac->RX0HDP);
66909cdd1b9SBen Warren 				status &= ~EMAC_CPPI_EOQ_BIT;
67009cdd1b9SBen Warren 				tail_desc->pkt_flag_len = status;
67109cdd1b9SBen Warren 			}
67209cdd1b9SBen Warren 		}
67309cdd1b9SBen Warren 		return (ret);
67409cdd1b9SBen Warren 	}
67509cdd1b9SBen Warren 	return (0);
67609cdd1b9SBen Warren }
67709cdd1b9SBen Warren 
6788cc13c13SBen Warren /*
6798cc13c13SBen Warren  * This function initializes the emac hardware. It does NOT initialize
6808cc13c13SBen Warren  * EMAC modules power or pin multiplexors, that is done by board_init()
6818cc13c13SBen Warren  * much earlier in bootup process. Returns 1 on success, 0 otherwise.
6828cc13c13SBen Warren  */
6838453587eSBen Warren int davinci_emac_initialize(void)
6848cc13c13SBen Warren {
6858cc13c13SBen Warren 	u_int32_t	phy_id;
6868cc13c13SBen Warren 	u_int16_t	tmp;
6878cc13c13SBen Warren 	int		i;
6888453587eSBen Warren 	struct eth_device *dev;
6898453587eSBen Warren 
6908453587eSBen Warren 	dev = malloc(sizeof *dev);
6918453587eSBen Warren 
6928453587eSBen Warren 	if (dev == NULL)
6938453587eSBen Warren 		return -1;
6948453587eSBen Warren 
6958453587eSBen Warren 	memset(dev, 0, sizeof *dev);
6962a7d603fSSandeep Paulraj 	sprintf(dev->name, "DaVinci-EMAC");
6978453587eSBen Warren 
6988453587eSBen Warren 	dev->iobase = 0;
6998453587eSBen Warren 	dev->init = davinci_eth_open;
7008453587eSBen Warren 	dev->halt = davinci_eth_close;
7018453587eSBen Warren 	dev->send = davinci_eth_send_packet;
7028453587eSBen Warren 	dev->recv = davinci_eth_rcv_packet;
7037b37a27eSBen Gardiner 	dev->write_hwaddr = davinci_eth_set_mac_addr;
7048453587eSBen Warren 
7058453587eSBen Warren 	eth_register(dev);
70609cdd1b9SBen Warren 
7078cc13c13SBen Warren 	davinci_eth_mdio_enable();
7088cc13c13SBen Warren 
70919fdf9a1SHeiko Schocher 	/* let the EMAC detect the PHYs */
71019fdf9a1SHeiko Schocher 	udelay(5000);
71119fdf9a1SHeiko Schocher 
7128cc13c13SBen Warren 	for (i = 0; i < 256; i++) {
713d7e35437SNick Thompson 		if (readl(&adap_mdio->ALIVE))
7148cc13c13SBen Warren 			break;
7158cc13c13SBen Warren 		udelay(10);
7168cc13c13SBen Warren 	}
7178cc13c13SBen Warren 
7188cc13c13SBen Warren 	if (i >= 256) {
7198cc13c13SBen Warren 		printf("No ETH PHY detected!!!\n");
7208cc13c13SBen Warren 		return(0);
7218cc13c13SBen Warren 	}
7228cc13c13SBen Warren 
7238cc13c13SBen Warren 	/* Find if a PHY is connected and get it's address */
7248cc13c13SBen Warren 	if (!davinci_eth_phy_detect())
7258cc13c13SBen Warren 		return(0);
7268cc13c13SBen Warren 
7278cc13c13SBen Warren 	/* Get PHY ID and initialize phy_ops for a detected PHY */
7288ef583a0SMike Frysinger 	if (!davinci_eth_phy_read(active_phy_addr, MII_PHYSID1, &tmp)) {
7298cc13c13SBen Warren 		active_phy_addr = 0xff;
7308cc13c13SBen Warren 		return(0);
7318cc13c13SBen Warren 	}
7328cc13c13SBen Warren 
7338cc13c13SBen Warren 	phy_id = (tmp << 16) & 0xffff0000;
7348cc13c13SBen Warren 
7358ef583a0SMike Frysinger 	if (!davinci_eth_phy_read(active_phy_addr, MII_PHYSID2, &tmp)) {
7368cc13c13SBen Warren 		active_phy_addr = 0xff;
7378cc13c13SBen Warren 		return(0);
7388cc13c13SBen Warren 	}
7398cc13c13SBen Warren 
7408cc13c13SBen Warren 	phy_id |= tmp & 0x0000ffff;
7418cc13c13SBen Warren 
7428cc13c13SBen Warren 	switch (phy_id) {
7434f3c42acSHeiko Schocher 	case PHY_KSZ8873:
7444f3c42acSHeiko Schocher 		sprintf(phy.name, "KSZ8873 @ 0x%02x", active_phy_addr);
7454f3c42acSHeiko Schocher 		phy.init = ksz8873_init_phy;
7464f3c42acSHeiko Schocher 		phy.is_phy_connected = ksz8873_is_phy_connected;
7474f3c42acSHeiko Schocher 		phy.get_link_speed = ksz8873_get_link_speed;
7484f3c42acSHeiko Schocher 		phy.auto_negotiate = ksz8873_auto_negotiate;
7494f3c42acSHeiko Schocher 		break;
7508cc13c13SBen Warren 		case PHY_LXT972:
7518cc13c13SBen Warren 			sprintf(phy.name, "LXT972 @ 0x%02x", active_phy_addr);
7528cc13c13SBen Warren 			phy.init = lxt972_init_phy;
7538cc13c13SBen Warren 			phy.is_phy_connected = lxt972_is_phy_connected;
7548cc13c13SBen Warren 			phy.get_link_speed = lxt972_get_link_speed;
7558cc13c13SBen Warren 			phy.auto_negotiate = lxt972_auto_negotiate;
7568cc13c13SBen Warren 			break;
7578cc13c13SBen Warren 		case PHY_DP83848:
7588cc13c13SBen Warren 			sprintf(phy.name, "DP83848 @ 0x%02x", active_phy_addr);
7598cc13c13SBen Warren 			phy.init = dp83848_init_phy;
7608cc13c13SBen Warren 			phy.is_phy_connected = dp83848_is_phy_connected;
7618cc13c13SBen Warren 			phy.get_link_speed = dp83848_get_link_speed;
7628cc13c13SBen Warren 			phy.auto_negotiate = dp83848_auto_negotiate;
7638cc13c13SBen Warren 			break;
764840f8923SSandeep Paulraj 		case PHY_ET1011C:
765840f8923SSandeep Paulraj 			sprintf(phy.name, "ET1011C @ 0x%02x", active_phy_addr);
766840f8923SSandeep Paulraj 			phy.init = gen_init_phy;
767840f8923SSandeep Paulraj 			phy.is_phy_connected = gen_is_phy_connected;
768840f8923SSandeep Paulraj 			phy.get_link_speed = et1011c_get_link_speed;
769840f8923SSandeep Paulraj 			phy.auto_negotiate = gen_auto_negotiate;
770840f8923SSandeep Paulraj 			break;
7718cc13c13SBen Warren 		default:
7728cc13c13SBen Warren 			sprintf(phy.name, "GENERIC @ 0x%02x", active_phy_addr);
7738cc13c13SBen Warren 			phy.init = gen_init_phy;
7748cc13c13SBen Warren 			phy.is_phy_connected = gen_is_phy_connected;
7758cc13c13SBen Warren 			phy.get_link_speed = gen_get_link_speed;
7768cc13c13SBen Warren 			phy.auto_negotiate = gen_auto_negotiate;
7778cc13c13SBen Warren 	}
7788cc13c13SBen Warren 
779c3b4a475SHeiko Schocher 	debug("Ethernet PHY: %s\n", phy.name);
7808cc13c13SBen Warren 
7818453587eSBen Warren 	miiphy_register(phy.name, davinci_mii_phy_read, davinci_mii_phy_write);
7828cc13c13SBen Warren 	return(1);
7838cc13c13SBen Warren }
784